clk-pll.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PLLE_AUX_PLLP_SEL BIT(2)
  70. #define PLLE_AUX_ENABLE_SWCTL BIT(4)
  71. #define PLLE_AUX_SEQ_ENABLE BIT(24)
  72. #define PLLE_AUX_PLLRE_SEL BIT(28)
  73. #define PLLE_MISC_PLLE_PTS BIT(8)
  74. #define PLLE_MISC_IDDQ_SW_VALUE BIT(13)
  75. #define PLLE_MISC_IDDQ_SW_CTRL BIT(14)
  76. #define PLLE_MISC_VREG_BG_CTRL_SHIFT 4
  77. #define PLLE_MISC_VREG_BG_CTRL_MASK (3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
  78. #define PLLE_MISC_VREG_CTRL_SHIFT 2
  79. #define PLLE_MISC_VREG_CTRL_MASK (2 << PLLE_MISC_VREG_CTRL_SHIFT)
  80. #define PLLCX_MISC_STROBE BIT(31)
  81. #define PLLCX_MISC_RESET BIT(30)
  82. #define PLLCX_MISC_SDM_DIV_SHIFT 28
  83. #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
  84. #define PLLCX_MISC_FILT_DIV_SHIFT 26
  85. #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
  86. #define PLLCX_MISC_ALPHA_SHIFT 18
  87. #define PLLCX_MISC_DIV_LOW_RANGE \
  88. ((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  89. (0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
  90. #define PLLCX_MISC_DIV_HIGH_RANGE \
  91. ((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
  92. (0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
  93. #define PLLCX_MISC_COEF_LOW_RANGE \
  94. ((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
  95. #define PLLCX_MISC_KA_SHIFT 2
  96. #define PLLCX_MISC_KB_SHIFT 9
  97. #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
  98. (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
  99. PLLCX_MISC_DIV_LOW_RANGE | \
  100. PLLCX_MISC_RESET)
  101. #define PLLCX_MISC1_DEFAULT 0x000d2308
  102. #define PLLCX_MISC2_DEFAULT 0x30211200
  103. #define PLLCX_MISC3_DEFAULT 0x200
  104. #define PMC_SATA_PWRGT 0x1ac
  105. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  106. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  107. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  108. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  109. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  110. #define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
  111. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  112. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  113. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  114. #define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
  115. #define mask(w) ((1 << (w)) - 1)
  116. #define divm_mask(p) mask(p->params->div_nmp->divm_width)
  117. #define divn_mask(p) mask(p->params->div_nmp->divn_width)
  118. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  119. mask(p->params->div_nmp->divp_width))
  120. #define divm_max(p) (divm_mask(p))
  121. #define divn_max(p) (divn_mask(p))
  122. #define divp_max(p) (1 << (divp_mask(p)))
  123. static struct div_nmp default_nmp = {
  124. .divn_shift = PLL_BASE_DIVN_SHIFT,
  125. .divn_width = PLL_BASE_DIVN_WIDTH,
  126. .divm_shift = PLL_BASE_DIVM_SHIFT,
  127. .divm_width = PLL_BASE_DIVM_WIDTH,
  128. .divp_shift = PLL_BASE_DIVP_SHIFT,
  129. .divp_width = PLL_BASE_DIVP_WIDTH,
  130. };
  131. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  132. {
  133. u32 val;
  134. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  135. return;
  136. if (!(pll->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
  137. return;
  138. val = pll_readl_misc(pll);
  139. val |= BIT(pll->params->lock_enable_bit_idx);
  140. pll_writel_misc(val, pll);
  141. }
  142. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  143. {
  144. int i;
  145. u32 val, lock_mask;
  146. void __iomem *lock_addr;
  147. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  148. udelay(pll->params->lock_delay);
  149. return 0;
  150. }
  151. lock_addr = pll->clk_base;
  152. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  153. lock_addr += pll->params->misc_reg;
  154. else
  155. lock_addr += pll->params->base_reg;
  156. lock_mask = pll->params->lock_mask;
  157. for (i = 0; i < pll->params->lock_delay; i++) {
  158. val = readl_relaxed(lock_addr);
  159. if ((val & lock_mask) == lock_mask) {
  160. udelay(PLL_POST_LOCK_DELAY);
  161. return 0;
  162. }
  163. udelay(2); /* timeout = 2 * lock time */
  164. }
  165. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  166. __clk_get_name(pll->hw.clk));
  167. return -1;
  168. }
  169. static int clk_pll_is_enabled(struct clk_hw *hw)
  170. {
  171. struct tegra_clk_pll *pll = to_clk_pll(hw);
  172. u32 val;
  173. if (pll->flags & TEGRA_PLLM) {
  174. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  175. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  176. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  177. }
  178. val = pll_readl_base(pll);
  179. return val & PLL_BASE_ENABLE ? 1 : 0;
  180. }
  181. static void _clk_pll_enable(struct clk_hw *hw)
  182. {
  183. struct tegra_clk_pll *pll = to_clk_pll(hw);
  184. u32 val;
  185. clk_pll_enable_lock(pll);
  186. val = pll_readl_base(pll);
  187. if (pll->flags & TEGRA_PLL_BYPASS)
  188. val &= ~PLL_BASE_BYPASS;
  189. val |= PLL_BASE_ENABLE;
  190. pll_writel_base(val, pll);
  191. if (pll->flags & TEGRA_PLLM) {
  192. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  193. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  194. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  195. }
  196. }
  197. static void _clk_pll_disable(struct clk_hw *hw)
  198. {
  199. struct tegra_clk_pll *pll = to_clk_pll(hw);
  200. u32 val;
  201. val = pll_readl_base(pll);
  202. if (pll->flags & TEGRA_PLL_BYPASS)
  203. val &= ~PLL_BASE_BYPASS;
  204. val &= ~PLL_BASE_ENABLE;
  205. pll_writel_base(val, pll);
  206. if (pll->flags & TEGRA_PLLM) {
  207. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  208. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  209. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  210. }
  211. }
  212. static int clk_pll_enable(struct clk_hw *hw)
  213. {
  214. struct tegra_clk_pll *pll = to_clk_pll(hw);
  215. unsigned long flags = 0;
  216. int ret;
  217. if (pll->lock)
  218. spin_lock_irqsave(pll->lock, flags);
  219. _clk_pll_enable(hw);
  220. ret = clk_pll_wait_for_lock(pll);
  221. if (pll->lock)
  222. spin_unlock_irqrestore(pll->lock, flags);
  223. return ret;
  224. }
  225. static void clk_pll_disable(struct clk_hw *hw)
  226. {
  227. struct tegra_clk_pll *pll = to_clk_pll(hw);
  228. unsigned long flags = 0;
  229. if (pll->lock)
  230. spin_lock_irqsave(pll->lock, flags);
  231. _clk_pll_disable(hw);
  232. if (pll->lock)
  233. spin_unlock_irqrestore(pll->lock, flags);
  234. }
  235. static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
  236. {
  237. struct tegra_clk_pll *pll = to_clk_pll(hw);
  238. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  239. if (p_tohw) {
  240. while (p_tohw->pdiv) {
  241. if (p_div <= p_tohw->pdiv)
  242. return p_tohw->hw_val;
  243. p_tohw++;
  244. }
  245. return -EINVAL;
  246. }
  247. return -EINVAL;
  248. }
  249. static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
  250. {
  251. struct tegra_clk_pll *pll = to_clk_pll(hw);
  252. struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
  253. if (p_tohw) {
  254. while (p_tohw->pdiv) {
  255. if (p_div_hw == p_tohw->hw_val)
  256. return p_tohw->pdiv;
  257. p_tohw++;
  258. }
  259. return -EINVAL;
  260. }
  261. return 1 << p_div_hw;
  262. }
  263. static int _get_table_rate(struct clk_hw *hw,
  264. struct tegra_clk_pll_freq_table *cfg,
  265. unsigned long rate, unsigned long parent_rate)
  266. {
  267. struct tegra_clk_pll *pll = to_clk_pll(hw);
  268. struct tegra_clk_pll_freq_table *sel;
  269. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  270. if (sel->input_rate == parent_rate &&
  271. sel->output_rate == rate)
  272. break;
  273. if (sel->input_rate == 0)
  274. return -EINVAL;
  275. cfg->input_rate = sel->input_rate;
  276. cfg->output_rate = sel->output_rate;
  277. cfg->m = sel->m;
  278. cfg->n = sel->n;
  279. cfg->p = sel->p;
  280. cfg->cpcon = sel->cpcon;
  281. return 0;
  282. }
  283. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  284. unsigned long rate, unsigned long parent_rate)
  285. {
  286. struct tegra_clk_pll *pll = to_clk_pll(hw);
  287. unsigned long cfreq;
  288. u32 p_div = 0;
  289. int ret;
  290. switch (parent_rate) {
  291. case 12000000:
  292. case 26000000:
  293. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  294. break;
  295. case 13000000:
  296. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  297. break;
  298. case 16800000:
  299. case 19200000:
  300. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  301. break;
  302. case 9600000:
  303. case 28800000:
  304. /*
  305. * PLL_P_OUT1 rate is not listed in PLLA table
  306. */
  307. cfreq = parent_rate/(parent_rate/1000000);
  308. break;
  309. default:
  310. pr_err("%s Unexpected reference rate %lu\n",
  311. __func__, parent_rate);
  312. BUG();
  313. }
  314. /* Raise VCO to guarantee 0.5% accuracy */
  315. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  316. cfg->output_rate <<= 1)
  317. p_div++;
  318. cfg->m = parent_rate / cfreq;
  319. cfg->n = cfg->output_rate / cfreq;
  320. cfg->cpcon = OUT_OF_TABLE_CPCON;
  321. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  322. (1 << p_div) > divp_max(pll)
  323. || cfg->output_rate > pll->params->vco_max) {
  324. pr_err("%s: Failed to set %s rate %lu\n",
  325. __func__, __clk_get_name(hw->clk), rate);
  326. WARN_ON(1);
  327. return -EINVAL;
  328. }
  329. if (pll->params->pdiv_tohw) {
  330. ret = _p_div_to_hw(hw, 1 << p_div);
  331. if (ret < 0)
  332. return ret;
  333. else
  334. cfg->p = ret;
  335. } else
  336. cfg->p = p_div;
  337. return 0;
  338. }
  339. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  340. struct tegra_clk_pll_freq_table *cfg)
  341. {
  342. u32 val;
  343. struct tegra_clk_pll_params *params = pll->params;
  344. struct div_nmp *div_nmp = params->div_nmp;
  345. if ((pll->flags & TEGRA_PLLM) &&
  346. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  347. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  348. val = pll_override_readl(params->pmc_divp_reg, pll);
  349. val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
  350. val |= cfg->p << div_nmp->override_divp_shift;
  351. pll_override_writel(val, params->pmc_divp_reg, pll);
  352. val = pll_override_readl(params->pmc_divnm_reg, pll);
  353. val &= ~(divm_mask(pll) << div_nmp->override_divm_shift) |
  354. ~(divn_mask(pll) << div_nmp->override_divn_shift);
  355. val |= (cfg->m << div_nmp->override_divm_shift) |
  356. (cfg->n << div_nmp->override_divn_shift);
  357. pll_override_writel(val, params->pmc_divnm_reg, pll);
  358. } else {
  359. val = pll_readl_base(pll);
  360. val &= ~((divm_mask(pll) << div_nmp->divm_shift) |
  361. (divn_mask(pll) << div_nmp->divn_shift) |
  362. (divp_mask(pll) << div_nmp->divp_shift));
  363. val |= ((cfg->m << div_nmp->divm_shift) |
  364. (cfg->n << div_nmp->divn_shift) |
  365. (cfg->p << div_nmp->divp_shift));
  366. pll_writel_base(val, pll);
  367. }
  368. }
  369. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  370. struct tegra_clk_pll_freq_table *cfg)
  371. {
  372. u32 val;
  373. struct tegra_clk_pll_params *params = pll->params;
  374. struct div_nmp *div_nmp = params->div_nmp;
  375. if ((pll->flags & TEGRA_PLLM) &&
  376. (pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
  377. PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
  378. val = pll_override_readl(params->pmc_divp_reg, pll);
  379. cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
  380. val = pll_override_readl(params->pmc_divnm_reg, pll);
  381. cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
  382. cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
  383. } else {
  384. val = pll_readl_base(pll);
  385. cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
  386. cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
  387. cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
  388. }
  389. }
  390. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  391. struct tegra_clk_pll_freq_table *cfg,
  392. unsigned long rate)
  393. {
  394. u32 val;
  395. val = pll_readl_misc(pll);
  396. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  397. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  398. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  399. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  400. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  401. val |= 1 << PLL_MISC_LFCON_SHIFT;
  402. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  403. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  404. if (rate >= (pll->params->vco_max >> 1))
  405. val |= 1 << PLL_MISC_DCCON_SHIFT;
  406. }
  407. pll_writel_misc(val, pll);
  408. }
  409. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  410. unsigned long rate)
  411. {
  412. struct tegra_clk_pll *pll = to_clk_pll(hw);
  413. int state, ret = 0;
  414. state = clk_pll_is_enabled(hw);
  415. if (state)
  416. _clk_pll_disable(hw);
  417. _update_pll_mnp(pll, cfg);
  418. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  419. _update_pll_cpcon(pll, cfg, rate);
  420. if (state) {
  421. _clk_pll_enable(hw);
  422. ret = clk_pll_wait_for_lock(pll);
  423. }
  424. return ret;
  425. }
  426. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  427. unsigned long parent_rate)
  428. {
  429. struct tegra_clk_pll *pll = to_clk_pll(hw);
  430. struct tegra_clk_pll_freq_table cfg, old_cfg;
  431. unsigned long flags = 0;
  432. int ret = 0;
  433. if (pll->flags & TEGRA_PLL_FIXED) {
  434. if (rate != pll->fixed_rate) {
  435. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  436. __func__, __clk_get_name(hw->clk),
  437. pll->fixed_rate, rate);
  438. return -EINVAL;
  439. }
  440. return 0;
  441. }
  442. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  443. _calc_rate(hw, &cfg, rate, parent_rate)) {
  444. WARN_ON(1);
  445. return -EINVAL;
  446. }
  447. if (pll->lock)
  448. spin_lock_irqsave(pll->lock, flags);
  449. _get_pll_mnp(pll, &old_cfg);
  450. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  451. ret = _program_pll(hw, &cfg, rate);
  452. if (pll->lock)
  453. spin_unlock_irqrestore(pll->lock, flags);
  454. return ret;
  455. }
  456. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  457. unsigned long *prate)
  458. {
  459. struct tegra_clk_pll *pll = to_clk_pll(hw);
  460. struct tegra_clk_pll_freq_table cfg;
  461. if (pll->flags & TEGRA_PLL_FIXED)
  462. return pll->fixed_rate;
  463. /* PLLM is used for memory; we do not change rate */
  464. if (pll->flags & TEGRA_PLLM)
  465. return __clk_get_rate(hw->clk);
  466. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  467. _calc_rate(hw, &cfg, rate, *prate)) {
  468. WARN_ON(1);
  469. return -EINVAL;
  470. }
  471. return cfg.output_rate;
  472. }
  473. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  474. unsigned long parent_rate)
  475. {
  476. struct tegra_clk_pll *pll = to_clk_pll(hw);
  477. struct tegra_clk_pll_freq_table cfg;
  478. u32 val;
  479. u64 rate = parent_rate;
  480. int pdiv;
  481. val = pll_readl_base(pll);
  482. if ((pll->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
  483. return parent_rate;
  484. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  485. struct tegra_clk_pll_freq_table sel;
  486. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  487. pr_err("Clock %s has unknown fixed frequency\n",
  488. __clk_get_name(hw->clk));
  489. BUG();
  490. }
  491. return pll->fixed_rate;
  492. }
  493. _get_pll_mnp(pll, &cfg);
  494. pdiv = _hw_to_p_div(hw, cfg.p);
  495. if (pdiv < 0) {
  496. WARN_ON(1);
  497. pdiv = 1;
  498. }
  499. cfg.m *= pdiv;
  500. rate *= cfg.n;
  501. do_div(rate, cfg.m);
  502. return rate;
  503. }
  504. static int clk_plle_training(struct tegra_clk_pll *pll)
  505. {
  506. u32 val;
  507. unsigned long timeout;
  508. if (!pll->pmc)
  509. return -ENOSYS;
  510. /*
  511. * PLLE is already disabled, and setup cleared;
  512. * create falling edge on PLLE IDDQ input.
  513. */
  514. val = readl(pll->pmc + PMC_SATA_PWRGT);
  515. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  516. writel(val, pll->pmc + PMC_SATA_PWRGT);
  517. val = readl(pll->pmc + PMC_SATA_PWRGT);
  518. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  519. writel(val, pll->pmc + PMC_SATA_PWRGT);
  520. val = readl(pll->pmc + PMC_SATA_PWRGT);
  521. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  522. writel(val, pll->pmc + PMC_SATA_PWRGT);
  523. val = pll_readl_misc(pll);
  524. timeout = jiffies + msecs_to_jiffies(100);
  525. while (1) {
  526. val = pll_readl_misc(pll);
  527. if (val & PLLE_MISC_READY)
  528. break;
  529. if (time_after(jiffies, timeout)) {
  530. pr_err("%s: timeout waiting for PLLE\n", __func__);
  531. return -EBUSY;
  532. }
  533. udelay(300);
  534. }
  535. return 0;
  536. }
  537. static int clk_plle_enable(struct clk_hw *hw)
  538. {
  539. struct tegra_clk_pll *pll = to_clk_pll(hw);
  540. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  541. struct tegra_clk_pll_freq_table sel;
  542. u32 val;
  543. int err;
  544. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  545. return -EINVAL;
  546. clk_pll_disable(hw);
  547. val = pll_readl_misc(pll);
  548. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  549. pll_writel_misc(val, pll);
  550. val = pll_readl_misc(pll);
  551. if (!(val & PLLE_MISC_READY)) {
  552. err = clk_plle_training(pll);
  553. if (err)
  554. return err;
  555. }
  556. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  557. /* configure dividers */
  558. val = pll_readl_base(pll);
  559. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  560. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  561. val |= sel.m << pll->params->div_nmp->divm_shift;
  562. val |= sel.n << pll->params->div_nmp->divn_shift;
  563. val |= sel.p << pll->params->div_nmp->divp_shift;
  564. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  565. pll_writel_base(val, pll);
  566. }
  567. val = pll_readl_misc(pll);
  568. val |= PLLE_MISC_SETUP_VALUE;
  569. val |= PLLE_MISC_LOCK_ENABLE;
  570. pll_writel_misc(val, pll);
  571. val = readl(pll->clk_base + PLLE_SS_CTRL);
  572. val |= PLLE_SS_DISABLE;
  573. writel(val, pll->clk_base + PLLE_SS_CTRL);
  574. val |= pll_readl_base(pll);
  575. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  576. pll_writel_base(val, pll);
  577. clk_pll_wait_for_lock(pll);
  578. return 0;
  579. }
  580. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  581. unsigned long parent_rate)
  582. {
  583. struct tegra_clk_pll *pll = to_clk_pll(hw);
  584. u32 val = pll_readl_base(pll);
  585. u32 divn = 0, divm = 0, divp = 0;
  586. u64 rate = parent_rate;
  587. divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
  588. divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
  589. divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
  590. divm *= divp;
  591. rate *= divn;
  592. do_div(rate, divm);
  593. return rate;
  594. }
  595. const struct clk_ops tegra_clk_pll_ops = {
  596. .is_enabled = clk_pll_is_enabled,
  597. .enable = clk_pll_enable,
  598. .disable = clk_pll_disable,
  599. .recalc_rate = clk_pll_recalc_rate,
  600. .round_rate = clk_pll_round_rate,
  601. .set_rate = clk_pll_set_rate,
  602. };
  603. const struct clk_ops tegra_clk_plle_ops = {
  604. .recalc_rate = clk_plle_recalc_rate,
  605. .is_enabled = clk_pll_is_enabled,
  606. .disable = clk_pll_disable,
  607. .enable = clk_plle_enable,
  608. };
  609. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  610. static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
  611. unsigned long parent_rate)
  612. {
  613. if (parent_rate > pll_params->cf_max)
  614. return 2;
  615. else
  616. return 1;
  617. }
  618. static int clk_pll_iddq_enable(struct clk_hw *hw)
  619. {
  620. struct tegra_clk_pll *pll = to_clk_pll(hw);
  621. unsigned long flags = 0;
  622. u32 val;
  623. int ret;
  624. if (pll->lock)
  625. spin_lock_irqsave(pll->lock, flags);
  626. val = pll_readl(pll->params->iddq_reg, pll);
  627. val &= ~BIT(pll->params->iddq_bit_idx);
  628. pll_writel(val, pll->params->iddq_reg, pll);
  629. udelay(2);
  630. _clk_pll_enable(hw);
  631. ret = clk_pll_wait_for_lock(pll);
  632. if (pll->lock)
  633. spin_unlock_irqrestore(pll->lock, flags);
  634. return 0;
  635. }
  636. static void clk_pll_iddq_disable(struct clk_hw *hw)
  637. {
  638. struct tegra_clk_pll *pll = to_clk_pll(hw);
  639. unsigned long flags = 0;
  640. u32 val;
  641. if (pll->lock)
  642. spin_lock_irqsave(pll->lock, flags);
  643. _clk_pll_disable(hw);
  644. val = pll_readl(pll->params->iddq_reg, pll);
  645. val |= BIT(pll->params->iddq_bit_idx);
  646. pll_writel(val, pll->params->iddq_reg, pll);
  647. udelay(2);
  648. if (pll->lock)
  649. spin_unlock_irqrestore(pll->lock, flags);
  650. }
  651. static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
  652. struct tegra_clk_pll_freq_table *cfg,
  653. unsigned long rate, unsigned long parent_rate)
  654. {
  655. struct tegra_clk_pll *pll = to_clk_pll(hw);
  656. unsigned int p;
  657. int p_div;
  658. if (!rate)
  659. return -EINVAL;
  660. p = DIV_ROUND_UP(pll->params->vco_min, rate);
  661. cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
  662. cfg->output_rate = rate * p;
  663. cfg->n = cfg->output_rate * cfg->m / parent_rate;
  664. p_div = _p_div_to_hw(hw, p);
  665. if (p_div < 0)
  666. return p_div;
  667. else
  668. cfg->p = p_div;
  669. if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
  670. return -EINVAL;
  671. return 0;
  672. }
  673. static int _pll_ramp_calc_pll(struct clk_hw *hw,
  674. struct tegra_clk_pll_freq_table *cfg,
  675. unsigned long rate, unsigned long parent_rate)
  676. {
  677. struct tegra_clk_pll *pll = to_clk_pll(hw);
  678. int err = 0, p_div;
  679. err = _get_table_rate(hw, cfg, rate, parent_rate);
  680. if (err < 0)
  681. err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
  682. else {
  683. if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
  684. WARN_ON(1);
  685. err = -EINVAL;
  686. goto out;
  687. }
  688. p_div = _p_div_to_hw(hw, cfg->p);
  689. if (p_div < 0)
  690. return p_div;
  691. else
  692. cfg->p = p_div;
  693. }
  694. if (cfg->p > pll->params->max_p)
  695. err = -EINVAL;
  696. out:
  697. return err;
  698. }
  699. static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
  700. unsigned long parent_rate)
  701. {
  702. struct tegra_clk_pll *pll = to_clk_pll(hw);
  703. struct tegra_clk_pll_freq_table cfg, old_cfg;
  704. unsigned long flags = 0;
  705. int ret = 0;
  706. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  707. if (ret < 0)
  708. return ret;
  709. if (pll->lock)
  710. spin_lock_irqsave(pll->lock, flags);
  711. _get_pll_mnp(pll, &old_cfg);
  712. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  713. ret = _program_pll(hw, &cfg, rate);
  714. if (pll->lock)
  715. spin_unlock_irqrestore(pll->lock, flags);
  716. return ret;
  717. }
  718. static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
  719. unsigned long *prate)
  720. {
  721. struct tegra_clk_pll_freq_table cfg;
  722. int ret = 0, p_div;
  723. u64 output_rate = *prate;
  724. ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
  725. if (ret < 0)
  726. return ret;
  727. p_div = _hw_to_p_div(hw, cfg.p);
  728. if (p_div < 0)
  729. return p_div;
  730. output_rate *= cfg.n;
  731. do_div(output_rate, cfg.m * p_div);
  732. return output_rate;
  733. }
  734. static int clk_pllm_set_rate(struct clk_hw *hw, unsigned long rate,
  735. unsigned long parent_rate)
  736. {
  737. struct tegra_clk_pll_freq_table cfg;
  738. struct tegra_clk_pll *pll = to_clk_pll(hw);
  739. unsigned long flags = 0;
  740. int state, ret = 0;
  741. if (pll->lock)
  742. spin_lock_irqsave(pll->lock, flags);
  743. state = clk_pll_is_enabled(hw);
  744. if (state) {
  745. if (rate != clk_get_rate(hw->clk)) {
  746. pr_err("%s: Cannot change active PLLM\n", __func__);
  747. ret = -EINVAL;
  748. goto out;
  749. }
  750. goto out;
  751. }
  752. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  753. if (ret < 0)
  754. goto out;
  755. _update_pll_mnp(pll, &cfg);
  756. out:
  757. if (pll->lock)
  758. spin_unlock_irqrestore(pll->lock, flags);
  759. return ret;
  760. }
  761. static void _pllcx_strobe(struct tegra_clk_pll *pll)
  762. {
  763. u32 val;
  764. val = pll_readl_misc(pll);
  765. val |= PLLCX_MISC_STROBE;
  766. pll_writel_misc(val, pll);
  767. udelay(2);
  768. val &= ~PLLCX_MISC_STROBE;
  769. pll_writel_misc(val, pll);
  770. }
  771. static int clk_pllc_enable(struct clk_hw *hw)
  772. {
  773. struct tegra_clk_pll *pll = to_clk_pll(hw);
  774. u32 val;
  775. int ret = 0;
  776. unsigned long flags = 0;
  777. if (pll->lock)
  778. spin_lock_irqsave(pll->lock, flags);
  779. _clk_pll_enable(hw);
  780. udelay(2);
  781. val = pll_readl_misc(pll);
  782. val &= ~PLLCX_MISC_RESET;
  783. pll_writel_misc(val, pll);
  784. udelay(2);
  785. _pllcx_strobe(pll);
  786. ret = clk_pll_wait_for_lock(pll);
  787. if (pll->lock)
  788. spin_unlock_irqrestore(pll->lock, flags);
  789. return ret;
  790. }
  791. static void _clk_pllc_disable(struct clk_hw *hw)
  792. {
  793. struct tegra_clk_pll *pll = to_clk_pll(hw);
  794. u32 val;
  795. _clk_pll_disable(hw);
  796. val = pll_readl_misc(pll);
  797. val |= PLLCX_MISC_RESET;
  798. pll_writel_misc(val, pll);
  799. udelay(2);
  800. }
  801. static void clk_pllc_disable(struct clk_hw *hw)
  802. {
  803. struct tegra_clk_pll *pll = to_clk_pll(hw);
  804. unsigned long flags = 0;
  805. if (pll->lock)
  806. spin_lock_irqsave(pll->lock, flags);
  807. _clk_pllc_disable(hw);
  808. if (pll->lock)
  809. spin_unlock_irqrestore(pll->lock, flags);
  810. }
  811. static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
  812. unsigned long input_rate, u32 n)
  813. {
  814. u32 val, n_threshold;
  815. switch (input_rate) {
  816. case 12000000:
  817. n_threshold = 70;
  818. break;
  819. case 13000000:
  820. case 26000000:
  821. n_threshold = 71;
  822. break;
  823. case 16800000:
  824. n_threshold = 55;
  825. break;
  826. case 19200000:
  827. n_threshold = 48;
  828. break;
  829. default:
  830. pr_err("%s: Unexpected reference rate %lu\n",
  831. __func__, input_rate);
  832. return -EINVAL;
  833. }
  834. val = pll_readl_misc(pll);
  835. val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
  836. val |= n <= n_threshold ?
  837. PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
  838. pll_writel_misc(val, pll);
  839. return 0;
  840. }
  841. static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
  842. unsigned long parent_rate)
  843. {
  844. struct tegra_clk_pll_freq_table cfg, old_cfg;
  845. struct tegra_clk_pll *pll = to_clk_pll(hw);
  846. unsigned long flags = 0;
  847. int state, ret = 0;
  848. if (pll->lock)
  849. spin_lock_irqsave(pll->lock, flags);
  850. ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
  851. if (ret < 0)
  852. goto out;
  853. _get_pll_mnp(pll, &old_cfg);
  854. if (cfg.m != old_cfg.m) {
  855. WARN_ON(1);
  856. goto out;
  857. }
  858. if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
  859. goto out;
  860. state = clk_pll_is_enabled(hw);
  861. if (state)
  862. _clk_pllc_disable(hw);
  863. ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  864. if (ret < 0)
  865. goto out;
  866. _update_pll_mnp(pll, &cfg);
  867. if (state)
  868. ret = clk_pllc_enable(hw);
  869. out:
  870. if (pll->lock)
  871. spin_unlock_irqrestore(pll->lock, flags);
  872. return ret;
  873. }
  874. static long _pllre_calc_rate(struct tegra_clk_pll *pll,
  875. struct tegra_clk_pll_freq_table *cfg,
  876. unsigned long rate, unsigned long parent_rate)
  877. {
  878. u16 m, n;
  879. u64 output_rate = parent_rate;
  880. m = _pll_fixed_mdiv(pll->params, parent_rate);
  881. n = rate * m / parent_rate;
  882. output_rate *= n;
  883. do_div(output_rate, m);
  884. if (cfg) {
  885. cfg->m = m;
  886. cfg->n = n;
  887. }
  888. return output_rate;
  889. }
  890. static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
  891. unsigned long parent_rate)
  892. {
  893. struct tegra_clk_pll_freq_table cfg, old_cfg;
  894. struct tegra_clk_pll *pll = to_clk_pll(hw);
  895. unsigned long flags = 0;
  896. int state, ret = 0;
  897. if (pll->lock)
  898. spin_lock_irqsave(pll->lock, flags);
  899. _pllre_calc_rate(pll, &cfg, rate, parent_rate);
  900. _get_pll_mnp(pll, &old_cfg);
  901. cfg.p = old_cfg.p;
  902. if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
  903. state = clk_pll_is_enabled(hw);
  904. if (state)
  905. _clk_pll_disable(hw);
  906. _update_pll_mnp(pll, &cfg);
  907. if (state) {
  908. _clk_pll_enable(hw);
  909. ret = clk_pll_wait_for_lock(pll);
  910. }
  911. }
  912. if (pll->lock)
  913. spin_unlock_irqrestore(pll->lock, flags);
  914. return ret;
  915. }
  916. static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
  917. unsigned long parent_rate)
  918. {
  919. struct tegra_clk_pll_freq_table cfg;
  920. struct tegra_clk_pll *pll = to_clk_pll(hw);
  921. u64 rate = parent_rate;
  922. _get_pll_mnp(pll, &cfg);
  923. rate *= cfg.n;
  924. do_div(rate, cfg.m);
  925. return rate;
  926. }
  927. static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
  928. unsigned long *prate)
  929. {
  930. struct tegra_clk_pll *pll = to_clk_pll(hw);
  931. return _pllre_calc_rate(pll, NULL, rate, *prate);
  932. }
  933. static int clk_plle_tegra114_enable(struct clk_hw *hw)
  934. {
  935. struct tegra_clk_pll *pll = to_clk_pll(hw);
  936. struct tegra_clk_pll_freq_table sel;
  937. u32 val;
  938. int ret;
  939. unsigned long flags = 0;
  940. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  941. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  942. return -EINVAL;
  943. if (pll->lock)
  944. spin_lock_irqsave(pll->lock, flags);
  945. val = pll_readl_base(pll);
  946. val &= ~BIT(29); /* Disable lock override */
  947. pll_writel_base(val, pll);
  948. val = pll_readl(pll->params->aux_reg, pll);
  949. val |= PLLE_AUX_ENABLE_SWCTL;
  950. val &= ~PLLE_AUX_SEQ_ENABLE;
  951. pll_writel(val, pll->params->aux_reg, pll);
  952. udelay(1);
  953. val = pll_readl_misc(pll);
  954. val |= PLLE_MISC_LOCK_ENABLE;
  955. val |= PLLE_MISC_IDDQ_SW_CTRL;
  956. val &= ~PLLE_MISC_IDDQ_SW_VALUE;
  957. val |= PLLE_MISC_PLLE_PTS;
  958. val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
  959. pll_writel_misc(val, pll);
  960. udelay(5);
  961. val = pll_readl(PLLE_SS_CTRL, pll);
  962. val |= PLLE_SS_DISABLE;
  963. pll_writel(val, PLLE_SS_CTRL, pll);
  964. val = pll_readl_base(pll);
  965. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  966. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  967. val |= sel.m << pll->params->div_nmp->divm_shift;
  968. val |= sel.n << pll->params->div_nmp->divn_shift;
  969. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  970. pll_writel_base(val, pll);
  971. udelay(1);
  972. _clk_pll_enable(hw);
  973. ret = clk_pll_wait_for_lock(pll);
  974. if (ret < 0)
  975. goto out;
  976. /* TODO: enable hw control of xusb brick pll */
  977. out:
  978. if (pll->lock)
  979. spin_unlock_irqrestore(pll->lock, flags);
  980. return ret;
  981. }
  982. static void clk_plle_tegra114_disable(struct clk_hw *hw)
  983. {
  984. struct tegra_clk_pll *pll = to_clk_pll(hw);
  985. unsigned long flags = 0;
  986. u32 val;
  987. if (pll->lock)
  988. spin_lock_irqsave(pll->lock, flags);
  989. _clk_pll_disable(hw);
  990. val = pll_readl_misc(pll);
  991. val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
  992. pll_writel_misc(val, pll);
  993. udelay(1);
  994. if (pll->lock)
  995. spin_unlock_irqrestore(pll->lock, flags);
  996. }
  997. #endif
  998. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  999. void __iomem *pmc, unsigned long fixed_rate,
  1000. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1001. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1002. {
  1003. struct tegra_clk_pll *pll;
  1004. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1005. if (!pll)
  1006. return ERR_PTR(-ENOMEM);
  1007. pll->clk_base = clk_base;
  1008. pll->pmc = pmc;
  1009. pll->freq_table = freq_table;
  1010. pll->params = pll_params;
  1011. pll->fixed_rate = fixed_rate;
  1012. pll->flags = pll_flags;
  1013. pll->lock = lock;
  1014. if (!pll_params->div_nmp)
  1015. pll_params->div_nmp = &default_nmp;
  1016. return pll;
  1017. }
  1018. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  1019. const char *name, const char *parent_name, unsigned long flags,
  1020. const struct clk_ops *ops)
  1021. {
  1022. struct clk_init_data init;
  1023. init.name = name;
  1024. init.ops = ops;
  1025. init.flags = flags;
  1026. init.parent_names = (parent_name ? &parent_name : NULL);
  1027. init.num_parents = (parent_name ? 1 : 0);
  1028. /* Data in .init is copied by clk_register(), so stack variable OK */
  1029. pll->hw.init = &init;
  1030. return clk_register(NULL, &pll->hw);
  1031. }
  1032. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  1033. void __iomem *clk_base, void __iomem *pmc,
  1034. unsigned long flags, unsigned long fixed_rate,
  1035. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1036. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1037. {
  1038. struct tegra_clk_pll *pll;
  1039. struct clk *clk;
  1040. pll_flags |= TEGRA_PLL_BYPASS;
  1041. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1042. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1043. freq_table, lock);
  1044. if (IS_ERR(pll))
  1045. return ERR_CAST(pll);
  1046. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1047. &tegra_clk_pll_ops);
  1048. if (IS_ERR(clk))
  1049. kfree(pll);
  1050. return clk;
  1051. }
  1052. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  1053. void __iomem *clk_base, void __iomem *pmc,
  1054. unsigned long flags, unsigned long fixed_rate,
  1055. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  1056. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  1057. {
  1058. struct tegra_clk_pll *pll;
  1059. struct clk *clk;
  1060. pll_flags |= TEGRA_PLL_LOCK_MISC | TEGRA_PLL_BYPASS;
  1061. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1062. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1063. freq_table, lock);
  1064. if (IS_ERR(pll))
  1065. return ERR_CAST(pll);
  1066. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1067. &tegra_clk_plle_ops);
  1068. if (IS_ERR(clk))
  1069. kfree(pll);
  1070. return clk;
  1071. }
  1072. #ifdef CONFIG_ARCH_TEGRA_114_SOC
  1073. const struct clk_ops tegra_clk_pllxc_ops = {
  1074. .is_enabled = clk_pll_is_enabled,
  1075. .enable = clk_pll_iddq_enable,
  1076. .disable = clk_pll_iddq_disable,
  1077. .recalc_rate = clk_pll_recalc_rate,
  1078. .round_rate = clk_pll_ramp_round_rate,
  1079. .set_rate = clk_pllxc_set_rate,
  1080. };
  1081. const struct clk_ops tegra_clk_pllm_ops = {
  1082. .is_enabled = clk_pll_is_enabled,
  1083. .enable = clk_pll_iddq_enable,
  1084. .disable = clk_pll_iddq_disable,
  1085. .recalc_rate = clk_pll_recalc_rate,
  1086. .round_rate = clk_pll_ramp_round_rate,
  1087. .set_rate = clk_pllm_set_rate,
  1088. };
  1089. const struct clk_ops tegra_clk_pllc_ops = {
  1090. .is_enabled = clk_pll_is_enabled,
  1091. .enable = clk_pllc_enable,
  1092. .disable = clk_pllc_disable,
  1093. .recalc_rate = clk_pll_recalc_rate,
  1094. .round_rate = clk_pll_ramp_round_rate,
  1095. .set_rate = clk_pllc_set_rate,
  1096. };
  1097. const struct clk_ops tegra_clk_pllre_ops = {
  1098. .is_enabled = clk_pll_is_enabled,
  1099. .enable = clk_pll_iddq_enable,
  1100. .disable = clk_pll_iddq_disable,
  1101. .recalc_rate = clk_pllre_recalc_rate,
  1102. .round_rate = clk_pllre_round_rate,
  1103. .set_rate = clk_pllre_set_rate,
  1104. };
  1105. const struct clk_ops tegra_clk_plle_tegra114_ops = {
  1106. .is_enabled = clk_pll_is_enabled,
  1107. .enable = clk_plle_tegra114_enable,
  1108. .disable = clk_plle_tegra114_disable,
  1109. .recalc_rate = clk_pll_recalc_rate,
  1110. };
  1111. struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
  1112. void __iomem *clk_base, void __iomem *pmc,
  1113. unsigned long flags, unsigned long fixed_rate,
  1114. struct tegra_clk_pll_params *pll_params,
  1115. u32 pll_flags,
  1116. struct tegra_clk_pll_freq_table *freq_table,
  1117. spinlock_t *lock)
  1118. {
  1119. struct tegra_clk_pll *pll;
  1120. struct clk *clk;
  1121. if (!pll_params->pdiv_tohw)
  1122. return ERR_PTR(-EINVAL);
  1123. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1124. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1125. freq_table, lock);
  1126. if (IS_ERR(pll))
  1127. return ERR_CAST(pll);
  1128. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1129. &tegra_clk_pllxc_ops);
  1130. if (IS_ERR(clk))
  1131. kfree(pll);
  1132. return clk;
  1133. }
  1134. struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
  1135. void __iomem *clk_base, void __iomem *pmc,
  1136. unsigned long flags, unsigned long fixed_rate,
  1137. struct tegra_clk_pll_params *pll_params,
  1138. u32 pll_flags,
  1139. struct tegra_clk_pll_freq_table *freq_table,
  1140. spinlock_t *lock, unsigned long parent_rate)
  1141. {
  1142. u32 val;
  1143. struct tegra_clk_pll *pll;
  1144. struct clk *clk;
  1145. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE | TEGRA_PLL_LOCK_MISC;
  1146. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1147. freq_table, lock);
  1148. if (IS_ERR(pll))
  1149. return ERR_CAST(pll);
  1150. /* program minimum rate by default */
  1151. val = pll_readl_base(pll);
  1152. if (val & PLL_BASE_ENABLE)
  1153. WARN_ON(val & pll_params->iddq_bit_idx);
  1154. else {
  1155. int m;
  1156. m = _pll_fixed_mdiv(pll_params, parent_rate);
  1157. val = m << PLL_BASE_DIVM_SHIFT;
  1158. val |= (pll_params->vco_min / parent_rate)
  1159. << PLL_BASE_DIVN_SHIFT;
  1160. pll_writel_base(val, pll);
  1161. }
  1162. /* disable lock override */
  1163. val = pll_readl_misc(pll);
  1164. val &= ~BIT(29);
  1165. pll_writel_misc(val, pll);
  1166. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1167. &tegra_clk_pllre_ops);
  1168. if (IS_ERR(clk))
  1169. kfree(pll);
  1170. return clk;
  1171. }
  1172. struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
  1173. void __iomem *clk_base, void __iomem *pmc,
  1174. unsigned long flags, unsigned long fixed_rate,
  1175. struct tegra_clk_pll_params *pll_params,
  1176. u32 pll_flags,
  1177. struct tegra_clk_pll_freq_table *freq_table,
  1178. spinlock_t *lock)
  1179. {
  1180. struct tegra_clk_pll *pll;
  1181. struct clk *clk;
  1182. if (!pll_params->pdiv_tohw)
  1183. return ERR_PTR(-EINVAL);
  1184. pll_flags |= TEGRA_PLL_BYPASS;
  1185. pll_flags |= TEGRA_PLL_HAS_LOCK_ENABLE;
  1186. pll_flags |= TEGRA_PLLM;
  1187. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1188. freq_table, lock);
  1189. if (IS_ERR(pll))
  1190. return ERR_CAST(pll);
  1191. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1192. &tegra_clk_pllm_ops);
  1193. if (IS_ERR(clk))
  1194. kfree(pll);
  1195. return clk;
  1196. }
  1197. struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
  1198. void __iomem *clk_base, void __iomem *pmc,
  1199. unsigned long flags, unsigned long fixed_rate,
  1200. struct tegra_clk_pll_params *pll_params,
  1201. u32 pll_flags,
  1202. struct tegra_clk_pll_freq_table *freq_table,
  1203. spinlock_t *lock)
  1204. {
  1205. struct clk *parent, *clk;
  1206. struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
  1207. struct tegra_clk_pll *pll;
  1208. struct tegra_clk_pll_freq_table cfg;
  1209. unsigned long parent_rate;
  1210. if (!p_tohw)
  1211. return ERR_PTR(-EINVAL);
  1212. parent = __clk_lookup(parent_name);
  1213. if (IS_ERR(parent)) {
  1214. WARN(1, "parent clk %s of %s must be registered first\n",
  1215. name, parent_name);
  1216. return ERR_PTR(-EINVAL);
  1217. }
  1218. pll_flags |= TEGRA_PLL_BYPASS;
  1219. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  1220. freq_table, lock);
  1221. if (IS_ERR(pll))
  1222. return ERR_CAST(pll);
  1223. parent_rate = __clk_get_rate(parent);
  1224. /*
  1225. * Most of PLLC register fields are shadowed, and can not be read
  1226. * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
  1227. * Initialize PLL to default state: disabled, reset; shadow registers
  1228. * loaded with default parameters; dividers are preset for half of
  1229. * minimum VCO rate (the latter assured that shadowed divider settings
  1230. * are within supported range).
  1231. */
  1232. cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
  1233. cfg.n = cfg.m * pll_params->vco_min / parent_rate;
  1234. while (p_tohw->pdiv) {
  1235. if (p_tohw->pdiv == 2) {
  1236. cfg.p = p_tohw->hw_val;
  1237. break;
  1238. }
  1239. p_tohw++;
  1240. }
  1241. if (!p_tohw->pdiv) {
  1242. WARN_ON(1);
  1243. return ERR_PTR(-EINVAL);
  1244. }
  1245. pll_writel_base(0, pll);
  1246. _update_pll_mnp(pll, &cfg);
  1247. pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
  1248. pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
  1249. pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
  1250. pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
  1251. _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
  1252. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1253. &tegra_clk_pllc_ops);
  1254. if (IS_ERR(clk))
  1255. kfree(pll);
  1256. return clk;
  1257. }
  1258. struct clk *tegra_clk_register_plle_tegra114(const char *name,
  1259. const char *parent_name,
  1260. void __iomem *clk_base, unsigned long flags,
  1261. unsigned long fixed_rate,
  1262. struct tegra_clk_pll_params *pll_params,
  1263. struct tegra_clk_pll_freq_table *freq_table,
  1264. spinlock_t *lock)
  1265. {
  1266. struct tegra_clk_pll *pll;
  1267. struct clk *clk;
  1268. u32 val, val_aux;
  1269. pll = _tegra_init_pll(clk_base, NULL, fixed_rate, pll_params,
  1270. TEGRA_PLL_HAS_LOCK_ENABLE, freq_table, lock);
  1271. if (IS_ERR(pll))
  1272. return ERR_CAST(pll);
  1273. /* ensure parent is set to pll_re_vco */
  1274. val = pll_readl_base(pll);
  1275. val_aux = pll_readl(pll_params->aux_reg, pll);
  1276. if (val & PLL_BASE_ENABLE) {
  1277. if (!(val_aux & PLLE_AUX_PLLRE_SEL))
  1278. WARN(1, "pll_e enabled with unsupported parent %s\n",
  1279. (val & PLLE_AUX_PLLP_SEL) ? "pllp_out0" : "pll_ref");
  1280. } else {
  1281. val_aux |= PLLE_AUX_PLLRE_SEL;
  1282. pll_writel(val, pll_params->aux_reg, pll);
  1283. }
  1284. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  1285. &tegra_clk_plle_tegra114_ops);
  1286. if (IS_ERR(clk))
  1287. kfree(pll);
  1288. return clk;
  1289. }
  1290. #endif