spear6xx_clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * SPEAr6xx machines clock framework source file
  3. *
  4. * Copyright (C) 2012 ST Microelectronics
  5. * Viresh Kumar <viresh.linux@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/io.h>
  14. #include <linux/spinlock_types.h>
  15. #include "clk.h"
  16. static DEFINE_SPINLOCK(_lock);
  17. #define PLL1_CTR (misc_base + 0x008)
  18. #define PLL1_FRQ (misc_base + 0x00C)
  19. #define PLL2_CTR (misc_base + 0x014)
  20. #define PLL2_FRQ (misc_base + 0x018)
  21. #define PLL_CLK_CFG (misc_base + 0x020)
  22. /* PLL_CLK_CFG register masks */
  23. #define MCTR_CLK_SHIFT 28
  24. #define MCTR_CLK_MASK 3
  25. #define CORE_CLK_CFG (misc_base + 0x024)
  26. /* CORE CLK CFG register masks */
  27. #define HCLK_RATIO_SHIFT 10
  28. #define HCLK_RATIO_MASK 2
  29. #define PCLK_RATIO_SHIFT 8
  30. #define PCLK_RATIO_MASK 2
  31. #define PERIP_CLK_CFG (misc_base + 0x028)
  32. /* PERIP_CLK_CFG register masks */
  33. #define CLCD_CLK_SHIFT 2
  34. #define CLCD_CLK_MASK 2
  35. #define UART_CLK_SHIFT 4
  36. #define UART_CLK_MASK 1
  37. #define FIRDA_CLK_SHIFT 5
  38. #define FIRDA_CLK_MASK 2
  39. #define GPT0_CLK_SHIFT 8
  40. #define GPT1_CLK_SHIFT 10
  41. #define GPT2_CLK_SHIFT 11
  42. #define GPT3_CLK_SHIFT 12
  43. #define GPT_CLK_MASK 1
  44. #define PERIP1_CLK_ENB (misc_base + 0x02C)
  45. /* PERIP1_CLK_ENB register masks */
  46. #define UART0_CLK_ENB 3
  47. #define UART1_CLK_ENB 4
  48. #define SSP0_CLK_ENB 5
  49. #define SSP1_CLK_ENB 6
  50. #define I2C_CLK_ENB 7
  51. #define JPEG_CLK_ENB 8
  52. #define FSMC_CLK_ENB 9
  53. #define FIRDA_CLK_ENB 10
  54. #define GPT2_CLK_ENB 11
  55. #define GPT3_CLK_ENB 12
  56. #define GPIO2_CLK_ENB 13
  57. #define SSP2_CLK_ENB 14
  58. #define ADC_CLK_ENB 15
  59. #define GPT1_CLK_ENB 11
  60. #define RTC_CLK_ENB 17
  61. #define GPIO1_CLK_ENB 18
  62. #define DMA_CLK_ENB 19
  63. #define SMI_CLK_ENB 21
  64. #define CLCD_CLK_ENB 22
  65. #define GMAC_CLK_ENB 23
  66. #define USBD_CLK_ENB 24
  67. #define USBH0_CLK_ENB 25
  68. #define USBH1_CLK_ENB 26
  69. #define PRSC0_CLK_CFG (misc_base + 0x044)
  70. #define PRSC1_CLK_CFG (misc_base + 0x048)
  71. #define PRSC2_CLK_CFG (misc_base + 0x04C)
  72. #define CLCD_CLK_SYNT (misc_base + 0x05C)
  73. #define FIRDA_CLK_SYNT (misc_base + 0x060)
  74. #define UART_CLK_SYNT (misc_base + 0x064)
  75. /* vco rate configuration table, in ascending order of rates */
  76. static struct pll_rate_tbl pll_rtbl[] = {
  77. {.mode = 0, .m = 0x53, .n = 0x0F, .p = 0x1}, /* vco 332 & pll 166 MHz */
  78. {.mode = 0, .m = 0x85, .n = 0x0F, .p = 0x1}, /* vco 532 & pll 266 MHz */
  79. {.mode = 0, .m = 0xA6, .n = 0x0F, .p = 0x1}, /* vco 664 & pll 332 MHz */
  80. };
  81. /* aux rate configuration table, in ascending order of rates */
  82. static struct aux_rate_tbl aux_rtbl[] = {
  83. /* For PLL1 = 332 MHz */
  84. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  85. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  86. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  87. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  88. };
  89. static const char *clcd_parents[] = { "pll3_clk", "clcd_syn_gclk", };
  90. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk", };
  91. static const char *uart_parents[] = { "pll3_clk", "uart_syn_gclk", };
  92. static const char *gpt0_1_parents[] = { "pll3_clk", "gpt0_1_syn_clk", };
  93. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  94. static const char *gpt3_parents[] = { "pll3_clk", "gpt3_syn_clk", };
  95. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  96. "pll2_clk", };
  97. /* gpt rate configuration table, in ascending order of rates */
  98. static struct gpt_rate_tbl gpt_rtbl[] = {
  99. /* For pll1 = 332 MHz */
  100. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  101. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  102. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  103. };
  104. void __init spear6xx_clk_init(void __iomem *misc_base)
  105. {
  106. struct clk *clk, *clk1;
  107. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  108. 32000);
  109. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  110. clk = clk_register_fixed_rate(NULL, "osc_30m_clk", NULL, CLK_IS_ROOT,
  111. 30000000);
  112. clk_register_clkdev(clk, "osc_30m_clk", NULL);
  113. /* clock derived from 32 KHz osc clk */
  114. clk = clk_register_gate(NULL, "rtc_spear", "osc_32k_clk", 0,
  115. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  116. clk_register_clkdev(clk, NULL, "rtc-spear");
  117. /* clock derived from 30 MHz osc clk */
  118. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  119. 48000000);
  120. clk_register_clkdev(clk, "pll3_clk", NULL);
  121. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "osc_30m_clk",
  122. 0, PLL1_CTR, PLL1_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  123. &_lock, &clk1, NULL);
  124. clk_register_clkdev(clk, "vco1_clk", NULL);
  125. clk_register_clkdev(clk1, "pll1_clk", NULL);
  126. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "osc_30m_clk",
  127. 0, PLL2_CTR, PLL2_FRQ, pll_rtbl, ARRAY_SIZE(pll_rtbl),
  128. &_lock, &clk1, NULL);
  129. clk_register_clkdev(clk, "vco2_clk", NULL);
  130. clk_register_clkdev(clk1, "pll2_clk", NULL);
  131. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_30m_clk", 0, 1,
  132. 1);
  133. clk_register_clkdev(clk, NULL, "wdt");
  134. /* clock derived from pll1 clk */
  135. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  136. CLK_SET_RATE_PARENT, 1, 1);
  137. clk_register_clkdev(clk, "cpu_clk", NULL);
  138. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  139. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  140. HCLK_RATIO_MASK, 0, &_lock);
  141. clk_register_clkdev(clk, "ahb_clk", NULL);
  142. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  143. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  144. &_lock, &clk1);
  145. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  146. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  147. clk = clk_register_mux(NULL, "uart_mclk", uart_parents,
  148. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  149. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  150. &_lock);
  151. clk_register_clkdev(clk, "uart_mclk", NULL);
  152. clk = clk_register_gate(NULL, "uart0", "uart_mclk", 0, PERIP1_CLK_ENB,
  153. UART0_CLK_ENB, 0, &_lock);
  154. clk_register_clkdev(clk, NULL, "d0000000.serial");
  155. clk = clk_register_gate(NULL, "uart1", "uart_mclk", 0, PERIP1_CLK_ENB,
  156. UART1_CLK_ENB, 0, &_lock);
  157. clk_register_clkdev(clk, NULL, "d0080000.serial");
  158. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk",
  159. 0, FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  160. &_lock, &clk1);
  161. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  162. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  163. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  164. ARRAY_SIZE(firda_parents), CLK_SET_RATE_NO_REPARENT,
  165. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  166. &_lock);
  167. clk_register_clkdev(clk, "firda_mclk", NULL);
  168. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
  169. PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
  170. clk_register_clkdev(clk, NULL, "firda");
  171. clk = clk_register_aux("clcd_syn_clk", "clcd_syn_gclk", "pll1_clk",
  172. 0, CLCD_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  173. &_lock, &clk1);
  174. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  175. clk_register_clkdev(clk1, "clcd_syn_gclk", NULL);
  176. clk = clk_register_mux(NULL, "clcd_mclk", clcd_parents,
  177. ARRAY_SIZE(clcd_parents), CLK_SET_RATE_NO_REPARENT,
  178. PERIP_CLK_CFG, CLCD_CLK_SHIFT, CLCD_CLK_MASK, 0,
  179. &_lock);
  180. clk_register_clkdev(clk, "clcd_mclk", NULL);
  181. clk = clk_register_gate(NULL, "clcd_clk", "clcd_mclk", 0,
  182. PERIP1_CLK_ENB, CLCD_CLK_ENB, 0, &_lock);
  183. clk_register_clkdev(clk, NULL, "clcd");
  184. /* gpt clocks */
  185. clk = clk_register_gpt("gpt0_1_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG,
  186. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  187. clk_register_clkdev(clk, "gpt0_1_syn_clk", NULL);
  188. clk = clk_register_mux(NULL, "gpt0_mclk", gpt0_1_parents,
  189. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  190. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  191. clk_register_clkdev(clk, NULL, "gpt0");
  192. clk = clk_register_mux(NULL, "gpt1_mclk", gpt0_1_parents,
  193. ARRAY_SIZE(gpt0_1_parents), CLK_SET_RATE_NO_REPARENT,
  194. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  195. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  196. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  197. PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
  198. clk_register_clkdev(clk, NULL, "gpt1");
  199. clk = clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG,
  200. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  201. clk_register_clkdev(clk, "gpt2_syn_clk", NULL);
  202. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  203. ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_NO_REPARENT,
  204. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  205. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  206. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  207. PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
  208. clk_register_clkdev(clk, NULL, "gpt2");
  209. clk = clk_register_gpt("gpt3_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG,
  210. gpt_rtbl, ARRAY_SIZE(gpt_rtbl), &_lock);
  211. clk_register_clkdev(clk, "gpt3_syn_clk", NULL);
  212. clk = clk_register_mux(NULL, "gpt3_mclk", gpt3_parents,
  213. ARRAY_SIZE(gpt3_parents), CLK_SET_RATE_NO_REPARENT,
  214. PERIP_CLK_CFG, GPT3_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  215. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  216. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  217. PERIP1_CLK_ENB, GPT3_CLK_ENB, 0, &_lock);
  218. clk_register_clkdev(clk, NULL, "gpt3");
  219. /* clock derived from pll3 clk */
  220. clk = clk_register_gate(NULL, "usbh0_clk", "pll3_clk", 0,
  221. PERIP1_CLK_ENB, USBH0_CLK_ENB, 0, &_lock);
  222. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  223. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  224. clk = clk_register_gate(NULL, "usbh1_clk", "pll3_clk", 0,
  225. PERIP1_CLK_ENB, USBH1_CLK_ENB, 0, &_lock);
  226. clk_register_clkdev(clk, NULL, "e2000000.ehci");
  227. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  228. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  229. USBD_CLK_ENB, 0, &_lock);
  230. clk_register_clkdev(clk, NULL, "designware_udc");
  231. /* clock derived from ahb clk */
  232. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  233. 1);
  234. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  235. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  236. ARRAY_SIZE(ddr_parents), CLK_SET_RATE_NO_REPARENT,
  237. PLL_CLK_CFG, MCTR_CLK_SHIFT, MCTR_CLK_MASK, 0, &_lock);
  238. clk_register_clkdev(clk, "ddr_clk", NULL);
  239. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  240. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  241. PCLK_RATIO_MASK, 0, &_lock);
  242. clk_register_clkdev(clk, "apb_clk", NULL);
  243. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  244. DMA_CLK_ENB, 0, &_lock);
  245. clk_register_clkdev(clk, NULL, "fc400000.dma");
  246. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  247. FSMC_CLK_ENB, 0, &_lock);
  248. clk_register_clkdev(clk, NULL, "d1800000.flash");
  249. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  250. GMAC_CLK_ENB, 0, &_lock);
  251. clk_register_clkdev(clk, NULL, "e0800000.ethernet");
  252. clk = clk_register_gate(NULL, "i2c_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  253. I2C_CLK_ENB, 0, &_lock);
  254. clk_register_clkdev(clk, NULL, "d0200000.i2c");
  255. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  256. JPEG_CLK_ENB, 0, &_lock);
  257. clk_register_clkdev(clk, NULL, "jpeg");
  258. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  259. SMI_CLK_ENB, 0, &_lock);
  260. clk_register_clkdev(clk, NULL, "fc000000.flash");
  261. /* clock derived from apb clk */
  262. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  263. ADC_CLK_ENB, 0, &_lock);
  264. clk_register_clkdev(clk, NULL, "adc");
  265. clk = clk_register_fixed_factor(NULL, "gpio0_clk", "apb_clk", 0, 1, 1);
  266. clk_register_clkdev(clk, NULL, "f0100000.gpio");
  267. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  268. GPIO1_CLK_ENB, 0, &_lock);
  269. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  270. clk = clk_register_gate(NULL, "gpio2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  271. GPIO2_CLK_ENB, 0, &_lock);
  272. clk_register_clkdev(clk, NULL, "d8100000.gpio");
  273. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  274. SSP0_CLK_ENB, 0, &_lock);
  275. clk_register_clkdev(clk, NULL, "ssp-pl022.0");
  276. clk = clk_register_gate(NULL, "ssp1_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  277. SSP1_CLK_ENB, 0, &_lock);
  278. clk_register_clkdev(clk, NULL, "ssp-pl022.1");
  279. clk = clk_register_gate(NULL, "ssp2_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  280. SSP2_CLK_ENB, 0, &_lock);
  281. clk_register_clkdev(clk, NULL, "ssp-pl022.2");
  282. }