spear1340_clock.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020
  1. /*
  2. * arch/arm/mach-spear13xx/spear1340_clock.c
  3. *
  4. * SPEAr1340 machine clock framework source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/spinlock_types.h>
  19. #include "clk.h"
  20. /* Clock Configuration Registers */
  21. #define SPEAR1340_SYS_CLK_CTRL (misc_base + 0x200)
  22. #define SPEAR1340_HCLK_SRC_SEL_SHIFT 27
  23. #define SPEAR1340_HCLK_SRC_SEL_MASK 1
  24. #define SPEAR1340_SCLK_SRC_SEL_SHIFT 23
  25. #define SPEAR1340_SCLK_SRC_SEL_MASK 3
  26. /* PLL related registers and bit values */
  27. #define SPEAR1340_PLL_CFG (misc_base + 0x210)
  28. /* PLL_CFG bit values */
  29. #define SPEAR1340_CLCD_SYNT_CLK_MASK 1
  30. #define SPEAR1340_CLCD_SYNT_CLK_SHIFT 31
  31. #define SPEAR1340_GEN_SYNT2_3_CLK_SHIFT 29
  32. #define SPEAR1340_GEN_SYNT_CLK_MASK 2
  33. #define SPEAR1340_GEN_SYNT0_1_CLK_SHIFT 27
  34. #define SPEAR1340_PLL_CLK_MASK 2
  35. #define SPEAR1340_PLL3_CLK_SHIFT 24
  36. #define SPEAR1340_PLL2_CLK_SHIFT 22
  37. #define SPEAR1340_PLL1_CLK_SHIFT 20
  38. #define SPEAR1340_PLL1_CTR (misc_base + 0x214)
  39. #define SPEAR1340_PLL1_FRQ (misc_base + 0x218)
  40. #define SPEAR1340_PLL2_CTR (misc_base + 0x220)
  41. #define SPEAR1340_PLL2_FRQ (misc_base + 0x224)
  42. #define SPEAR1340_PLL3_CTR (misc_base + 0x22C)
  43. #define SPEAR1340_PLL3_FRQ (misc_base + 0x230)
  44. #define SPEAR1340_PLL4_CTR (misc_base + 0x238)
  45. #define SPEAR1340_PLL4_FRQ (misc_base + 0x23C)
  46. #define SPEAR1340_PERIP_CLK_CFG (misc_base + 0x244)
  47. /* PERIP_CLK_CFG bit values */
  48. #define SPEAR1340_SPDIF_CLK_MASK 1
  49. #define SPEAR1340_SPDIF_OUT_CLK_SHIFT 15
  50. #define SPEAR1340_SPDIF_IN_CLK_SHIFT 14
  51. #define SPEAR1340_GPT3_CLK_SHIFT 13
  52. #define SPEAR1340_GPT2_CLK_SHIFT 12
  53. #define SPEAR1340_GPT_CLK_MASK 1
  54. #define SPEAR1340_GPT1_CLK_SHIFT 9
  55. #define SPEAR1340_GPT0_CLK_SHIFT 8
  56. #define SPEAR1340_UART_CLK_MASK 2
  57. #define SPEAR1340_UART1_CLK_SHIFT 6
  58. #define SPEAR1340_UART0_CLK_SHIFT 4
  59. #define SPEAR1340_CLCD_CLK_MASK 2
  60. #define SPEAR1340_CLCD_CLK_SHIFT 2
  61. #define SPEAR1340_C3_CLK_MASK 1
  62. #define SPEAR1340_C3_CLK_SHIFT 1
  63. #define SPEAR1340_GMAC_CLK_CFG (misc_base + 0x248)
  64. #define SPEAR1340_GMAC_PHY_CLK_MASK 1
  65. #define SPEAR1340_GMAC_PHY_CLK_SHIFT 2
  66. #define SPEAR1340_GMAC_PHY_INPUT_CLK_MASK 2
  67. #define SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT 0
  68. #define SPEAR1340_I2S_CLK_CFG (misc_base + 0x24C)
  69. /* I2S_CLK_CFG register mask */
  70. #define SPEAR1340_I2S_SCLK_X_MASK 0x1F
  71. #define SPEAR1340_I2S_SCLK_X_SHIFT 27
  72. #define SPEAR1340_I2S_SCLK_Y_MASK 0x1F
  73. #define SPEAR1340_I2S_SCLK_Y_SHIFT 22
  74. #define SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT 21
  75. #define SPEAR1340_I2S_SCLK_SYNTH_ENB 20
  76. #define SPEAR1340_I2S_PRS1_CLK_X_MASK 0xFF
  77. #define SPEAR1340_I2S_PRS1_CLK_X_SHIFT 12
  78. #define SPEAR1340_I2S_PRS1_CLK_Y_MASK 0xFF
  79. #define SPEAR1340_I2S_PRS1_CLK_Y_SHIFT 4
  80. #define SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT 3
  81. #define SPEAR1340_I2S_REF_SEL_MASK 1
  82. #define SPEAR1340_I2S_REF_SHIFT 2
  83. #define SPEAR1340_I2S_SRC_CLK_MASK 2
  84. #define SPEAR1340_I2S_SRC_CLK_SHIFT 0
  85. #define SPEAR1340_C3_CLK_SYNT (misc_base + 0x250)
  86. #define SPEAR1340_UART0_CLK_SYNT (misc_base + 0x254)
  87. #define SPEAR1340_UART1_CLK_SYNT (misc_base + 0x258)
  88. #define SPEAR1340_GMAC_CLK_SYNT (misc_base + 0x25C)
  89. #define SPEAR1340_SDHCI_CLK_SYNT (misc_base + 0x260)
  90. #define SPEAR1340_CFXD_CLK_SYNT (misc_base + 0x264)
  91. #define SPEAR1340_ADC_CLK_SYNT (misc_base + 0x270)
  92. #define SPEAR1340_AMBA_CLK_SYNT (misc_base + 0x274)
  93. #define SPEAR1340_CLCD_CLK_SYNT (misc_base + 0x27C)
  94. #define SPEAR1340_SYS_CLK_SYNT (misc_base + 0x284)
  95. #define SPEAR1340_GEN_CLK_SYNT0 (misc_base + 0x28C)
  96. #define SPEAR1340_GEN_CLK_SYNT1 (misc_base + 0x294)
  97. #define SPEAR1340_GEN_CLK_SYNT2 (misc_base + 0x29C)
  98. #define SPEAR1340_GEN_CLK_SYNT3 (misc_base + 0x304)
  99. #define SPEAR1340_PERIP1_CLK_ENB (misc_base + 0x30C)
  100. #define SPEAR1340_RTC_CLK_ENB 31
  101. #define SPEAR1340_ADC_CLK_ENB 30
  102. #define SPEAR1340_C3_CLK_ENB 29
  103. #define SPEAR1340_CLCD_CLK_ENB 27
  104. #define SPEAR1340_DMA_CLK_ENB 25
  105. #define SPEAR1340_GPIO1_CLK_ENB 24
  106. #define SPEAR1340_GPIO0_CLK_ENB 23
  107. #define SPEAR1340_GPT1_CLK_ENB 22
  108. #define SPEAR1340_GPT0_CLK_ENB 21
  109. #define SPEAR1340_I2S_PLAY_CLK_ENB 20
  110. #define SPEAR1340_I2S_REC_CLK_ENB 19
  111. #define SPEAR1340_I2C0_CLK_ENB 18
  112. #define SPEAR1340_SSP_CLK_ENB 17
  113. #define SPEAR1340_UART0_CLK_ENB 15
  114. #define SPEAR1340_PCIE_SATA_CLK_ENB 12
  115. #define SPEAR1340_UOC_CLK_ENB 11
  116. #define SPEAR1340_UHC1_CLK_ENB 10
  117. #define SPEAR1340_UHC0_CLK_ENB 9
  118. #define SPEAR1340_GMAC_CLK_ENB 8
  119. #define SPEAR1340_CFXD_CLK_ENB 7
  120. #define SPEAR1340_SDHCI_CLK_ENB 6
  121. #define SPEAR1340_SMI_CLK_ENB 5
  122. #define SPEAR1340_FSMC_CLK_ENB 4
  123. #define SPEAR1340_SYSRAM0_CLK_ENB 3
  124. #define SPEAR1340_SYSRAM1_CLK_ENB 2
  125. #define SPEAR1340_SYSROM_CLK_ENB 1
  126. #define SPEAR1340_BUS_CLK_ENB 0
  127. #define SPEAR1340_PERIP2_CLK_ENB (misc_base + 0x310)
  128. #define SPEAR1340_THSENS_CLK_ENB 8
  129. #define SPEAR1340_I2S_REF_PAD_CLK_ENB 7
  130. #define SPEAR1340_ACP_CLK_ENB 6
  131. #define SPEAR1340_GPT3_CLK_ENB 5
  132. #define SPEAR1340_GPT2_CLK_ENB 4
  133. #define SPEAR1340_KBD_CLK_ENB 3
  134. #define SPEAR1340_CPU_DBG_CLK_ENB 2
  135. #define SPEAR1340_DDR_CORE_CLK_ENB 1
  136. #define SPEAR1340_DDR_CTRL_CLK_ENB 0
  137. #define SPEAR1340_PERIP3_CLK_ENB (misc_base + 0x314)
  138. #define SPEAR1340_PLGPIO_CLK_ENB 18
  139. #define SPEAR1340_VIDEO_DEC_CLK_ENB 16
  140. #define SPEAR1340_VIDEO_ENC_CLK_ENB 15
  141. #define SPEAR1340_SPDIF_OUT_CLK_ENB 13
  142. #define SPEAR1340_SPDIF_IN_CLK_ENB 12
  143. #define SPEAR1340_VIDEO_IN_CLK_ENB 11
  144. #define SPEAR1340_CAM0_CLK_ENB 10
  145. #define SPEAR1340_CAM1_CLK_ENB 9
  146. #define SPEAR1340_CAM2_CLK_ENB 8
  147. #define SPEAR1340_CAM3_CLK_ENB 7
  148. #define SPEAR1340_MALI_CLK_ENB 6
  149. #define SPEAR1340_CEC0_CLK_ENB 5
  150. #define SPEAR1340_CEC1_CLK_ENB 4
  151. #define SPEAR1340_PWM_CLK_ENB 3
  152. #define SPEAR1340_I2C1_CLK_ENB 2
  153. #define SPEAR1340_UART1_CLK_ENB 1
  154. static DEFINE_SPINLOCK(_lock);
  155. /* pll rate configuration table, in ascending order of rates */
  156. static struct pll_rate_tbl pll_rtbl[] = {
  157. /* PCLK 24MHz */
  158. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  159. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  160. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  161. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  162. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  163. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  164. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  165. {.mode = 0, .m = 0x96, .n = 0x06, .p = 0x0}, /* vco 1200, pll 1200 MHz */
  166. };
  167. /* vco-pll4 rate configuration table, in ascending order of rates */
  168. static struct pll_rate_tbl pll4_rtbl[] = {
  169. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  170. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  171. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  172. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  173. };
  174. /*
  175. * All below entries generate 166 MHz for
  176. * different values of vco1div2
  177. */
  178. static struct frac_rate_tbl amba_synth_rtbl[] = {
  179. {.div = 0x073A8}, /* for vco1div2 = 600 MHz */
  180. {.div = 0x06062}, /* for vco1div2 = 500 MHz */
  181. {.div = 0x04D1B}, /* for vco1div2 = 400 MHz */
  182. {.div = 0x04000}, /* for vco1div2 = 332 MHz */
  183. {.div = 0x03031}, /* for vco1div2 = 250 MHz */
  184. {.div = 0x0268D}, /* for vco1div2 = 200 MHz */
  185. };
  186. /*
  187. * Synthesizer Clock derived from vcodiv2. This clock is one of the
  188. * possible clocks to feed cpu directly.
  189. * We can program this synthesizer to make cpu run on different clock
  190. * frequencies.
  191. * Following table provides configuration values to let cpu run on 200,
  192. * 250, 332, 400 or 500 MHz considering different possibilites of input
  193. * (vco1div2) clock.
  194. *
  195. * --------------------------------------------------------------------
  196. * vco1div2(Mhz) fout(Mhz) cpuclk = fout/2 div
  197. * --------------------------------------------------------------------
  198. * 400 200 100 0x04000
  199. * 400 250 125 0x03333
  200. * 400 332 166 0x0268D
  201. * 400 400 200 0x02000
  202. * --------------------------------------------------------------------
  203. * 500 200 100 0x05000
  204. * 500 250 125 0x04000
  205. * 500 332 166 0x03031
  206. * 500 400 200 0x02800
  207. * 500 500 250 0x02000
  208. * --------------------------------------------------------------------
  209. * 600 200 100 0x06000
  210. * 600 250 125 0x04CCE
  211. * 600 332 166 0x039D5
  212. * 600 400 200 0x03000
  213. * 600 500 250 0x02666
  214. * --------------------------------------------------------------------
  215. * 664 200 100 0x06a38
  216. * 664 250 125 0x054FD
  217. * 664 332 166 0x04000
  218. * 664 400 200 0x0351E
  219. * 664 500 250 0x02A7E
  220. * --------------------------------------------------------------------
  221. * 800 200 100 0x08000
  222. * 800 250 125 0x06666
  223. * 800 332 166 0x04D18
  224. * 800 400 200 0x04000
  225. * 800 500 250 0x03333
  226. * --------------------------------------------------------------------
  227. * sys rate configuration table is in descending order of divisor.
  228. */
  229. static struct frac_rate_tbl sys_synth_rtbl[] = {
  230. {.div = 0x08000},
  231. {.div = 0x06a38},
  232. {.div = 0x06666},
  233. {.div = 0x06000},
  234. {.div = 0x054FD},
  235. {.div = 0x05000},
  236. {.div = 0x04D18},
  237. {.div = 0x04CCE},
  238. {.div = 0x04000},
  239. {.div = 0x039D5},
  240. {.div = 0x0351E},
  241. {.div = 0x03333},
  242. {.div = 0x03031},
  243. {.div = 0x03000},
  244. {.div = 0x02A7E},
  245. {.div = 0x02800},
  246. {.div = 0x0268D},
  247. {.div = 0x02666},
  248. {.div = 0x02000},
  249. };
  250. /* aux rate configuration table, in ascending order of rates */
  251. static struct aux_rate_tbl aux_rtbl[] = {
  252. /* 12.29MHz for vic1div2=600MHz and 10.24MHz for VCO1div2=500MHz */
  253. {.xscale = 5, .yscale = 122, .eq = 0},
  254. /* 14.70MHz for vic1div2=600MHz and 12.29MHz for VCO1div2=500MHz */
  255. {.xscale = 10, .yscale = 204, .eq = 0},
  256. /* 48MHz for vic1div2=600MHz and 40 MHz for VCO1div2=500MHz */
  257. {.xscale = 4, .yscale = 25, .eq = 0},
  258. /* 57.14MHz for vic1div2=600MHz and 48 MHz for VCO1div2=500MHz */
  259. {.xscale = 4, .yscale = 21, .eq = 0},
  260. /* 83.33MHz for vic1div2=600MHz and 69.44MHz for VCO1div2=500MHz */
  261. {.xscale = 5, .yscale = 18, .eq = 0},
  262. /* 100MHz for vic1div2=600MHz and 83.33 MHz for VCO1div2=500MHz */
  263. {.xscale = 2, .yscale = 6, .eq = 0},
  264. /* 125MHz for vic1div2=600MHz and 104.1MHz for VCO1div2=500MHz */
  265. {.xscale = 5, .yscale = 12, .eq = 0},
  266. /* 150MHz for vic1div2=600MHz and 125MHz for VCO1div2=500MHz */
  267. {.xscale = 2, .yscale = 4, .eq = 0},
  268. /* 166MHz for vic1div2=600MHz and 138.88MHz for VCO1div2=500MHz */
  269. {.xscale = 5, .yscale = 18, .eq = 1},
  270. /* 200MHz for vic1div2=600MHz and 166MHz for VCO1div2=500MHz */
  271. {.xscale = 1, .yscale = 3, .eq = 1},
  272. /* 250MHz for vic1div2=600MHz and 208.33MHz for VCO1div2=500MHz */
  273. {.xscale = 5, .yscale = 12, .eq = 1},
  274. /* 300MHz for vic1div2=600MHz and 250MHz for VCO1div2=500MHz */
  275. {.xscale = 1, .yscale = 2, .eq = 1},
  276. };
  277. /* gmac rate configuration table, in ascending order of rates */
  278. static struct aux_rate_tbl gmac_rtbl[] = {
  279. /* For gmac phy input clk */
  280. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  281. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  282. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  283. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  284. };
  285. /* clcd rate configuration table, in ascending order of rates */
  286. static struct frac_rate_tbl clcd_rtbl[] = {
  287. {.div = 0x18000}, /* 25 Mhz , for vc01div4 = 300 MHz*/
  288. {.div = 0x1638E}, /* 27 Mhz , for vc01div4 = 300 MHz*/
  289. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  290. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  291. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  292. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  293. {.div = 0x0A584}, /* 58 Mhz , for vco1div4 = 300 MHz */
  294. {.div = 0x093B1}, /* 65 Mhz , for vc01div4 = 300 MHz*/
  295. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  296. {.div = 0x081BA}, /* 74 Mhz , for vc01div4 = 300 MHz*/
  297. {.div = 0x07BA0}, /* 65 Mhz , for vc01div4 = 250 MHz*/
  298. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  299. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  300. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  301. {.div = 0x058E3}, /* 108 Mhz , for vc01div4 = 300 MHz*/
  302. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  303. {.div = 0x040A5}, /* 148.5 Mhz , for vc01div4 = 300 MHz*/
  304. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  305. {.div = 0x0360D}, /* 148 Mhz , for vc01div4 = 250 MHz*/
  306. {.div = 0x035E0}, /* 148.5 MHz, for vc01div4 = 250 MHz*/
  307. };
  308. /* i2s prescaler1 masks */
  309. static struct aux_clk_masks i2s_prs1_masks = {
  310. .eq_sel_mask = AUX_EQ_SEL_MASK,
  311. .eq_sel_shift = SPEAR1340_I2S_PRS1_EQ_SEL_SHIFT,
  312. .eq1_mask = AUX_EQ1_SEL,
  313. .eq2_mask = AUX_EQ2_SEL,
  314. .xscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_X_MASK,
  315. .xscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_X_SHIFT,
  316. .yscale_sel_mask = SPEAR1340_I2S_PRS1_CLK_Y_MASK,
  317. .yscale_sel_shift = SPEAR1340_I2S_PRS1_CLK_Y_SHIFT,
  318. };
  319. /* i2s sclk (bit clock) syynthesizers masks */
  320. static struct aux_clk_masks i2s_sclk_masks = {
  321. .eq_sel_mask = AUX_EQ_SEL_MASK,
  322. .eq_sel_shift = SPEAR1340_I2S_SCLK_EQ_SEL_SHIFT,
  323. .eq1_mask = AUX_EQ1_SEL,
  324. .eq2_mask = AUX_EQ2_SEL,
  325. .xscale_sel_mask = SPEAR1340_I2S_SCLK_X_MASK,
  326. .xscale_sel_shift = SPEAR1340_I2S_SCLK_X_SHIFT,
  327. .yscale_sel_mask = SPEAR1340_I2S_SCLK_Y_MASK,
  328. .yscale_sel_shift = SPEAR1340_I2S_SCLK_Y_SHIFT,
  329. .enable_bit = SPEAR1340_I2S_SCLK_SYNTH_ENB,
  330. };
  331. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  332. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  333. /* For parent clk = 49.152 MHz */
  334. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  335. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  336. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  337. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  338. /*
  339. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  340. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  341. */
  342. {.xscale = 1, .yscale = 3, .eq = 0},
  343. /* For parent clk = 49.152 MHz */
  344. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  345. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz, smp freq = 48Khz*/
  346. };
  347. /* i2s sclk aux rate configuration table, in ascending order of rates */
  348. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  349. /* For sclk = ref_clk * x/2/y */
  350. {.xscale = 1, .yscale = 4, .eq = 0},
  351. {.xscale = 1, .yscale = 2, .eq = 0},
  352. };
  353. /* adc rate configuration table, in ascending order of rates */
  354. /* possible adc range is 2.5 MHz to 20 MHz. */
  355. static struct aux_rate_tbl adc_rtbl[] = {
  356. /* For ahb = 166.67 MHz */
  357. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  358. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  359. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  360. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  361. };
  362. /* General synth rate configuration table, in ascending order of rates */
  363. static struct frac_rate_tbl gen_rtbl[] = {
  364. {.div = 0x1A92B}, /* 22.5792 MHz for vco1div4=300 MHz*/
  365. {.div = 0x186A0}, /* 24.576 MHz for vco1div4=300 MHz*/
  366. {.div = 0x18000}, /* 25 MHz for vco1div4=300 MHz*/
  367. {.div = 0x1624E}, /* 22.5792 MHz for vco1div4=250 MHz*/
  368. {.div = 0x14585}, /* 24.576 MHz for vco1div4=250 MHz*/
  369. {.div = 0x14000}, /* 25 MHz for vco1div4=250 MHz*/
  370. {.div = 0x0D495}, /* 45.1584 MHz for vco1div4=300 MHz*/
  371. {.div = 0x0C000}, /* 50 MHz for vco1div4=300 MHz*/
  372. {.div = 0x0B127}, /* 45.1584 MHz for vco1div4=250 MHz*/
  373. {.div = 0x0A000}, /* 50 MHz for vco1div4=250 MHz*/
  374. {.div = 0x07530}, /* 81.92 MHz for vco1div4=300 MHz*/
  375. {.div = 0x061A8}, /* 81.92 MHz for vco1div4=250 MHz*/
  376. {.div = 0x06000}, /* 100 MHz for vco1div4=300 MHz*/
  377. {.div = 0x05000}, /* 100 MHz for vco1div4=250 MHz*/
  378. {.div = 0x03000}, /* 200 MHz for vco1div4=300 MHz*/
  379. {.div = 0x02DB6}, /* 210 MHz for vco1div4=300 MHz*/
  380. {.div = 0x02BA2}, /* 220 MHz for vco1div4=300 MHz*/
  381. {.div = 0x029BD}, /* 230 MHz for vco1div4=300 MHz*/
  382. {.div = 0x02800}, /* 200 MHz for vco1div4=250 MHz*/
  383. {.div = 0x02666}, /* 250 MHz for vco1div4=300 MHz*/
  384. {.div = 0x02620}, /* 210 MHz for vco1div4=250 MHz*/
  385. {.div = 0x02460}, /* 220 MHz for vco1div4=250 MHz*/
  386. {.div = 0x022C0}, /* 230 MHz for vco1div4=250 MHz*/
  387. {.div = 0x02160}, /* 240 MHz for vco1div4=250 MHz*/
  388. {.div = 0x02000}, /* 250 MHz for vco1div4=250 MHz*/
  389. };
  390. /* clock parents */
  391. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  392. static const char *sys_parents[] = { "pll1_clk", "pll1_clk", "pll1_clk",
  393. "pll1_clk", "sys_syn_clk", "sys_syn_clk", "pll2_clk", "pll3_clk", };
  394. static const char *ahb_parents[] = { "cpu_div3_clk", "amba_syn_clk", };
  395. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  396. static const char *uart0_parents[] = { "pll5_clk", "osc_24m_clk",
  397. "uart0_syn_gclk", };
  398. static const char *uart1_parents[] = { "pll5_clk", "osc_24m_clk",
  399. "uart1_syn_gclk", };
  400. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  401. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  402. "osc_25m_clk", };
  403. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  404. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  405. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  406. static const char *i2s_src_parents[] = { "vco1div2_clk", "pll2_clk", "pll3_clk",
  407. "i2s_src_pad_clk", };
  408. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  409. static const char *spdif_out_parents[] = { "i2s_src_pad_clk", "gen_syn2_clk", };
  410. static const char *spdif_in_parents[] = { "pll2_clk", "gen_syn3_clk", };
  411. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  412. "pll3_clk", };
  413. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco2div2_clk",
  414. "pll2_clk", };
  415. void __init spear1340_clk_init(void __iomem *misc_base)
  416. {
  417. struct clk *clk, *clk1;
  418. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  419. 32000);
  420. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  421. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  422. 24000000);
  423. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  424. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, CLK_IS_ROOT,
  425. 25000000);
  426. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  427. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, CLK_IS_ROOT,
  428. 125000000);
  429. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  430. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL,
  431. CLK_IS_ROOT, 12288000);
  432. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  433. /* clock derived from 32 KHz osc clk */
  434. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  435. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_RTC_CLK_ENB, 0,
  436. &_lock);
  437. clk_register_clkdev(clk, NULL, "e0580000.rtc");
  438. /* clock derived from 24 or 25 MHz osc clk */
  439. /* vco-pll */
  440. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  441. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  442. SPEAR1340_PLL_CFG, SPEAR1340_PLL1_CLK_SHIFT,
  443. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  444. clk_register_clkdev(clk, "vco1_mclk", NULL);
  445. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk", 0,
  446. SPEAR1340_PLL1_CTR, SPEAR1340_PLL1_FRQ, pll_rtbl,
  447. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  448. clk_register_clkdev(clk, "vco1_clk", NULL);
  449. clk_register_clkdev(clk1, "pll1_clk", NULL);
  450. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  451. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  452. SPEAR1340_PLL_CFG, SPEAR1340_PLL2_CLK_SHIFT,
  453. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  454. clk_register_clkdev(clk, "vco2_mclk", NULL);
  455. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk", 0,
  456. SPEAR1340_PLL2_CTR, SPEAR1340_PLL2_FRQ, pll_rtbl,
  457. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  458. clk_register_clkdev(clk, "vco2_clk", NULL);
  459. clk_register_clkdev(clk1, "pll2_clk", NULL);
  460. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  461. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  462. SPEAR1340_PLL_CFG, SPEAR1340_PLL3_CLK_SHIFT,
  463. SPEAR1340_PLL_CLK_MASK, 0, &_lock);
  464. clk_register_clkdev(clk, "vco3_mclk", NULL);
  465. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk", 0,
  466. SPEAR1340_PLL3_CTR, SPEAR1340_PLL3_FRQ, pll_rtbl,
  467. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  468. clk_register_clkdev(clk, "vco3_clk", NULL);
  469. clk_register_clkdev(clk1, "pll3_clk", NULL);
  470. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  471. 0, SPEAR1340_PLL4_CTR, SPEAR1340_PLL4_FRQ, pll4_rtbl,
  472. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  473. clk_register_clkdev(clk, "vco4_clk", NULL);
  474. clk_register_clkdev(clk1, "pll4_clk", NULL);
  475. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  476. 48000000);
  477. clk_register_clkdev(clk, "pll5_clk", NULL);
  478. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  479. 25000000);
  480. clk_register_clkdev(clk, "pll6_clk", NULL);
  481. /* vco div n clocks */
  482. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  483. 2);
  484. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  485. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  486. 4);
  487. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  488. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  489. 2);
  490. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  491. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  492. 2);
  493. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  494. /* peripherals */
  495. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  496. 128);
  497. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  498. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_THSENS_CLK_ENB, 0,
  499. &_lock);
  500. clk_register_clkdev(clk, NULL, "e07008c4.thermal");
  501. /* clock derived from pll4 clk */
  502. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  503. 1);
  504. clk_register_clkdev(clk, "ddr_clk", NULL);
  505. /* clock derived from pll1 clk */
  506. clk = clk_register_frac("sys_syn_clk", "vco1div2_clk", 0,
  507. SPEAR1340_SYS_CLK_SYNT, sys_synth_rtbl,
  508. ARRAY_SIZE(sys_synth_rtbl), &_lock);
  509. clk_register_clkdev(clk, "sys_syn_clk", NULL);
  510. clk = clk_register_frac("amba_syn_clk", "vco1div2_clk", 0,
  511. SPEAR1340_AMBA_CLK_SYNT, amba_synth_rtbl,
  512. ARRAY_SIZE(amba_synth_rtbl), &_lock);
  513. clk_register_clkdev(clk, "amba_syn_clk", NULL);
  514. clk = clk_register_mux(NULL, "sys_mclk", sys_parents,
  515. ARRAY_SIZE(sys_parents), CLK_SET_RATE_NO_REPARENT,
  516. SPEAR1340_SYS_CLK_CTRL, SPEAR1340_SCLK_SRC_SEL_SHIFT,
  517. SPEAR1340_SCLK_SRC_SEL_MASK, 0, &_lock);
  518. clk_register_clkdev(clk, "sys_mclk", NULL);
  519. clk = clk_register_fixed_factor(NULL, "cpu_clk", "sys_mclk", 0, 1,
  520. 2);
  521. clk_register_clkdev(clk, "cpu_clk", NULL);
  522. clk = clk_register_fixed_factor(NULL, "cpu_div3_clk", "cpu_clk", 0, 1,
  523. 3);
  524. clk_register_clkdev(clk, "cpu_div3_clk", NULL);
  525. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  526. 2);
  527. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  528. clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
  529. 2);
  530. clk_register_clkdev(clk, NULL, "smp_twd");
  531. clk = clk_register_mux(NULL, "ahb_clk", ahb_parents,
  532. ARRAY_SIZE(ahb_parents), CLK_SET_RATE_NO_REPARENT,
  533. SPEAR1340_SYS_CLK_CTRL, SPEAR1340_HCLK_SRC_SEL_SHIFT,
  534. SPEAR1340_HCLK_SRC_SEL_MASK, 0, &_lock);
  535. clk_register_clkdev(clk, "ahb_clk", NULL);
  536. clk = clk_register_fixed_factor(NULL, "apb_clk", "ahb_clk", 0, 1,
  537. 2);
  538. clk_register_clkdev(clk, "apb_clk", NULL);
  539. /* gpt clocks */
  540. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  541. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  542. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT0_CLK_SHIFT,
  543. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  544. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  545. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  546. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT0_CLK_ENB, 0,
  547. &_lock);
  548. clk_register_clkdev(clk, NULL, "gpt0");
  549. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  550. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  551. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT1_CLK_SHIFT,
  552. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  553. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  554. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  555. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPT1_CLK_ENB, 0,
  556. &_lock);
  557. clk_register_clkdev(clk, NULL, "gpt1");
  558. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  559. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  560. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT2_CLK_SHIFT,
  561. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  562. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  563. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  564. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT2_CLK_ENB, 0,
  565. &_lock);
  566. clk_register_clkdev(clk, NULL, "gpt2");
  567. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  568. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  569. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GPT3_CLK_SHIFT,
  570. SPEAR1340_GPT_CLK_MASK, 0, &_lock);
  571. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  572. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  573. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_GPT3_CLK_ENB, 0,
  574. &_lock);
  575. clk_register_clkdev(clk, NULL, "gpt3");
  576. /* others */
  577. clk = clk_register_aux("uart0_syn_clk", "uart0_syn_gclk",
  578. "vco1div2_clk", 0, SPEAR1340_UART0_CLK_SYNT, NULL,
  579. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  580. clk_register_clkdev(clk, "uart0_syn_clk", NULL);
  581. clk_register_clkdev(clk1, "uart0_syn_gclk", NULL);
  582. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  583. ARRAY_SIZE(uart0_parents),
  584. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  585. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_UART0_CLK_SHIFT,
  586. SPEAR1340_UART_CLK_MASK, 0, &_lock);
  587. clk_register_clkdev(clk, "uart0_mclk", NULL);
  588. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
  589. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  590. SPEAR1340_UART0_CLK_ENB, 0, &_lock);
  591. clk_register_clkdev(clk, NULL, "e0000000.serial");
  592. clk = clk_register_aux("uart1_syn_clk", "uart1_syn_gclk",
  593. "vco1div2_clk", 0, SPEAR1340_UART1_CLK_SYNT, NULL,
  594. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  595. clk_register_clkdev(clk, "uart1_syn_clk", NULL);
  596. clk_register_clkdev(clk1, "uart1_syn_gclk", NULL);
  597. clk = clk_register_mux(NULL, "uart1_mclk", uart1_parents,
  598. ARRAY_SIZE(uart1_parents), CLK_SET_RATE_NO_REPARENT,
  599. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_UART1_CLK_SHIFT,
  600. SPEAR1340_UART_CLK_MASK, 0, &_lock);
  601. clk_register_clkdev(clk, "uart1_mclk", NULL);
  602. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  603. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_UART1_CLK_ENB, 0,
  604. &_lock);
  605. clk_register_clkdev(clk, NULL, "b4100000.serial");
  606. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  607. "vco1div2_clk", 0, SPEAR1340_SDHCI_CLK_SYNT, NULL,
  608. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  609. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  610. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  611. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
  612. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  613. SPEAR1340_SDHCI_CLK_ENB, 0, &_lock);
  614. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  615. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  616. 0, SPEAR1340_CFXD_CLK_SYNT, NULL, aux_rtbl,
  617. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  618. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  619. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  620. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
  621. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  622. SPEAR1340_CFXD_CLK_ENB, 0, &_lock);
  623. clk_register_clkdev(clk, NULL, "b2800000.cf");
  624. clk_register_clkdev(clk, NULL, "arasan_xd");
  625. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk", 0,
  626. SPEAR1340_C3_CLK_SYNT, NULL, aux_rtbl,
  627. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  628. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  629. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  630. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  631. ARRAY_SIZE(c3_parents),
  632. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  633. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_C3_CLK_SHIFT,
  634. SPEAR1340_C3_CLK_MASK, 0, &_lock);
  635. clk_register_clkdev(clk, "c3_mclk", NULL);
  636. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", CLK_SET_RATE_PARENT,
  637. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_C3_CLK_ENB, 0,
  638. &_lock);
  639. clk_register_clkdev(clk, NULL, "e1800000.c3");
  640. /* gmac */
  641. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  642. ARRAY_SIZE(gmac_phy_input_parents),
  643. CLK_SET_RATE_NO_REPARENT, SPEAR1340_GMAC_CLK_CFG,
  644. SPEAR1340_GMAC_PHY_INPUT_CLK_SHIFT,
  645. SPEAR1340_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  646. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  647. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  648. 0, SPEAR1340_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  649. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  650. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  651. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  652. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  653. ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
  654. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_GMAC_PHY_CLK_SHIFT,
  655. SPEAR1340_GMAC_PHY_CLK_MASK, 0, &_lock);
  656. clk_register_clkdev(clk, "stmmacphy.0", NULL);
  657. /* clcd */
  658. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  659. ARRAY_SIZE(clcd_synth_parents),
  660. CLK_SET_RATE_NO_REPARENT, SPEAR1340_CLCD_CLK_SYNT,
  661. SPEAR1340_CLCD_SYNT_CLK_SHIFT,
  662. SPEAR1340_CLCD_SYNT_CLK_MASK, 0, &_lock);
  663. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  664. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  665. SPEAR1340_CLCD_CLK_SYNT, clcd_rtbl,
  666. ARRAY_SIZE(clcd_rtbl), &_lock);
  667. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  668. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  669. ARRAY_SIZE(clcd_pixel_parents),
  670. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  671. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_CLCD_CLK_SHIFT,
  672. SPEAR1340_CLCD_CLK_MASK, 0, &_lock);
  673. clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
  674. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  675. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_CLCD_CLK_ENB, 0,
  676. &_lock);
  677. clk_register_clkdev(clk, NULL, "e1000000.clcd");
  678. /* i2s */
  679. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  680. ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
  681. SPEAR1340_I2S_CLK_CFG, SPEAR1340_I2S_SRC_CLK_SHIFT,
  682. SPEAR1340_I2S_SRC_CLK_MASK, 0, &_lock);
  683. clk_register_clkdev(clk, "i2s_src_mclk", NULL);
  684. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk",
  685. CLK_SET_RATE_PARENT, SPEAR1340_I2S_CLK_CFG,
  686. &i2s_prs1_masks, i2s_prs1_rtbl,
  687. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  688. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  689. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  690. ARRAY_SIZE(i2s_ref_parents),
  691. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  692. SPEAR1340_I2S_CLK_CFG, SPEAR1340_I2S_REF_SHIFT,
  693. SPEAR1340_I2S_REF_SEL_MASK, 0, &_lock);
  694. clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
  695. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  696. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_I2S_REF_PAD_CLK_ENB,
  697. 0, &_lock);
  698. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  699. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk", "i2s_ref_mclk",
  700. 0, SPEAR1340_I2S_CLK_CFG, &i2s_sclk_masks,
  701. i2s_sclk_rtbl, ARRAY_SIZE(i2s_sclk_rtbl), &_lock,
  702. &clk1);
  703. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  704. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  705. /* clock derived from ahb clk */
  706. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  707. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2C0_CLK_ENB, 0,
  708. &_lock);
  709. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  710. clk = clk_register_gate(NULL, "i2c1_clk", "ahb_clk", 0,
  711. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_I2C1_CLK_ENB, 0,
  712. &_lock);
  713. clk_register_clkdev(clk, NULL, "b4000000.i2c");
  714. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  715. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_DMA_CLK_ENB, 0,
  716. &_lock);
  717. clk_register_clkdev(clk, NULL, "ea800000.dma");
  718. clk_register_clkdev(clk, NULL, "eb000000.dma");
  719. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  720. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GMAC_CLK_ENB, 0,
  721. &_lock);
  722. clk_register_clkdev(clk, NULL, "e2000000.eth");
  723. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  724. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_FSMC_CLK_ENB, 0,
  725. &_lock);
  726. clk_register_clkdev(clk, NULL, "b0000000.flash");
  727. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  728. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SMI_CLK_ENB, 0,
  729. &_lock);
  730. clk_register_clkdev(clk, NULL, "ea000000.flash");
  731. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  732. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC0_CLK_ENB, 0,
  733. &_lock);
  734. clk_register_clkdev(clk, NULL, "e4000000.ohci");
  735. clk_register_clkdev(clk, NULL, "e4800000.ehci");
  736. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  737. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UHC1_CLK_ENB, 0,
  738. &_lock);
  739. clk_register_clkdev(clk, NULL, "e5000000.ohci");
  740. clk_register_clkdev(clk, NULL, "e5800000.ehci");
  741. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  742. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_UOC_CLK_ENB, 0,
  743. &_lock);
  744. clk_register_clkdev(clk, NULL, "e3800000.otg");
  745. clk = clk_register_gate(NULL, "pcie_sata_clk", "ahb_clk", 0,
  746. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_PCIE_SATA_CLK_ENB,
  747. 0, &_lock);
  748. clk_register_clkdev(clk, NULL, "dw_pcie");
  749. clk_register_clkdev(clk, NULL, "b1000000.ahci");
  750. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  751. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM0_CLK_ENB, 0,
  752. &_lock);
  753. clk_register_clkdev(clk, "sysram0_clk", NULL);
  754. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  755. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SYSRAM1_CLK_ENB, 0,
  756. &_lock);
  757. clk_register_clkdev(clk, "sysram1_clk", NULL);
  758. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  759. 0, SPEAR1340_ADC_CLK_SYNT, NULL, adc_rtbl,
  760. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  761. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  762. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  763. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
  764. CLK_SET_RATE_PARENT, SPEAR1340_PERIP1_CLK_ENB,
  765. SPEAR1340_ADC_CLK_ENB, 0, &_lock);
  766. clk_register_clkdev(clk, NULL, "e0080000.adc");
  767. /* clock derived from apb clk */
  768. clk = clk_register_gate(NULL, "ssp_clk", "apb_clk", 0,
  769. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_SSP_CLK_ENB, 0,
  770. &_lock);
  771. clk_register_clkdev(clk, NULL, "e0100000.spi");
  772. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  773. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO0_CLK_ENB, 0,
  774. &_lock);
  775. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  776. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  777. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_GPIO1_CLK_ENB, 0,
  778. &_lock);
  779. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  780. clk = clk_register_gate(NULL, "i2s_play_clk", "apb_clk", 0,
  781. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_PLAY_CLK_ENB, 0,
  782. &_lock);
  783. clk_register_clkdev(clk, NULL, "b2400000.i2s-play");
  784. clk = clk_register_gate(NULL, "i2s_rec_clk", "apb_clk", 0,
  785. SPEAR1340_PERIP1_CLK_ENB, SPEAR1340_I2S_REC_CLK_ENB, 0,
  786. &_lock);
  787. clk_register_clkdev(clk, NULL, "b2000000.i2s-rec");
  788. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  789. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_KBD_CLK_ENB, 0,
  790. &_lock);
  791. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  792. /* RAS clks */
  793. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  794. ARRAY_SIZE(gen_synth0_1_parents),
  795. CLK_SET_RATE_NO_REPARENT, SPEAR1340_PLL_CFG,
  796. SPEAR1340_GEN_SYNT0_1_CLK_SHIFT,
  797. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  798. clk_register_clkdev(clk, "gen_syn0_1_mclk", NULL);
  799. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  800. ARRAY_SIZE(gen_synth2_3_parents),
  801. CLK_SET_RATE_NO_REPARENT, SPEAR1340_PLL_CFG,
  802. SPEAR1340_GEN_SYNT2_3_CLK_SHIFT,
  803. SPEAR1340_GEN_SYNT_CLK_MASK, 0, &_lock);
  804. clk_register_clkdev(clk, "gen_syn2_3_mclk", NULL);
  805. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_mclk", 0,
  806. SPEAR1340_GEN_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  807. &_lock);
  808. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  809. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_mclk", 0,
  810. SPEAR1340_GEN_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  811. &_lock);
  812. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  813. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_mclk", 0,
  814. SPEAR1340_GEN_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  815. &_lock);
  816. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  817. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_mclk", 0,
  818. SPEAR1340_GEN_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  819. &_lock);
  820. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  821. clk = clk_register_gate(NULL, "mali_clk", "gen_syn3_clk",
  822. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  823. SPEAR1340_MALI_CLK_ENB, 0, &_lock);
  824. clk_register_clkdev(clk, NULL, "mali");
  825. clk = clk_register_gate(NULL, "cec0_clk", "ahb_clk", 0,
  826. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC0_CLK_ENB, 0,
  827. &_lock);
  828. clk_register_clkdev(clk, NULL, "spear_cec.0");
  829. clk = clk_register_gate(NULL, "cec1_clk", "ahb_clk", 0,
  830. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CEC1_CLK_ENB, 0,
  831. &_lock);
  832. clk_register_clkdev(clk, NULL, "spear_cec.1");
  833. clk = clk_register_mux(NULL, "spdif_out_mclk", spdif_out_parents,
  834. ARRAY_SIZE(spdif_out_parents),
  835. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  836. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_OUT_CLK_SHIFT,
  837. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  838. clk_register_clkdev(clk, "spdif_out_mclk", NULL);
  839. clk = clk_register_gate(NULL, "spdif_out_clk", "spdif_out_mclk",
  840. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  841. SPEAR1340_SPDIF_OUT_CLK_ENB, 0, &_lock);
  842. clk_register_clkdev(clk, NULL, "d0000000.spdif-out");
  843. clk = clk_register_mux(NULL, "spdif_in_mclk", spdif_in_parents,
  844. ARRAY_SIZE(spdif_in_parents),
  845. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  846. SPEAR1340_PERIP_CLK_CFG, SPEAR1340_SPDIF_IN_CLK_SHIFT,
  847. SPEAR1340_SPDIF_CLK_MASK, 0, &_lock);
  848. clk_register_clkdev(clk, "spdif_in_mclk", NULL);
  849. clk = clk_register_gate(NULL, "spdif_in_clk", "spdif_in_mclk",
  850. CLK_SET_RATE_PARENT, SPEAR1340_PERIP3_CLK_ENB,
  851. SPEAR1340_SPDIF_IN_CLK_ENB, 0, &_lock);
  852. clk_register_clkdev(clk, NULL, "d0100000.spdif-in");
  853. clk = clk_register_gate(NULL, "acp_clk", "ahb_clk", 0,
  854. SPEAR1340_PERIP2_CLK_ENB, SPEAR1340_ACP_CLK_ENB, 0,
  855. &_lock);
  856. clk_register_clkdev(clk, NULL, "acp_clk");
  857. clk = clk_register_gate(NULL, "plgpio_clk", "ahb_clk", 0,
  858. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PLGPIO_CLK_ENB, 0,
  859. &_lock);
  860. clk_register_clkdev(clk, NULL, "e2800000.gpio");
  861. clk = clk_register_gate(NULL, "video_dec_clk", "ahb_clk", 0,
  862. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_DEC_CLK_ENB,
  863. 0, &_lock);
  864. clk_register_clkdev(clk, NULL, "video_dec");
  865. clk = clk_register_gate(NULL, "video_enc_clk", "ahb_clk", 0,
  866. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_ENC_CLK_ENB,
  867. 0, &_lock);
  868. clk_register_clkdev(clk, NULL, "video_enc");
  869. clk = clk_register_gate(NULL, "video_in_clk", "ahb_clk", 0,
  870. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_VIDEO_IN_CLK_ENB, 0,
  871. &_lock);
  872. clk_register_clkdev(clk, NULL, "spear_vip");
  873. clk = clk_register_gate(NULL, "cam0_clk", "ahb_clk", 0,
  874. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM0_CLK_ENB, 0,
  875. &_lock);
  876. clk_register_clkdev(clk, NULL, "d0200000.cam0");
  877. clk = clk_register_gate(NULL, "cam1_clk", "ahb_clk", 0,
  878. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM1_CLK_ENB, 0,
  879. &_lock);
  880. clk_register_clkdev(clk, NULL, "d0300000.cam1");
  881. clk = clk_register_gate(NULL, "cam2_clk", "ahb_clk", 0,
  882. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM2_CLK_ENB, 0,
  883. &_lock);
  884. clk_register_clkdev(clk, NULL, "d0400000.cam2");
  885. clk = clk_register_gate(NULL, "cam3_clk", "ahb_clk", 0,
  886. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_CAM3_CLK_ENB, 0,
  887. &_lock);
  888. clk_register_clkdev(clk, NULL, "d0500000.cam3");
  889. clk = clk_register_gate(NULL, "pwm_clk", "ahb_clk", 0,
  890. SPEAR1340_PERIP3_CLK_ENB, SPEAR1340_PWM_CLK_ENB, 0,
  891. &_lock);
  892. clk_register_clkdev(clk, NULL, "e0180000.pwm");
  893. }