clk-s3c64xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright (c) 2013 Tomasz Figa <tomasz.figa at gmail.com>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Common Clock Framework support for all S3C64xx SoCs.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clkdev.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <dt-bindings/clock/samsung,s3c64xx-clock.h>
  16. #include "clk.h"
  17. #include "clk-pll.h"
  18. /* S3C64xx clock controller register offsets. */
  19. #define APLL_LOCK 0x000
  20. #define MPLL_LOCK 0x004
  21. #define EPLL_LOCK 0x008
  22. #define APLL_CON 0x00c
  23. #define MPLL_CON 0x010
  24. #define EPLL_CON0 0x014
  25. #define EPLL_CON1 0x018
  26. #define CLK_SRC 0x01c
  27. #define CLK_DIV0 0x020
  28. #define CLK_DIV1 0x024
  29. #define CLK_DIV2 0x028
  30. #define HCLK_GATE 0x030
  31. #define PCLK_GATE 0x034
  32. #define SCLK_GATE 0x038
  33. #define MEM0_GATE 0x03c
  34. #define CLK_SRC2 0x10c
  35. #define OTHERS 0x900
  36. /* Helper macros to define clock arrays. */
  37. #define FIXED_RATE_CLOCKS(name) \
  38. static struct samsung_fixed_rate_clock name[]
  39. #define MUX_CLOCKS(name) \
  40. static struct samsung_mux_clock name[]
  41. #define DIV_CLOCKS(name) \
  42. static struct samsung_div_clock name[]
  43. #define GATE_CLOCKS(name) \
  44. static struct samsung_gate_clock name[]
  45. /* Helper macros for gate types present on S3C64xx. */
  46. #define GATE_BUS(_id, cname, pname, o, b) \
  47. GATE(_id, cname, pname, o, b, 0, 0)
  48. #define GATE_SCLK(_id, cname, pname, o, b) \
  49. GATE(_id, cname, pname, o, b, CLK_SET_RATE_PARENT, 0)
  50. #define GATE_ON(_id, cname, pname, o, b) \
  51. GATE(_id, cname, pname, o, b, CLK_IGNORE_UNUSED, 0)
  52. /* list of PLLs to be registered */
  53. enum s3c64xx_plls {
  54. apll, mpll, epll,
  55. };
  56. /*
  57. * List of controller registers to be saved and restored during
  58. * a suspend/resume cycle.
  59. */
  60. static unsigned long s3c64xx_clk_regs[] __initdata = {
  61. APLL_LOCK,
  62. MPLL_LOCK,
  63. EPLL_LOCK,
  64. APLL_CON,
  65. MPLL_CON,
  66. EPLL_CON0,
  67. EPLL_CON1,
  68. CLK_SRC,
  69. CLK_DIV0,
  70. CLK_DIV1,
  71. CLK_DIV2,
  72. HCLK_GATE,
  73. PCLK_GATE,
  74. SCLK_GATE,
  75. };
  76. static unsigned long s3c6410_clk_regs[] __initdata = {
  77. CLK_SRC2,
  78. MEM0_GATE,
  79. };
  80. /* List of parent clocks common for all S3C64xx SoCs. */
  81. PNAME(spi_mmc_p) = { "mout_epll", "dout_mpll", "fin_pll", "clk27m" };
  82. PNAME(uart_p) = { "mout_epll", "dout_mpll" };
  83. PNAME(audio0_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk0",
  84. "pcmcdclk0", "none", "none", "none" };
  85. PNAME(audio1_p) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk1",
  86. "pcmcdclk0", "none", "none", "none" };
  87. PNAME(mfc_p) = { "hclkx2", "mout_epll" };
  88. PNAME(apll_p) = { "fin_pll", "fout_apll" };
  89. PNAME(mpll_p) = { "fin_pll", "fout_mpll" };
  90. PNAME(epll_p) = { "fin_pll", "fout_epll" };
  91. PNAME(hclkx2_p) = { "mout_mpll", "mout_apll" };
  92. /* S3C6400-specific parent clocks. */
  93. PNAME(scaler_lcd_p6400) = { "mout_epll", "dout_mpll", "none", "none" };
  94. PNAME(irda_p6400) = { "mout_epll", "dout_mpll", "none", "clk48m" };
  95. PNAME(uhost_p6400) = { "clk48m", "mout_epll", "dout_mpll", "none" };
  96. /* S3C6410-specific parent clocks. */
  97. PNAME(clk27_p6410) = { "clk27m", "fin_pll" };
  98. PNAME(scaler_lcd_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "none" };
  99. PNAME(irda_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "clk48m" };
  100. PNAME(uhost_p6410) = { "clk48m", "mout_epll", "dout_mpll", "fin_pll" };
  101. PNAME(audio2_p6410) = { "mout_epll", "dout_mpll", "fin_pll", "iiscdclk2",
  102. "pcmcdclk1", "none", "none", "none" };
  103. /* Fixed rate clocks generated outside the SoC. */
  104. FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_ext_clks) __initdata = {
  105. FRATE(0, "fin_pll", NULL, CLK_IS_ROOT, 0),
  106. FRATE(0, "xusbxti", NULL, CLK_IS_ROOT, 0),
  107. };
  108. /* Fixed rate clocks generated inside the SoC. */
  109. FIXED_RATE_CLOCKS(s3c64xx_fixed_rate_clks) __initdata = {
  110. FRATE(CLK27M, "clk27m", NULL, CLK_IS_ROOT, 27000000),
  111. FRATE(CLK48M, "clk48m", NULL, CLK_IS_ROOT, 48000000),
  112. };
  113. /* List of clock muxes present on all S3C64xx SoCs. */
  114. MUX_CLOCKS(s3c64xx_mux_clks) __initdata = {
  115. MUX_F(0, "mout_syncmux", hclkx2_p, OTHERS, 6, 1, 0, CLK_MUX_READ_ONLY),
  116. MUX(MOUT_APLL, "mout_apll", apll_p, CLK_SRC, 0, 1),
  117. MUX(MOUT_MPLL, "mout_mpll", mpll_p, CLK_SRC, 1, 1),
  118. MUX(MOUT_EPLL, "mout_epll", epll_p, CLK_SRC, 2, 1),
  119. MUX(MOUT_MFC, "mout_mfc", mfc_p, CLK_SRC, 4, 1),
  120. MUX(MOUT_AUDIO0, "mout_audio0", audio0_p, CLK_SRC, 7, 3),
  121. MUX(MOUT_AUDIO1, "mout_audio1", audio1_p, CLK_SRC, 10, 3),
  122. MUX(MOUT_UART, "mout_uart", uart_p, CLK_SRC, 13, 1),
  123. MUX(MOUT_SPI0, "mout_spi0", spi_mmc_p, CLK_SRC, 14, 2),
  124. MUX(MOUT_SPI1, "mout_spi1", spi_mmc_p, CLK_SRC, 16, 2),
  125. MUX(MOUT_MMC0, "mout_mmc0", spi_mmc_p, CLK_SRC, 18, 2),
  126. MUX(MOUT_MMC1, "mout_mmc1", spi_mmc_p, CLK_SRC, 20, 2),
  127. MUX(MOUT_MMC2, "mout_mmc2", spi_mmc_p, CLK_SRC, 22, 2),
  128. };
  129. /* List of clock muxes present on S3C6400. */
  130. MUX_CLOCKS(s3c6400_mux_clks) __initdata = {
  131. MUX(MOUT_UHOST, "mout_uhost", uhost_p6400, CLK_SRC, 5, 2),
  132. MUX(MOUT_IRDA, "mout_irda", irda_p6400, CLK_SRC, 24, 2),
  133. MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6400, CLK_SRC, 26, 2),
  134. MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6400, CLK_SRC, 28, 2),
  135. };
  136. /* List of clock muxes present on S3C6410. */
  137. MUX_CLOCKS(s3c6410_mux_clks) __initdata = {
  138. MUX(MOUT_UHOST, "mout_uhost", uhost_p6410, CLK_SRC, 5, 2),
  139. MUX(MOUT_IRDA, "mout_irda", irda_p6410, CLK_SRC, 24, 2),
  140. MUX(MOUT_LCD, "mout_lcd", scaler_lcd_p6410, CLK_SRC, 26, 2),
  141. MUX(MOUT_SCALER, "mout_scaler", scaler_lcd_p6410, CLK_SRC, 28, 2),
  142. MUX(MOUT_DAC27, "mout_dac27", clk27_p6410, CLK_SRC, 30, 1),
  143. MUX(MOUT_TV27, "mout_tv27", clk27_p6410, CLK_SRC, 31, 1),
  144. MUX(MOUT_AUDIO2, "mout_audio2", audio2_p6410, CLK_SRC2, 0, 3),
  145. };
  146. /* List of clock dividers present on all S3C64xx SoCs. */
  147. DIV_CLOCKS(s3c64xx_div_clks) __initdata = {
  148. DIV(DOUT_MPLL, "dout_mpll", "mout_mpll", CLK_DIV0, 4, 1),
  149. DIV(HCLKX2, "hclkx2", "mout_syncmux", CLK_DIV0, 9, 3),
  150. DIV(HCLK, "hclk", "hclkx2", CLK_DIV0, 8, 1),
  151. DIV(PCLK, "pclk", "hclkx2", CLK_DIV0, 12, 4),
  152. DIV(DOUT_SECUR, "dout_secur", "hclkx2", CLK_DIV0, 18, 2),
  153. DIV(DOUT_CAM, "dout_cam", "hclkx2", CLK_DIV0, 20, 4),
  154. DIV(DOUT_JPEG, "dout_jpeg", "hclkx2", CLK_DIV0, 24, 4),
  155. DIV(DOUT_MFC, "dout_mfc", "mout_mfc", CLK_DIV0, 28, 4),
  156. DIV(DOUT_MMC0, "dout_mmc0", "mout_mmc0", CLK_DIV1, 0, 4),
  157. DIV(DOUT_MMC1, "dout_mmc1", "mout_mmc1", CLK_DIV1, 4, 4),
  158. DIV(DOUT_MMC2, "dout_mmc2", "mout_mmc2", CLK_DIV1, 8, 4),
  159. DIV(DOUT_LCD, "dout_lcd", "mout_lcd", CLK_DIV1, 12, 4),
  160. DIV(DOUT_SCALER, "dout_scaler", "mout_scaler", CLK_DIV1, 16, 4),
  161. DIV(DOUT_UHOST, "dout_uhost", "mout_uhost", CLK_DIV1, 20, 4),
  162. DIV(DOUT_SPI0, "dout_spi0", "mout_spi0", CLK_DIV2, 0, 4),
  163. DIV(DOUT_SPI1, "dout_spi1", "mout_spi1", CLK_DIV2, 4, 4),
  164. DIV(DOUT_AUDIO0, "dout_audio0", "mout_audio0", CLK_DIV2, 8, 4),
  165. DIV(DOUT_AUDIO1, "dout_audio1", "mout_audio1", CLK_DIV2, 12, 4),
  166. DIV(DOUT_UART, "dout_uart", "mout_uart", CLK_DIV2, 16, 4),
  167. DIV(DOUT_IRDA, "dout_irda", "mout_irda", CLK_DIV2, 20, 4),
  168. };
  169. /* List of clock dividers present on S3C6400. */
  170. DIV_CLOCKS(s3c6400_div_clks) __initdata = {
  171. DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 3),
  172. };
  173. /* List of clock dividers present on S3C6410. */
  174. DIV_CLOCKS(s3c6410_div_clks) __initdata = {
  175. DIV(ARMCLK, "armclk", "mout_apll", CLK_DIV0, 0, 4),
  176. DIV(DOUT_FIMC, "dout_fimc", "hclk", CLK_DIV1, 24, 4),
  177. DIV(DOUT_AUDIO2, "dout_audio2", "mout_audio2", CLK_DIV2, 24, 4),
  178. };
  179. /* List of clock gates present on all S3C64xx SoCs. */
  180. GATE_CLOCKS(s3c64xx_gate_clks) __initdata = {
  181. GATE_BUS(HCLK_UHOST, "hclk_uhost", "hclk", HCLK_GATE, 29),
  182. GATE_BUS(HCLK_SECUR, "hclk_secur", "hclk", HCLK_GATE, 28),
  183. GATE_BUS(HCLK_SDMA1, "hclk_sdma1", "hclk", HCLK_GATE, 27),
  184. GATE_BUS(HCLK_SDMA0, "hclk_sdma0", "hclk", HCLK_GATE, 26),
  185. GATE_ON(HCLK_DDR1, "hclk_ddr1", "hclk", HCLK_GATE, 24),
  186. GATE_BUS(HCLK_USB, "hclk_usb", "hclk", HCLK_GATE, 20),
  187. GATE_BUS(HCLK_HSMMC2, "hclk_hsmmc2", "hclk", HCLK_GATE, 19),
  188. GATE_BUS(HCLK_HSMMC1, "hclk_hsmmc1", "hclk", HCLK_GATE, 18),
  189. GATE_BUS(HCLK_HSMMC0, "hclk_hsmmc0", "hclk", HCLK_GATE, 17),
  190. GATE_BUS(HCLK_MDP, "hclk_mdp", "hclk", HCLK_GATE, 16),
  191. GATE_BUS(HCLK_DHOST, "hclk_dhost", "hclk", HCLK_GATE, 15),
  192. GATE_BUS(HCLK_IHOST, "hclk_ihost", "hclk", HCLK_GATE, 14),
  193. GATE_BUS(HCLK_DMA1, "hclk_dma1", "hclk", HCLK_GATE, 13),
  194. GATE_BUS(HCLK_DMA0, "hclk_dma0", "hclk", HCLK_GATE, 12),
  195. GATE_BUS(HCLK_JPEG, "hclk_jpeg", "hclk", HCLK_GATE, 11),
  196. GATE_BUS(HCLK_CAMIF, "hclk_camif", "hclk", HCLK_GATE, 10),
  197. GATE_BUS(HCLK_SCALER, "hclk_scaler", "hclk", HCLK_GATE, 9),
  198. GATE_BUS(HCLK_2D, "hclk_2d", "hclk", HCLK_GATE, 8),
  199. GATE_BUS(HCLK_TV, "hclk_tv", "hclk", HCLK_GATE, 7),
  200. GATE_BUS(HCLK_POST0, "hclk_post0", "hclk", HCLK_GATE, 5),
  201. GATE_BUS(HCLK_ROT, "hclk_rot", "hclk", HCLK_GATE, 4),
  202. GATE_BUS(HCLK_LCD, "hclk_lcd", "hclk", HCLK_GATE, 3),
  203. GATE_BUS(HCLK_TZIC, "hclk_tzic", "hclk", HCLK_GATE, 2),
  204. GATE_ON(HCLK_INTC, "hclk_intc", "hclk", HCLK_GATE, 1),
  205. GATE_ON(PCLK_SKEY, "pclk_skey", "pclk", PCLK_GATE, 24),
  206. GATE_ON(PCLK_CHIPID, "pclk_chipid", "pclk", PCLK_GATE, 23),
  207. GATE_BUS(PCLK_SPI1, "pclk_spi1", "pclk", PCLK_GATE, 22),
  208. GATE_BUS(PCLK_SPI0, "pclk_spi0", "pclk", PCLK_GATE, 21),
  209. GATE_BUS(PCLK_HSIRX, "pclk_hsirx", "pclk", PCLK_GATE, 20),
  210. GATE_BUS(PCLK_HSITX, "pclk_hsitx", "pclk", PCLK_GATE, 19),
  211. GATE_ON(PCLK_GPIO, "pclk_gpio", "pclk", PCLK_GATE, 18),
  212. GATE_BUS(PCLK_IIC0, "pclk_iic0", "pclk", PCLK_GATE, 17),
  213. GATE_BUS(PCLK_IIS1, "pclk_iis1", "pclk", PCLK_GATE, 16),
  214. GATE_BUS(PCLK_IIS0, "pclk_iis0", "pclk", PCLK_GATE, 15),
  215. GATE_BUS(PCLK_AC97, "pclk_ac97", "pclk", PCLK_GATE, 14),
  216. GATE_BUS(PCLK_TZPC, "pclk_tzpc", "pclk", PCLK_GATE, 13),
  217. GATE_BUS(PCLK_TSADC, "pclk_tsadc", "pclk", PCLK_GATE, 12),
  218. GATE_BUS(PCLK_KEYPAD, "pclk_keypad", "pclk", PCLK_GATE, 11),
  219. GATE_BUS(PCLK_IRDA, "pclk_irda", "pclk", PCLK_GATE, 10),
  220. GATE_BUS(PCLK_PCM1, "pclk_pcm1", "pclk", PCLK_GATE, 9),
  221. GATE_BUS(PCLK_PCM0, "pclk_pcm0", "pclk", PCLK_GATE, 8),
  222. GATE_BUS(PCLK_PWM, "pclk_pwm", "pclk", PCLK_GATE, 7),
  223. GATE_BUS(PCLK_RTC, "pclk_rtc", "pclk", PCLK_GATE, 6),
  224. GATE_BUS(PCLK_WDT, "pclk_wdt", "pclk", PCLK_GATE, 5),
  225. GATE_BUS(PCLK_UART3, "pclk_uart3", "pclk", PCLK_GATE, 4),
  226. GATE_BUS(PCLK_UART2, "pclk_uart2", "pclk", PCLK_GATE, 3),
  227. GATE_BUS(PCLK_UART1, "pclk_uart1", "pclk", PCLK_GATE, 2),
  228. GATE_BUS(PCLK_UART0, "pclk_uart0", "pclk", PCLK_GATE, 1),
  229. GATE_BUS(PCLK_MFC, "pclk_mfc", "pclk", PCLK_GATE, 0),
  230. GATE_SCLK(SCLK_UHOST, "sclk_uhost", "dout_uhost", SCLK_GATE, 30),
  231. GATE_SCLK(SCLK_MMC2_48, "sclk_mmc2_48", "clk48m", SCLK_GATE, 29),
  232. GATE_SCLK(SCLK_MMC1_48, "sclk_mmc1_48", "clk48m", SCLK_GATE, 28),
  233. GATE_SCLK(SCLK_MMC0_48, "sclk_mmc0_48", "clk48m", SCLK_GATE, 27),
  234. GATE_SCLK(SCLK_MMC2, "sclk_mmc2", "dout_mmc2", SCLK_GATE, 26),
  235. GATE_SCLK(SCLK_MMC1, "sclk_mmc1", "dout_mmc1", SCLK_GATE, 25),
  236. GATE_SCLK(SCLK_MMC0, "sclk_mmc0", "dout_mmc0", SCLK_GATE, 24),
  237. GATE_SCLK(SCLK_SPI1_48, "sclk_spi1_48", "clk48m", SCLK_GATE, 23),
  238. GATE_SCLK(SCLK_SPI0_48, "sclk_spi0_48", "clk48m", SCLK_GATE, 22),
  239. GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
  240. GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20),
  241. GATE_SCLK(SCLK_DAC27, "sclk_dac27", "mout_dac27", SCLK_GATE, 19),
  242. GATE_SCLK(SCLK_TV27, "sclk_tv27", "mout_tv27", SCLK_GATE, 18),
  243. GATE_SCLK(SCLK_SCALER27, "sclk_scaler27", "clk27m", SCLK_GATE, 17),
  244. GATE_SCLK(SCLK_SCALER, "sclk_scaler", "dout_scaler", SCLK_GATE, 16),
  245. GATE_SCLK(SCLK_LCD27, "sclk_lcd27", "clk27m", SCLK_GATE, 15),
  246. GATE_SCLK(SCLK_LCD, "sclk_lcd", "dout_lcd", SCLK_GATE, 14),
  247. GATE_SCLK(SCLK_POST0_27, "sclk_post0_27", "clk27m", SCLK_GATE, 12),
  248. GATE_SCLK(SCLK_POST0, "sclk_post0", "dout_lcd", SCLK_GATE, 10),
  249. GATE_SCLK(SCLK_AUDIO1, "sclk_audio1", "dout_audio1", SCLK_GATE, 9),
  250. GATE_SCLK(SCLK_AUDIO0, "sclk_audio0", "dout_audio0", SCLK_GATE, 8),
  251. GATE_SCLK(SCLK_SECUR, "sclk_secur", "dout_secur", SCLK_GATE, 7),
  252. GATE_SCLK(SCLK_IRDA, "sclk_irda", "dout_irda", SCLK_GATE, 6),
  253. GATE_SCLK(SCLK_UART, "sclk_uart", "dout_uart", SCLK_GATE, 5),
  254. GATE_SCLK(SCLK_MFC, "sclk_mfc", "dout_mfc", SCLK_GATE, 3),
  255. GATE_SCLK(SCLK_CAM, "sclk_cam", "dout_cam", SCLK_GATE, 2),
  256. GATE_SCLK(SCLK_JPEG, "sclk_jpeg", "dout_jpeg", SCLK_GATE, 1),
  257. };
  258. /* List of clock gates present on S3C6400. */
  259. GATE_CLOCKS(s3c6400_gate_clks) __initdata = {
  260. GATE_ON(HCLK_DDR0, "hclk_ddr0", "hclk", HCLK_GATE, 23),
  261. GATE_SCLK(SCLK_ONENAND, "sclk_onenand", "parent", SCLK_GATE, 4),
  262. };
  263. /* List of clock gates present on S3C6410. */
  264. GATE_CLOCKS(s3c6410_gate_clks) __initdata = {
  265. GATE_BUS(HCLK_3DSE, "hclk_3dse", "hclk", HCLK_GATE, 31),
  266. GATE_ON(HCLK_IROM, "hclk_irom", "hclk", HCLK_GATE, 25),
  267. GATE_ON(HCLK_MEM1, "hclk_mem1", "hclk", HCLK_GATE, 22),
  268. GATE_ON(HCLK_MEM0, "hclk_mem0", "hclk", HCLK_GATE, 21),
  269. GATE_BUS(HCLK_MFC, "hclk_mfc", "hclk", HCLK_GATE, 0),
  270. GATE_BUS(PCLK_IIC1, "pclk_iic1", "pclk", PCLK_GATE, 27),
  271. GATE_BUS(PCLK_IIS2, "pclk_iis2", "pclk", PCLK_GATE, 26),
  272. GATE_SCLK(SCLK_FIMC, "sclk_fimc", "dout_fimc", SCLK_GATE, 13),
  273. GATE_SCLK(SCLK_AUDIO2, "sclk_audio2", "dout_audio2", SCLK_GATE, 11),
  274. GATE_BUS(MEM0_CFCON, "mem0_cfcon", "hclk_mem0", MEM0_GATE, 5),
  275. GATE_BUS(MEM0_ONENAND1, "mem0_onenand1", "hclk_mem0", MEM0_GATE, 4),
  276. GATE_BUS(MEM0_ONENAND0, "mem0_onenand0", "hclk_mem0", MEM0_GATE, 3),
  277. GATE_BUS(MEM0_NFCON, "mem0_nfcon", "hclk_mem0", MEM0_GATE, 2),
  278. GATE_ON(MEM0_SROM, "mem0_srom", "hclk_mem0", MEM0_GATE, 1),
  279. };
  280. /* List of PLL clocks. */
  281. static struct samsung_pll_clock s3c64xx_pll_clks[] __initdata = {
  282. [apll] = PLL(pll_6552, FOUT_APLL, "fout_apll", "fin_pll",
  283. APLL_LOCK, APLL_CON, NULL),
  284. [mpll] = PLL(pll_6552, FOUT_MPLL, "fout_mpll", "fin_pll",
  285. MPLL_LOCK, MPLL_CON, NULL),
  286. [epll] = PLL(pll_6553, FOUT_EPLL, "fout_epll", "fin_pll",
  287. EPLL_LOCK, EPLL_CON0, NULL),
  288. };
  289. /* Aliases for common s3c64xx clocks. */
  290. static struct samsung_clock_alias s3c64xx_clock_aliases[] = {
  291. ALIAS(FOUT_APLL, NULL, "fout_apll"),
  292. ALIAS(FOUT_MPLL, NULL, "fout_mpll"),
  293. ALIAS(FOUT_EPLL, NULL, "fout_epll"),
  294. ALIAS(MOUT_EPLL, NULL, "mout_epll"),
  295. ALIAS(DOUT_MPLL, NULL, "dout_mpll"),
  296. ALIAS(HCLKX2, NULL, "hclk2"),
  297. ALIAS(HCLK, NULL, "hclk"),
  298. ALIAS(PCLK, NULL, "pclk"),
  299. ALIAS(PCLK, NULL, "clk_uart_baud2"),
  300. ALIAS(ARMCLK, NULL, "armclk"),
  301. ALIAS(HCLK_UHOST, "s3c2410-ohci", "usb-host"),
  302. ALIAS(HCLK_USB, "s3c-hsotg", "otg"),
  303. ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "hsmmc"),
  304. ALIAS(HCLK_HSMMC2, "s3c-sdhci.2", "mmc_busclk.0"),
  305. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "hsmmc"),
  306. ALIAS(HCLK_HSMMC1, "s3c-sdhci.1", "mmc_busclk.0"),
  307. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "hsmmc"),
  308. ALIAS(HCLK_HSMMC0, "s3c-sdhci.0", "mmc_busclk.0"),
  309. ALIAS(HCLK_DMA1, NULL, "dma1"),
  310. ALIAS(HCLK_DMA0, NULL, "dma0"),
  311. ALIAS(HCLK_CAMIF, "s3c-camif", "camif"),
  312. ALIAS(HCLK_LCD, "s3c-fb", "lcd"),
  313. ALIAS(PCLK_SPI1, "s3c6410-spi.1", "spi"),
  314. ALIAS(PCLK_SPI0, "s3c6410-spi.0", "spi"),
  315. ALIAS(PCLK_IIC0, "s3c2440-i2c.0", "i2c"),
  316. ALIAS(PCLK_IIS1, "samsung-i2s.1", "iis"),
  317. ALIAS(PCLK_IIS0, "samsung-i2s.0", "iis"),
  318. ALIAS(PCLK_AC97, "samsung-ac97", "ac97"),
  319. ALIAS(PCLK_TSADC, "s3c64xx-adc", "adc"),
  320. ALIAS(PCLK_KEYPAD, "samsung-keypad", "keypad"),
  321. ALIAS(PCLK_PCM1, "samsung-pcm.1", "pcm"),
  322. ALIAS(PCLK_PCM0, "samsung-pcm.0", "pcm"),
  323. ALIAS(PCLK_PWM, NULL, "timers"),
  324. ALIAS(PCLK_RTC, "s3c64xx-rtc", "rtc"),
  325. ALIAS(PCLK_WDT, NULL, "watchdog"),
  326. ALIAS(PCLK_UART3, "s3c6400-uart.3", "uart"),
  327. ALIAS(PCLK_UART2, "s3c6400-uart.2", "uart"),
  328. ALIAS(PCLK_UART1, "s3c6400-uart.1", "uart"),
  329. ALIAS(PCLK_UART0, "s3c6400-uart.0", "uart"),
  330. ALIAS(SCLK_UHOST, "s3c2410-ohci", "usb-bus-host"),
  331. ALIAS(SCLK_MMC2, "s3c-sdhci.2", "mmc_busclk.2"),
  332. ALIAS(SCLK_MMC1, "s3c-sdhci.1", "mmc_busclk.2"),
  333. ALIAS(SCLK_MMC0, "s3c-sdhci.0", "mmc_busclk.2"),
  334. ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi-bus"),
  335. ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi-bus"),
  336. ALIAS(SCLK_AUDIO1, "samsung-pcm.1", "audio-bus"),
  337. ALIAS(SCLK_AUDIO1, "samsung-i2s.1", "audio-bus"),
  338. ALIAS(SCLK_AUDIO0, "samsung-pcm.0", "audio-bus"),
  339. ALIAS(SCLK_AUDIO0, "samsung-i2s.0", "audio-bus"),
  340. ALIAS(SCLK_UART, NULL, "clk_uart_baud3"),
  341. ALIAS(SCLK_CAM, "s3c-camif", "camera"),
  342. };
  343. /* Aliases for s3c6400-specific clocks. */
  344. static struct samsung_clock_alias s3c6400_clock_aliases[] = {
  345. /* Nothing to place here yet. */
  346. };
  347. /* Aliases for s3c6410-specific clocks. */
  348. static struct samsung_clock_alias s3c6410_clock_aliases[] = {
  349. ALIAS(PCLK_IIC1, "s3c2440-i2c.1", "i2c"),
  350. ALIAS(PCLK_IIS2, "samsung-i2s.2", "iis"),
  351. ALIAS(SCLK_FIMC, "s3c-camif", "fimc"),
  352. ALIAS(SCLK_AUDIO2, "samsung-i2s.2", "audio-bus"),
  353. ALIAS(MEM0_SROM, NULL, "srom"),
  354. };
  355. static void __init s3c64xx_clk_register_fixed_ext(unsigned long fin_pll_f,
  356. unsigned long xusbxti_f)
  357. {
  358. s3c64xx_fixed_rate_ext_clks[0].fixed_rate = fin_pll_f;
  359. s3c64xx_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
  360. samsung_clk_register_fixed_rate(s3c64xx_fixed_rate_ext_clks,
  361. ARRAY_SIZE(s3c64xx_fixed_rate_ext_clks));
  362. }
  363. /* Register s3c64xx clocks. */
  364. void __init s3c64xx_clk_init(struct device_node *np, unsigned long xtal_f,
  365. unsigned long xusbxti_f, bool is_s3c6400,
  366. void __iomem *reg_base)
  367. {
  368. unsigned long *soc_regs = NULL;
  369. unsigned long nr_soc_regs = 0;
  370. if (np) {
  371. reg_base = of_iomap(np, 0);
  372. if (!reg_base)
  373. panic("%s: failed to map registers\n", __func__);
  374. }
  375. if (!is_s3c6400) {
  376. soc_regs = s3c6410_clk_regs;
  377. nr_soc_regs = ARRAY_SIZE(s3c6410_clk_regs);
  378. }
  379. samsung_clk_init(np, reg_base, NR_CLKS, s3c64xx_clk_regs,
  380. ARRAY_SIZE(s3c64xx_clk_regs), soc_regs, nr_soc_regs);
  381. /* Register external clocks. */
  382. if (!np)
  383. s3c64xx_clk_register_fixed_ext(xtal_f, xusbxti_f);
  384. /* Register PLLs. */
  385. samsung_clk_register_pll(s3c64xx_pll_clks,
  386. ARRAY_SIZE(s3c64xx_pll_clks), reg_base);
  387. /* Register common internal clocks. */
  388. samsung_clk_register_fixed_rate(s3c64xx_fixed_rate_clks,
  389. ARRAY_SIZE(s3c64xx_fixed_rate_clks));
  390. samsung_clk_register_mux(s3c64xx_mux_clks,
  391. ARRAY_SIZE(s3c64xx_mux_clks));
  392. samsung_clk_register_div(s3c64xx_div_clks,
  393. ARRAY_SIZE(s3c64xx_div_clks));
  394. samsung_clk_register_gate(s3c64xx_gate_clks,
  395. ARRAY_SIZE(s3c64xx_gate_clks));
  396. /* Register SoC-specific clocks. */
  397. if (is_s3c6400) {
  398. samsung_clk_register_mux(s3c6400_mux_clks,
  399. ARRAY_SIZE(s3c6400_mux_clks));
  400. samsung_clk_register_div(s3c6400_div_clks,
  401. ARRAY_SIZE(s3c6400_div_clks));
  402. samsung_clk_register_gate(s3c6400_gate_clks,
  403. ARRAY_SIZE(s3c6400_gate_clks));
  404. samsung_clk_register_alias(s3c6400_clock_aliases,
  405. ARRAY_SIZE(s3c6400_clock_aliases));
  406. } else {
  407. samsung_clk_register_mux(s3c6410_mux_clks,
  408. ARRAY_SIZE(s3c6410_mux_clks));
  409. samsung_clk_register_div(s3c6410_div_clks,
  410. ARRAY_SIZE(s3c6410_div_clks));
  411. samsung_clk_register_gate(s3c6410_gate_clks,
  412. ARRAY_SIZE(s3c6410_gate_clks));
  413. samsung_clk_register_alias(s3c6410_clock_aliases,
  414. ARRAY_SIZE(s3c6410_clock_aliases));
  415. }
  416. samsung_clk_register_alias(s3c64xx_clock_aliases,
  417. ARRAY_SIZE(s3c64xx_clock_aliases));
  418. pr_info("%s clocks: apll = %lu, mpll = %lu\n"
  419. "\tepll = %lu, arm_clk = %lu\n",
  420. is_s3c6400 ? "S3C6400" : "S3C6410",
  421. _get_rate("fout_apll"), _get_rate("fout_mpll"),
  422. _get_rate("fout_epll"), _get_rate("armclk"));
  423. }
  424. static void __init s3c6400_clk_init(struct device_node *np)
  425. {
  426. s3c64xx_clk_init(np, 0, 0, true, NULL);
  427. }
  428. CLK_OF_DECLARE(s3c6400_clk, "samsung,s3c6400-clock", s3c6400_clk_init);
  429. static void __init s3c6410_clk_init(struct device_node *np)
  430. {
  431. s3c64xx_clk_init(np, 0, 0, false, NULL);
  432. }
  433. CLK_OF_DECLARE(s3c6410_clk, "samsung,s3c6410-clock", s3c6410_clk_init);