clk-pll.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This file contains the utility functions to register the pll clocks.
  10. */
  11. #include <linux/errno.h>
  12. #include <linux/hrtimer.h>
  13. #include "clk.h"
  14. #include "clk-pll.h"
  15. #define PLL_TIMEOUT_MS 10
  16. struct samsung_clk_pll {
  17. struct clk_hw hw;
  18. void __iomem *lock_reg;
  19. void __iomem *con_reg;
  20. enum samsung_pll_type type;
  21. unsigned int rate_count;
  22. const struct samsung_pll_rate_table *rate_table;
  23. };
  24. #define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
  25. static const struct samsung_pll_rate_table *samsung_get_pll_settings(
  26. struct samsung_clk_pll *pll, unsigned long rate)
  27. {
  28. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  29. int i;
  30. for (i = 0; i < pll->rate_count; i++) {
  31. if (rate == rate_table[i].rate)
  32. return &rate_table[i];
  33. }
  34. return NULL;
  35. }
  36. static long samsung_pll_round_rate(struct clk_hw *hw,
  37. unsigned long drate, unsigned long *prate)
  38. {
  39. struct samsung_clk_pll *pll = to_clk_pll(hw);
  40. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  41. int i;
  42. /* Assumming rate_table is in descending order */
  43. for (i = 0; i < pll->rate_count; i++) {
  44. if (drate >= rate_table[i].rate)
  45. return rate_table[i].rate;
  46. }
  47. /* return minimum supported value */
  48. return rate_table[i - 1].rate;
  49. }
  50. /*
  51. * PLL35xx Clock Type
  52. */
  53. /* Maximum lock time can be 270 * PDIV cycles */
  54. #define PLL35XX_LOCK_FACTOR (270)
  55. #define PLL35XX_MDIV_MASK (0x3FF)
  56. #define PLL35XX_PDIV_MASK (0x3F)
  57. #define PLL35XX_SDIV_MASK (0x7)
  58. #define PLL35XX_LOCK_STAT_MASK (0x1)
  59. #define PLL35XX_MDIV_SHIFT (16)
  60. #define PLL35XX_PDIV_SHIFT (8)
  61. #define PLL35XX_SDIV_SHIFT (0)
  62. #define PLL35XX_LOCK_STAT_SHIFT (29)
  63. static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
  64. unsigned long parent_rate)
  65. {
  66. struct samsung_clk_pll *pll = to_clk_pll(hw);
  67. u32 mdiv, pdiv, sdiv, pll_con;
  68. u64 fvco = parent_rate;
  69. pll_con = __raw_readl(pll->con_reg);
  70. mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  71. pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  72. sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
  73. fvco *= mdiv;
  74. do_div(fvco, (pdiv << sdiv));
  75. return (unsigned long)fvco;
  76. }
  77. static inline bool samsung_pll35xx_mp_change(
  78. const struct samsung_pll_rate_table *rate, u32 pll_con)
  79. {
  80. u32 old_mdiv, old_pdiv;
  81. old_mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  82. old_pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  83. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv);
  84. }
  85. static int samsung_pll35xx_set_rate(struct clk_hw *hw, unsigned long drate,
  86. unsigned long prate)
  87. {
  88. struct samsung_clk_pll *pll = to_clk_pll(hw);
  89. const struct samsung_pll_rate_table *rate;
  90. u32 tmp;
  91. /* Get required rate settings from table */
  92. rate = samsung_get_pll_settings(pll, drate);
  93. if (!rate) {
  94. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  95. drate, __clk_get_name(hw->clk));
  96. return -EINVAL;
  97. }
  98. tmp = __raw_readl(pll->con_reg);
  99. if (!(samsung_pll35xx_mp_change(rate, tmp))) {
  100. /* If only s change, change just s value only*/
  101. tmp &= ~(PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT);
  102. tmp |= rate->sdiv << PLL35XX_SDIV_SHIFT;
  103. __raw_writel(tmp, pll->con_reg);
  104. return 0;
  105. }
  106. /* Set PLL lock time. */
  107. __raw_writel(rate->pdiv * PLL35XX_LOCK_FACTOR,
  108. pll->lock_reg);
  109. /* Change PLL PMS values */
  110. tmp &= ~((PLL35XX_MDIV_MASK << PLL35XX_MDIV_SHIFT) |
  111. (PLL35XX_PDIV_MASK << PLL35XX_PDIV_SHIFT) |
  112. (PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT));
  113. tmp |= (rate->mdiv << PLL35XX_MDIV_SHIFT) |
  114. (rate->pdiv << PLL35XX_PDIV_SHIFT) |
  115. (rate->sdiv << PLL35XX_SDIV_SHIFT);
  116. __raw_writel(tmp, pll->con_reg);
  117. /* wait_lock_time */
  118. do {
  119. cpu_relax();
  120. tmp = __raw_readl(pll->con_reg);
  121. } while (!(tmp & (PLL35XX_LOCK_STAT_MASK
  122. << PLL35XX_LOCK_STAT_SHIFT)));
  123. return 0;
  124. }
  125. static const struct clk_ops samsung_pll35xx_clk_ops = {
  126. .recalc_rate = samsung_pll35xx_recalc_rate,
  127. .round_rate = samsung_pll_round_rate,
  128. .set_rate = samsung_pll35xx_set_rate,
  129. };
  130. static const struct clk_ops samsung_pll35xx_clk_min_ops = {
  131. .recalc_rate = samsung_pll35xx_recalc_rate,
  132. };
  133. /*
  134. * PLL36xx Clock Type
  135. */
  136. /* Maximum lock time can be 3000 * PDIV cycles */
  137. #define PLL36XX_LOCK_FACTOR (3000)
  138. #define PLL36XX_KDIV_MASK (0xFFFF)
  139. #define PLL36XX_MDIV_MASK (0x1FF)
  140. #define PLL36XX_PDIV_MASK (0x3F)
  141. #define PLL36XX_SDIV_MASK (0x7)
  142. #define PLL36XX_MDIV_SHIFT (16)
  143. #define PLL36XX_PDIV_SHIFT (8)
  144. #define PLL36XX_SDIV_SHIFT (0)
  145. #define PLL36XX_KDIV_SHIFT (0)
  146. #define PLL36XX_LOCK_STAT_SHIFT (29)
  147. static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
  148. unsigned long parent_rate)
  149. {
  150. struct samsung_clk_pll *pll = to_clk_pll(hw);
  151. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  152. s16 kdiv;
  153. u64 fvco = parent_rate;
  154. pll_con0 = __raw_readl(pll->con_reg);
  155. pll_con1 = __raw_readl(pll->con_reg + 4);
  156. mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  157. pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  158. sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
  159. kdiv = (s16)(pll_con1 & PLL36XX_KDIV_MASK);
  160. fvco *= (mdiv << 16) + kdiv;
  161. do_div(fvco, (pdiv << sdiv));
  162. fvco >>= 16;
  163. return (unsigned long)fvco;
  164. }
  165. static inline bool samsung_pll36xx_mpk_change(
  166. const struct samsung_pll_rate_table *rate, u32 pll_con0, u32 pll_con1)
  167. {
  168. u32 old_mdiv, old_pdiv, old_kdiv;
  169. old_mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  170. old_pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  171. old_kdiv = (pll_con1 >> PLL36XX_KDIV_SHIFT) & PLL36XX_KDIV_MASK;
  172. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv ||
  173. rate->kdiv != old_kdiv);
  174. }
  175. static int samsung_pll36xx_set_rate(struct clk_hw *hw, unsigned long drate,
  176. unsigned long parent_rate)
  177. {
  178. struct samsung_clk_pll *pll = to_clk_pll(hw);
  179. u32 tmp, pll_con0, pll_con1;
  180. const struct samsung_pll_rate_table *rate;
  181. rate = samsung_get_pll_settings(pll, drate);
  182. if (!rate) {
  183. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  184. drate, __clk_get_name(hw->clk));
  185. return -EINVAL;
  186. }
  187. pll_con0 = __raw_readl(pll->con_reg);
  188. pll_con1 = __raw_readl(pll->con_reg + 4);
  189. if (!(samsung_pll36xx_mpk_change(rate, pll_con0, pll_con1))) {
  190. /* If only s change, change just s value only*/
  191. pll_con0 &= ~(PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT);
  192. pll_con0 |= (rate->sdiv << PLL36XX_SDIV_SHIFT);
  193. __raw_writel(pll_con0, pll->con_reg);
  194. return 0;
  195. }
  196. /* Set PLL lock time. */
  197. __raw_writel(rate->pdiv * PLL36XX_LOCK_FACTOR, pll->lock_reg);
  198. /* Change PLL PMS values */
  199. pll_con0 &= ~((PLL36XX_MDIV_MASK << PLL36XX_MDIV_SHIFT) |
  200. (PLL36XX_PDIV_MASK << PLL36XX_PDIV_SHIFT) |
  201. (PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT));
  202. pll_con0 |= (rate->mdiv << PLL36XX_MDIV_SHIFT) |
  203. (rate->pdiv << PLL36XX_PDIV_SHIFT) |
  204. (rate->sdiv << PLL36XX_SDIV_SHIFT);
  205. __raw_writel(pll_con0, pll->con_reg);
  206. pll_con1 &= ~(PLL36XX_KDIV_MASK << PLL36XX_KDIV_SHIFT);
  207. pll_con1 |= rate->kdiv << PLL36XX_KDIV_SHIFT;
  208. __raw_writel(pll_con1, pll->con_reg + 4);
  209. /* wait_lock_time */
  210. do {
  211. cpu_relax();
  212. tmp = __raw_readl(pll->con_reg);
  213. } while (!(tmp & (1 << PLL36XX_LOCK_STAT_SHIFT)));
  214. return 0;
  215. }
  216. static const struct clk_ops samsung_pll36xx_clk_ops = {
  217. .recalc_rate = samsung_pll36xx_recalc_rate,
  218. .set_rate = samsung_pll36xx_set_rate,
  219. .round_rate = samsung_pll_round_rate,
  220. };
  221. static const struct clk_ops samsung_pll36xx_clk_min_ops = {
  222. .recalc_rate = samsung_pll36xx_recalc_rate,
  223. };
  224. /*
  225. * PLL45xx Clock Type
  226. */
  227. #define PLL4502_LOCK_FACTOR 400
  228. #define PLL4508_LOCK_FACTOR 240
  229. #define PLL45XX_MDIV_MASK (0x3FF)
  230. #define PLL45XX_PDIV_MASK (0x3F)
  231. #define PLL45XX_SDIV_MASK (0x7)
  232. #define PLL45XX_AFC_MASK (0x1F)
  233. #define PLL45XX_MDIV_SHIFT (16)
  234. #define PLL45XX_PDIV_SHIFT (8)
  235. #define PLL45XX_SDIV_SHIFT (0)
  236. #define PLL45XX_AFC_SHIFT (0)
  237. #define PLL45XX_ENABLE BIT(31)
  238. #define PLL45XX_LOCKED BIT(29)
  239. static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
  240. unsigned long parent_rate)
  241. {
  242. struct samsung_clk_pll *pll = to_clk_pll(hw);
  243. u32 mdiv, pdiv, sdiv, pll_con;
  244. u64 fvco = parent_rate;
  245. pll_con = __raw_readl(pll->con_reg);
  246. mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  247. pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  248. sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
  249. if (pll->type == pll_4508)
  250. sdiv = sdiv - 1;
  251. fvco *= mdiv;
  252. do_div(fvco, (pdiv << sdiv));
  253. return (unsigned long)fvco;
  254. }
  255. static bool samsung_pll45xx_mp_change(u32 pll_con0, u32 pll_con1,
  256. const struct samsung_pll_rate_table *rate)
  257. {
  258. u32 old_mdiv, old_pdiv, old_afc;
  259. old_mdiv = (pll_con0 >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  260. old_pdiv = (pll_con0 >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  261. old_afc = (pll_con1 >> PLL45XX_AFC_SHIFT) & PLL45XX_AFC_MASK;
  262. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  263. || old_afc != rate->afc);
  264. }
  265. static int samsung_pll45xx_set_rate(struct clk_hw *hw, unsigned long drate,
  266. unsigned long prate)
  267. {
  268. struct samsung_clk_pll *pll = to_clk_pll(hw);
  269. const struct samsung_pll_rate_table *rate;
  270. u32 con0, con1;
  271. ktime_t start;
  272. /* Get required rate settings from table */
  273. rate = samsung_get_pll_settings(pll, drate);
  274. if (!rate) {
  275. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  276. drate, __clk_get_name(hw->clk));
  277. return -EINVAL;
  278. }
  279. con0 = __raw_readl(pll->con_reg);
  280. con1 = __raw_readl(pll->con_reg + 0x4);
  281. if (!(samsung_pll45xx_mp_change(con0, con1, rate))) {
  282. /* If only s change, change just s value only*/
  283. con0 &= ~(PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT);
  284. con0 |= rate->sdiv << PLL45XX_SDIV_SHIFT;
  285. __raw_writel(con0, pll->con_reg);
  286. return 0;
  287. }
  288. /* Set PLL PMS values. */
  289. con0 &= ~((PLL45XX_MDIV_MASK << PLL45XX_MDIV_SHIFT) |
  290. (PLL45XX_PDIV_MASK << PLL45XX_PDIV_SHIFT) |
  291. (PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT));
  292. con0 |= (rate->mdiv << PLL45XX_MDIV_SHIFT) |
  293. (rate->pdiv << PLL45XX_PDIV_SHIFT) |
  294. (rate->sdiv << PLL45XX_SDIV_SHIFT);
  295. /* Set PLL AFC value. */
  296. con1 = __raw_readl(pll->con_reg + 0x4);
  297. con1 &= ~(PLL45XX_AFC_MASK << PLL45XX_AFC_SHIFT);
  298. con1 |= (rate->afc << PLL45XX_AFC_SHIFT);
  299. /* Set PLL lock time. */
  300. switch (pll->type) {
  301. case pll_4502:
  302. __raw_writel(rate->pdiv * PLL4502_LOCK_FACTOR, pll->lock_reg);
  303. break;
  304. case pll_4508:
  305. __raw_writel(rate->pdiv * PLL4508_LOCK_FACTOR, pll->lock_reg);
  306. break;
  307. default:
  308. break;
  309. };
  310. /* Set new configuration. */
  311. __raw_writel(con1, pll->con_reg + 0x4);
  312. __raw_writel(con0, pll->con_reg);
  313. /* Wait for locking. */
  314. start = ktime_get();
  315. while (!(__raw_readl(pll->con_reg) & PLL45XX_LOCKED)) {
  316. ktime_t delta = ktime_sub(ktime_get(), start);
  317. if (ktime_to_ms(delta) > PLL_TIMEOUT_MS) {
  318. pr_err("%s: could not lock PLL %s\n",
  319. __func__, __clk_get_name(hw->clk));
  320. return -EFAULT;
  321. }
  322. cpu_relax();
  323. }
  324. return 0;
  325. }
  326. static const struct clk_ops samsung_pll45xx_clk_ops = {
  327. .recalc_rate = samsung_pll45xx_recalc_rate,
  328. .round_rate = samsung_pll_round_rate,
  329. .set_rate = samsung_pll45xx_set_rate,
  330. };
  331. static const struct clk_ops samsung_pll45xx_clk_min_ops = {
  332. .recalc_rate = samsung_pll45xx_recalc_rate,
  333. };
  334. /*
  335. * PLL46xx Clock Type
  336. */
  337. #define PLL46XX_LOCK_FACTOR 3000
  338. #define PLL46XX_VSEL_MASK (1)
  339. #define PLL46XX_MDIV_MASK (0x1FF)
  340. #define PLL46XX_PDIV_MASK (0x3F)
  341. #define PLL46XX_SDIV_MASK (0x7)
  342. #define PLL46XX_VSEL_SHIFT (27)
  343. #define PLL46XX_MDIV_SHIFT (16)
  344. #define PLL46XX_PDIV_SHIFT (8)
  345. #define PLL46XX_SDIV_SHIFT (0)
  346. #define PLL46XX_KDIV_MASK (0xFFFF)
  347. #define PLL4650C_KDIV_MASK (0xFFF)
  348. #define PLL46XX_KDIV_SHIFT (0)
  349. #define PLL46XX_MFR_MASK (0x3F)
  350. #define PLL46XX_MRR_MASK (0x1F)
  351. #define PLL46XX_KDIV_SHIFT (0)
  352. #define PLL46XX_MFR_SHIFT (16)
  353. #define PLL46XX_MRR_SHIFT (24)
  354. #define PLL46XX_ENABLE BIT(31)
  355. #define PLL46XX_LOCKED BIT(29)
  356. #define PLL46XX_VSEL BIT(27)
  357. static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
  358. unsigned long parent_rate)
  359. {
  360. struct samsung_clk_pll *pll = to_clk_pll(hw);
  361. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
  362. u64 fvco = parent_rate;
  363. pll_con0 = __raw_readl(pll->con_reg);
  364. pll_con1 = __raw_readl(pll->con_reg + 4);
  365. mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  366. pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  367. sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
  368. kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
  369. pll_con1 & PLL46XX_KDIV_MASK;
  370. shift = pll->type == pll_4600 ? 16 : 10;
  371. fvco *= (mdiv << shift) + kdiv;
  372. do_div(fvco, (pdiv << sdiv));
  373. fvco >>= shift;
  374. return (unsigned long)fvco;
  375. }
  376. static bool samsung_pll46xx_mpk_change(u32 pll_con0, u32 pll_con1,
  377. const struct samsung_pll_rate_table *rate)
  378. {
  379. u32 old_mdiv, old_pdiv, old_kdiv;
  380. old_mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  381. old_pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  382. old_kdiv = (pll_con1 >> PLL46XX_KDIV_SHIFT) & PLL46XX_KDIV_MASK;
  383. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  384. || old_kdiv != rate->kdiv);
  385. }
  386. static int samsung_pll46xx_set_rate(struct clk_hw *hw, unsigned long drate,
  387. unsigned long prate)
  388. {
  389. struct samsung_clk_pll *pll = to_clk_pll(hw);
  390. const struct samsung_pll_rate_table *rate;
  391. u32 con0, con1, lock;
  392. ktime_t start;
  393. /* Get required rate settings from table */
  394. rate = samsung_get_pll_settings(pll, drate);
  395. if (!rate) {
  396. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  397. drate, __clk_get_name(hw->clk));
  398. return -EINVAL;
  399. }
  400. con0 = __raw_readl(pll->con_reg);
  401. con1 = __raw_readl(pll->con_reg + 0x4);
  402. if (!(samsung_pll46xx_mpk_change(con0, con1, rate))) {
  403. /* If only s change, change just s value only*/
  404. con0 &= ~(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  405. con0 |= rate->sdiv << PLL46XX_SDIV_SHIFT;
  406. __raw_writel(con0, pll->con_reg);
  407. return 0;
  408. }
  409. /* Set PLL lock time. */
  410. lock = rate->pdiv * PLL46XX_LOCK_FACTOR;
  411. if (lock > 0xffff)
  412. /* Maximum lock time bitfield is 16-bit. */
  413. lock = 0xffff;
  414. /* Set PLL PMS and VSEL values. */
  415. con0 &= ~((PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
  416. (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
  417. (PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT) |
  418. (PLL46XX_VSEL_MASK << PLL46XX_VSEL_SHIFT));
  419. con0 |= (rate->mdiv << PLL46XX_MDIV_SHIFT) |
  420. (rate->pdiv << PLL46XX_PDIV_SHIFT) |
  421. (rate->sdiv << PLL46XX_SDIV_SHIFT) |
  422. (rate->vsel << PLL46XX_VSEL_SHIFT);
  423. /* Set PLL K, MFR and MRR values. */
  424. con1 = __raw_readl(pll->con_reg + 0x4);
  425. con1 &= ~((PLL46XX_KDIV_MASK << PLL46XX_KDIV_SHIFT) |
  426. (PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT) |
  427. (PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT));
  428. con1 |= (rate->kdiv << PLL46XX_KDIV_SHIFT) |
  429. (rate->mfr << PLL46XX_MFR_SHIFT) |
  430. (rate->mrr << PLL46XX_MRR_SHIFT);
  431. /* Write configuration to PLL */
  432. __raw_writel(lock, pll->lock_reg);
  433. __raw_writel(con0, pll->con_reg);
  434. __raw_writel(con1, pll->con_reg + 0x4);
  435. /* Wait for locking. */
  436. start = ktime_get();
  437. while (!(__raw_readl(pll->con_reg) & PLL46XX_LOCKED)) {
  438. ktime_t delta = ktime_sub(ktime_get(), start);
  439. if (ktime_to_ms(delta) > PLL_TIMEOUT_MS) {
  440. pr_err("%s: could not lock PLL %s\n",
  441. __func__, __clk_get_name(hw->clk));
  442. return -EFAULT;
  443. }
  444. cpu_relax();
  445. }
  446. return 0;
  447. }
  448. static const struct clk_ops samsung_pll46xx_clk_ops = {
  449. .recalc_rate = samsung_pll46xx_recalc_rate,
  450. .round_rate = samsung_pll_round_rate,
  451. .set_rate = samsung_pll46xx_set_rate,
  452. };
  453. static const struct clk_ops samsung_pll46xx_clk_min_ops = {
  454. .recalc_rate = samsung_pll46xx_recalc_rate,
  455. };
  456. /*
  457. * PLL6552 Clock Type
  458. */
  459. #define PLL6552_MDIV_MASK 0x3ff
  460. #define PLL6552_PDIV_MASK 0x3f
  461. #define PLL6552_SDIV_MASK 0x7
  462. #define PLL6552_MDIV_SHIFT 16
  463. #define PLL6552_PDIV_SHIFT 8
  464. #define PLL6552_SDIV_SHIFT 0
  465. static unsigned long samsung_pll6552_recalc_rate(struct clk_hw *hw,
  466. unsigned long parent_rate)
  467. {
  468. struct samsung_clk_pll *pll = to_clk_pll(hw);
  469. u32 mdiv, pdiv, sdiv, pll_con;
  470. u64 fvco = parent_rate;
  471. pll_con = __raw_readl(pll->con_reg);
  472. mdiv = (pll_con >> PLL6552_MDIV_SHIFT) & PLL6552_MDIV_MASK;
  473. pdiv = (pll_con >> PLL6552_PDIV_SHIFT) & PLL6552_PDIV_MASK;
  474. sdiv = (pll_con >> PLL6552_SDIV_SHIFT) & PLL6552_SDIV_MASK;
  475. fvco *= mdiv;
  476. do_div(fvco, (pdiv << sdiv));
  477. return (unsigned long)fvco;
  478. }
  479. static const struct clk_ops samsung_pll6552_clk_ops = {
  480. .recalc_rate = samsung_pll6552_recalc_rate,
  481. };
  482. /*
  483. * PLL6553 Clock Type
  484. */
  485. #define PLL6553_MDIV_MASK 0xff
  486. #define PLL6553_PDIV_MASK 0x3f
  487. #define PLL6553_SDIV_MASK 0x7
  488. #define PLL6553_KDIV_MASK 0xffff
  489. #define PLL6553_MDIV_SHIFT 16
  490. #define PLL6553_PDIV_SHIFT 8
  491. #define PLL6553_SDIV_SHIFT 0
  492. #define PLL6553_KDIV_SHIFT 0
  493. static unsigned long samsung_pll6553_recalc_rate(struct clk_hw *hw,
  494. unsigned long parent_rate)
  495. {
  496. struct samsung_clk_pll *pll = to_clk_pll(hw);
  497. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1;
  498. u64 fvco = parent_rate;
  499. pll_con0 = __raw_readl(pll->con_reg);
  500. pll_con1 = __raw_readl(pll->con_reg + 0x4);
  501. mdiv = (pll_con0 >> PLL6553_MDIV_SHIFT) & PLL6553_MDIV_MASK;
  502. pdiv = (pll_con0 >> PLL6553_PDIV_SHIFT) & PLL6553_PDIV_MASK;
  503. sdiv = (pll_con0 >> PLL6553_SDIV_SHIFT) & PLL6553_SDIV_MASK;
  504. kdiv = (pll_con1 >> PLL6553_KDIV_SHIFT) & PLL6553_KDIV_MASK;
  505. fvco *= (mdiv << 16) + kdiv;
  506. do_div(fvco, (pdiv << sdiv));
  507. fvco >>= 16;
  508. return (unsigned long)fvco;
  509. }
  510. static const struct clk_ops samsung_pll6553_clk_ops = {
  511. .recalc_rate = samsung_pll6553_recalc_rate,
  512. };
  513. /*
  514. * PLL2550x Clock Type
  515. */
  516. #define PLL2550X_R_MASK (0x1)
  517. #define PLL2550X_P_MASK (0x3F)
  518. #define PLL2550X_M_MASK (0x3FF)
  519. #define PLL2550X_S_MASK (0x7)
  520. #define PLL2550X_R_SHIFT (20)
  521. #define PLL2550X_P_SHIFT (14)
  522. #define PLL2550X_M_SHIFT (4)
  523. #define PLL2550X_S_SHIFT (0)
  524. struct samsung_clk_pll2550x {
  525. struct clk_hw hw;
  526. const void __iomem *reg_base;
  527. unsigned long offset;
  528. };
  529. #define to_clk_pll2550x(_hw) container_of(_hw, struct samsung_clk_pll2550x, hw)
  530. static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
  531. unsigned long parent_rate)
  532. {
  533. struct samsung_clk_pll2550x *pll = to_clk_pll2550x(hw);
  534. u32 r, p, m, s, pll_stat;
  535. u64 fvco = parent_rate;
  536. pll_stat = __raw_readl(pll->reg_base + pll->offset * 3);
  537. r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
  538. if (!r)
  539. return 0;
  540. p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
  541. m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
  542. s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
  543. fvco *= m;
  544. do_div(fvco, (p << s));
  545. return (unsigned long)fvco;
  546. }
  547. static const struct clk_ops samsung_pll2550x_clk_ops = {
  548. .recalc_rate = samsung_pll2550x_recalc_rate,
  549. };
  550. struct clk * __init samsung_clk_register_pll2550x(const char *name,
  551. const char *pname, const void __iomem *reg_base,
  552. const unsigned long offset)
  553. {
  554. struct samsung_clk_pll2550x *pll;
  555. struct clk *clk;
  556. struct clk_init_data init;
  557. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  558. if (!pll) {
  559. pr_err("%s: could not allocate pll clk %s\n", __func__, name);
  560. return NULL;
  561. }
  562. init.name = name;
  563. init.ops = &samsung_pll2550x_clk_ops;
  564. init.flags = CLK_GET_RATE_NOCACHE;
  565. init.parent_names = &pname;
  566. init.num_parents = 1;
  567. pll->hw.init = &init;
  568. pll->reg_base = reg_base;
  569. pll->offset = offset;
  570. clk = clk_register(NULL, &pll->hw);
  571. if (IS_ERR(clk)) {
  572. pr_err("%s: failed to register pll clock %s\n", __func__,
  573. name);
  574. kfree(pll);
  575. }
  576. if (clk_register_clkdev(clk, name, NULL))
  577. pr_err("%s: failed to register lookup for %s", __func__, name);
  578. return clk;
  579. }
  580. static void __init _samsung_clk_register_pll(struct samsung_pll_clock *pll_clk,
  581. void __iomem *base)
  582. {
  583. struct samsung_clk_pll *pll;
  584. struct clk *clk;
  585. struct clk_init_data init;
  586. int ret, len;
  587. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  588. if (!pll) {
  589. pr_err("%s: could not allocate pll clk %s\n",
  590. __func__, pll_clk->name);
  591. return;
  592. }
  593. init.name = pll_clk->name;
  594. init.flags = pll_clk->flags;
  595. init.parent_names = &pll_clk->parent_name;
  596. init.num_parents = 1;
  597. if (pll_clk->rate_table) {
  598. /* find count of rates in rate_table */
  599. for (len = 0; pll_clk->rate_table[len].rate != 0; )
  600. len++;
  601. pll->rate_count = len;
  602. pll->rate_table = kmemdup(pll_clk->rate_table,
  603. pll->rate_count *
  604. sizeof(struct samsung_pll_rate_table),
  605. GFP_KERNEL);
  606. WARN(!pll->rate_table,
  607. "%s: could not allocate rate table for %s\n",
  608. __func__, pll_clk->name);
  609. }
  610. switch (pll_clk->type) {
  611. /* clk_ops for 35xx and 2550 are similar */
  612. case pll_35xx:
  613. case pll_2550:
  614. if (!pll->rate_table)
  615. init.ops = &samsung_pll35xx_clk_min_ops;
  616. else
  617. init.ops = &samsung_pll35xx_clk_ops;
  618. break;
  619. case pll_4500:
  620. init.ops = &samsung_pll45xx_clk_min_ops;
  621. break;
  622. case pll_4502:
  623. case pll_4508:
  624. if (!pll->rate_table)
  625. init.ops = &samsung_pll45xx_clk_min_ops;
  626. else
  627. init.ops = &samsung_pll45xx_clk_ops;
  628. break;
  629. /* clk_ops for 36xx and 2650 are similar */
  630. case pll_36xx:
  631. case pll_2650:
  632. if (!pll->rate_table)
  633. init.ops = &samsung_pll36xx_clk_min_ops;
  634. else
  635. init.ops = &samsung_pll36xx_clk_ops;
  636. break;
  637. case pll_6552:
  638. init.ops = &samsung_pll6552_clk_ops;
  639. break;
  640. case pll_6553:
  641. init.ops = &samsung_pll6553_clk_ops;
  642. break;
  643. case pll_4600:
  644. case pll_4650:
  645. case pll_4650c:
  646. if (!pll->rate_table)
  647. init.ops = &samsung_pll46xx_clk_min_ops;
  648. else
  649. init.ops = &samsung_pll46xx_clk_ops;
  650. break;
  651. default:
  652. pr_warn("%s: Unknown pll type for pll clk %s\n",
  653. __func__, pll_clk->name);
  654. }
  655. pll->hw.init = &init;
  656. pll->type = pll_clk->type;
  657. pll->lock_reg = base + pll_clk->lock_offset;
  658. pll->con_reg = base + pll_clk->con_offset;
  659. clk = clk_register(NULL, &pll->hw);
  660. if (IS_ERR(clk)) {
  661. pr_err("%s: failed to register pll clock %s : %ld\n",
  662. __func__, pll_clk->name, PTR_ERR(clk));
  663. kfree(pll);
  664. return;
  665. }
  666. samsung_clk_add_lookup(clk, pll_clk->id);
  667. if (!pll_clk->alias)
  668. return;
  669. ret = clk_register_clkdev(clk, pll_clk->alias, pll_clk->dev_name);
  670. if (ret)
  671. pr_err("%s: failed to register lookup for %s : %d",
  672. __func__, pll_clk->name, ret);
  673. }
  674. void __init samsung_clk_register_pll(struct samsung_pll_clock *pll_list,
  675. unsigned int nr_pll, void __iomem *base)
  676. {
  677. int cnt;
  678. for (cnt = 0; cnt < nr_pll; cnt++)
  679. _samsung_clk_register_pll(&pll_list[cnt], base);
  680. }