clk-exynos5420.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Authors: Thomas Abraham <thomas.ab@samsung.com>
  4. * Chander Kashyap <k.chander@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for Exynos5420 SoC.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include "clk.h"
  18. #define APLL_LOCK 0x0
  19. #define APLL_CON0 0x100
  20. #define SRC_CPU 0x200
  21. #define DIV_CPU0 0x500
  22. #define DIV_CPU1 0x504
  23. #define GATE_BUS_CPU 0x700
  24. #define GATE_SCLK_CPU 0x800
  25. #define CPLL_LOCK 0x10020
  26. #define DPLL_LOCK 0x10030
  27. #define EPLL_LOCK 0x10040
  28. #define RPLL_LOCK 0x10050
  29. #define IPLL_LOCK 0x10060
  30. #define SPLL_LOCK 0x10070
  31. #define VPLL_LOCK 0x10070
  32. #define MPLL_LOCK 0x10090
  33. #define CPLL_CON0 0x10120
  34. #define DPLL_CON0 0x10128
  35. #define EPLL_CON0 0x10130
  36. #define RPLL_CON0 0x10140
  37. #define IPLL_CON0 0x10150
  38. #define SPLL_CON0 0x10160
  39. #define VPLL_CON0 0x10170
  40. #define MPLL_CON0 0x10180
  41. #define SRC_TOP0 0x10200
  42. #define SRC_TOP1 0x10204
  43. #define SRC_TOP2 0x10208
  44. #define SRC_TOP3 0x1020c
  45. #define SRC_TOP4 0x10210
  46. #define SRC_TOP5 0x10214
  47. #define SRC_TOP6 0x10218
  48. #define SRC_TOP7 0x1021c
  49. #define SRC_DISP10 0x1022c
  50. #define SRC_MAU 0x10240
  51. #define SRC_FSYS 0x10244
  52. #define SRC_PERIC0 0x10250
  53. #define SRC_PERIC1 0x10254
  54. #define SRC_TOP10 0x10280
  55. #define SRC_TOP11 0x10284
  56. #define SRC_TOP12 0x10288
  57. #define SRC_MASK_DISP10 0x1032c
  58. #define SRC_MASK_FSYS 0x10340
  59. #define SRC_MASK_PERIC0 0x10350
  60. #define SRC_MASK_PERIC1 0x10354
  61. #define DIV_TOP0 0x10500
  62. #define DIV_TOP1 0x10504
  63. #define DIV_TOP2 0x10508
  64. #define DIV_DISP10 0x1052c
  65. #define DIV_MAU 0x10544
  66. #define DIV_FSYS0 0x10548
  67. #define DIV_FSYS1 0x1054c
  68. #define DIV_FSYS2 0x10550
  69. #define DIV_PERIC0 0x10558
  70. #define DIV_PERIC1 0x1055c
  71. #define DIV_PERIC2 0x10560
  72. #define DIV_PERIC3 0x10564
  73. #define DIV_PERIC4 0x10568
  74. #define GATE_BUS_TOP 0x10700
  75. #define GATE_BUS_FSYS0 0x10740
  76. #define GATE_BUS_PERIC 0x10750
  77. #define GATE_BUS_PERIC1 0x10754
  78. #define GATE_BUS_PERIS0 0x10760
  79. #define GATE_BUS_PERIS1 0x10764
  80. #define GATE_IP_GSCL0 0x10910
  81. #define GATE_IP_GSCL1 0x10920
  82. #define GATE_IP_MFC 0x1092c
  83. #define GATE_IP_DISP1 0x10928
  84. #define GATE_IP_G3D 0x10930
  85. #define GATE_IP_GEN 0x10934
  86. #define GATE_IP_MSCL 0x10970
  87. #define GATE_TOP_SCLK_GSCL 0x10820
  88. #define GATE_TOP_SCLK_DISP1 0x10828
  89. #define GATE_TOP_SCLK_MAU 0x1083c
  90. #define GATE_TOP_SCLK_FSYS 0x10840
  91. #define GATE_TOP_SCLK_PERIC 0x10850
  92. #define BPLL_LOCK 0x20010
  93. #define BPLL_CON0 0x20110
  94. #define SRC_CDREX 0x20200
  95. #define KPLL_LOCK 0x28000
  96. #define KPLL_CON0 0x28100
  97. #define SRC_KFC 0x28200
  98. #define DIV_KFC0 0x28500
  99. /* list of PLLs */
  100. enum exynos5420_plls {
  101. apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
  102. bpll, kpll,
  103. nr_plls /* number of PLLs */
  104. };
  105. enum exynos5420_clks {
  106. none,
  107. /* core clocks */
  108. fin_pll, fout_apll, fout_cpll, fout_dpll, fout_epll, fout_rpll,
  109. fout_ipll, fout_spll, fout_vpll, fout_mpll, fout_bpll, fout_kpll,
  110. /* gate for special clocks (sclk) */
  111. sclk_uart0 = 128, sclk_uart1, sclk_uart2, sclk_uart3, sclk_mmc0,
  112. sclk_mmc1, sclk_mmc2, sclk_spi0, sclk_spi1, sclk_spi2, sclk_i2s1,
  113. sclk_i2s2, sclk_pcm1, sclk_pcm2, sclk_spdif, sclk_hdmi, sclk_pixel,
  114. sclk_dp1, sclk_mipi1, sclk_fimd1, sclk_maudio0, sclk_maupcm0,
  115. sclk_usbd300, sclk_usbd301, sclk_usbphy300, sclk_usbphy301, sclk_unipro,
  116. sclk_pwm, sclk_gscl_wa, sclk_gscl_wb, sclk_hdmiphy,
  117. /* gate clocks */
  118. aclk66_peric = 256, uart0, uart1, uart2, uart3, i2c0, i2c1, i2c2, i2c3,
  119. i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc, spi0, spi1, spi2, keyif, i2s1,
  120. i2s2, pcm1, pcm2, pwm, spdif, i2c8, i2c9, i2c10, aclk66_psgen = 300,
  121. chipid, sysreg, tzpc0, tzpc1, tzpc2, tzpc3, tzpc4, tzpc5, tzpc6, tzpc7,
  122. tzpc8, tzpc9, hdmi_cec, seckey, mct, wdt, rtc, tmu, tmu_gpu,
  123. pclk66_gpio = 330, aclk200_fsys2 = 350, mmc0, mmc1, mmc2, sromc, ufs,
  124. aclk200_fsys = 360, tsi, pdma0, pdma1, rtic, usbh20, usbd300, usbd301,
  125. aclk400_mscl = 380, mscl0, mscl1, mscl2, smmu_mscl0, smmu_mscl1,
  126. smmu_mscl2, aclk333 = 400, mfc, smmu_mfcl, smmu_mfcr,
  127. aclk200_disp1 = 410, dsim1, dp1, hdmi, aclk300_disp1 = 420, fimd1,
  128. smmu_fimd1, aclk166 = 430, mixer, aclk266 = 440, rotator, mdma1,
  129. smmu_rotator, smmu_mdma1, aclk300_jpeg = 450, jpeg, jpeg2, smmu_jpeg,
  130. aclk300_gscl = 460, smmu_gscl0, smmu_gscl1, gscl_wa, gscl_wb, gscl0,
  131. gscl1, clk_3aa, aclk266_g2d = 470, sss, slim_sss, mdma0,
  132. aclk333_g2d = 480, g2d, aclk333_432_gscl = 490, smmu_3aa, smmu_fimcl0,
  133. smmu_fimcl1, smmu_fimcl3, fimc_lite3, aclk_g3d = 500, g3d, smmu_mixer,
  134. /* mux clocks */
  135. mout_hdmi = 640,
  136. /* divider clocks */
  137. dout_pixel = 768,
  138. nr_clks,
  139. };
  140. /*
  141. * list of controller registers to be saved and restored during a
  142. * suspend/resume cycle.
  143. */
  144. static unsigned long exynos5420_clk_regs[] __initdata = {
  145. SRC_CPU,
  146. DIV_CPU0,
  147. DIV_CPU1,
  148. GATE_BUS_CPU,
  149. GATE_SCLK_CPU,
  150. SRC_TOP0,
  151. SRC_TOP1,
  152. SRC_TOP2,
  153. SRC_TOP3,
  154. SRC_TOP4,
  155. SRC_TOP5,
  156. SRC_TOP6,
  157. SRC_TOP7,
  158. SRC_DISP10,
  159. SRC_MAU,
  160. SRC_FSYS,
  161. SRC_PERIC0,
  162. SRC_PERIC1,
  163. SRC_TOP10,
  164. SRC_TOP11,
  165. SRC_TOP12,
  166. SRC_MASK_DISP10,
  167. SRC_MASK_FSYS,
  168. SRC_MASK_PERIC0,
  169. SRC_MASK_PERIC1,
  170. DIV_TOP0,
  171. DIV_TOP1,
  172. DIV_TOP2,
  173. DIV_DISP10,
  174. DIV_MAU,
  175. DIV_FSYS0,
  176. DIV_FSYS1,
  177. DIV_FSYS2,
  178. DIV_PERIC0,
  179. DIV_PERIC1,
  180. DIV_PERIC2,
  181. DIV_PERIC3,
  182. DIV_PERIC4,
  183. GATE_BUS_TOP,
  184. GATE_BUS_FSYS0,
  185. GATE_BUS_PERIC,
  186. GATE_BUS_PERIC1,
  187. GATE_BUS_PERIS0,
  188. GATE_BUS_PERIS1,
  189. GATE_IP_GSCL0,
  190. GATE_IP_GSCL1,
  191. GATE_IP_MFC,
  192. GATE_IP_DISP1,
  193. GATE_IP_G3D,
  194. GATE_IP_GEN,
  195. GATE_IP_MSCL,
  196. GATE_TOP_SCLK_GSCL,
  197. GATE_TOP_SCLK_DISP1,
  198. GATE_TOP_SCLK_MAU,
  199. GATE_TOP_SCLK_FSYS,
  200. GATE_TOP_SCLK_PERIC,
  201. SRC_CDREX,
  202. SRC_KFC,
  203. DIV_KFC0,
  204. };
  205. /* list of all parent clocks */
  206. PNAME(mspll_cpu_p) = { "sclk_cpll", "sclk_dpll",
  207. "sclk_mpll", "sclk_spll" };
  208. PNAME(cpu_p) = { "mout_apll" , "mout_mspll_cpu" };
  209. PNAME(kfc_p) = { "mout_kpll" , "mout_mspll_kfc" };
  210. PNAME(apll_p) = { "fin_pll", "fout_apll", };
  211. PNAME(bpll_p) = { "fin_pll", "fout_bpll", };
  212. PNAME(cpll_p) = { "fin_pll", "fout_cpll", };
  213. PNAME(dpll_p) = { "fin_pll", "fout_dpll", };
  214. PNAME(epll_p) = { "fin_pll", "fout_epll", };
  215. PNAME(ipll_p) = { "fin_pll", "fout_ipll", };
  216. PNAME(kpll_p) = { "fin_pll", "fout_kpll", };
  217. PNAME(mpll_p) = { "fin_pll", "fout_mpll", };
  218. PNAME(rpll_p) = { "fin_pll", "fout_rpll", };
  219. PNAME(spll_p) = { "fin_pll", "fout_spll", };
  220. PNAME(vpll_p) = { "fin_pll", "fout_vpll", };
  221. PNAME(group1_p) = { "sclk_cpll", "sclk_dpll", "sclk_mpll" };
  222. PNAME(group2_p) = { "fin_pll", "sclk_cpll", "sclk_dpll", "sclk_mpll",
  223. "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  224. PNAME(group3_p) = { "sclk_rpll", "sclk_spll" };
  225. PNAME(group4_p) = { "sclk_ipll", "sclk_dpll", "sclk_mpll" };
  226. PNAME(group5_p) = { "sclk_vpll", "sclk_dpll" };
  227. PNAME(sw_aclk66_p) = { "dout_aclk66", "sclk_spll" };
  228. PNAME(aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66" };
  229. PNAME(sw_aclk200_fsys_p) = { "dout_aclk200_fsys", "sclk_spll"};
  230. PNAME(user_aclk200_fsys_p) = { "fin_pll", "mout_sw_aclk200_fsys" };
  231. PNAME(sw_aclk200_fsys2_p) = { "dout_aclk200_fsys2", "sclk_spll"};
  232. PNAME(user_aclk200_fsys2_p) = { "fin_pll", "mout_sw_aclk200_fsys2" };
  233. PNAME(sw_aclk200_p) = { "dout_aclk200", "sclk_spll"};
  234. PNAME(aclk200_disp1_p) = { "fin_pll", "mout_sw_aclk200" };
  235. PNAME(sw_aclk400_mscl_p) = { "dout_aclk400_mscl", "sclk_spll"};
  236. PNAME(user_aclk400_mscl_p) = { "fin_pll", "mout_sw_aclk400_mscl" };
  237. PNAME(sw_aclk333_p) = { "dout_aclk333", "sclk_spll"};
  238. PNAME(user_aclk333_p) = { "fin_pll", "mout_sw_aclk333" };
  239. PNAME(sw_aclk166_p) = { "dout_aclk166", "sclk_spll"};
  240. PNAME(user_aclk166_p) = { "fin_pll", "mout_sw_aclk166" };
  241. PNAME(sw_aclk266_p) = { "dout_aclk266", "sclk_spll"};
  242. PNAME(user_aclk266_p) = { "fin_pll", "mout_sw_aclk266" };
  243. PNAME(sw_aclk333_432_gscl_p) = { "dout_aclk333_432_gscl", "sclk_spll"};
  244. PNAME(user_aclk333_432_gscl_p) = { "fin_pll", "mout_sw_aclk333_432_gscl" };
  245. PNAME(sw_aclk300_gscl_p) = { "dout_aclk300_gscl", "sclk_spll"};
  246. PNAME(user_aclk300_gscl_p) = { "fin_pll", "mout_sw_aclk300_gscl" };
  247. PNAME(sw_aclk300_disp1_p) = { "dout_aclk300_disp1", "sclk_spll"};
  248. PNAME(user_aclk300_disp1_p) = { "fin_pll", "mout_sw_aclk300_disp1" };
  249. PNAME(sw_aclk300_jpeg_p) = { "dout_aclk300_jpeg", "sclk_spll"};
  250. PNAME(user_aclk300_jpeg_p) = { "fin_pll", "mout_sw_aclk300_jpeg" };
  251. PNAME(sw_aclk_g3d_p) = { "dout_aclk_g3d", "sclk_spll"};
  252. PNAME(user_aclk_g3d_p) = { "fin_pll", "mout_sw_aclk_g3d" };
  253. PNAME(sw_aclk266_g2d_p) = { "dout_aclk266_g2d", "sclk_spll"};
  254. PNAME(user_aclk266_g2d_p) = { "fin_pll", "mout_sw_aclk266_g2d" };
  255. PNAME(sw_aclk333_g2d_p) = { "dout_aclk333_g2d", "sclk_spll"};
  256. PNAME(user_aclk333_g2d_p) = { "fin_pll", "mout_sw_aclk333_g2d" };
  257. PNAME(audio0_p) = { "fin_pll", "cdclk0", "sclk_dpll", "sclk_mpll",
  258. "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  259. PNAME(audio1_p) = { "fin_pll", "cdclk1", "sclk_dpll", "sclk_mpll",
  260. "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  261. PNAME(audio2_p) = { "fin_pll", "cdclk2", "sclk_dpll", "sclk_mpll",
  262. "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  263. PNAME(spdif_p) = { "fin_pll", "dout_audio0", "dout_audio1", "dout_audio2",
  264. "spdif_extclk", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  265. PNAME(hdmi_p) = { "dout_hdmi_pixel", "sclk_hdmiphy" };
  266. PNAME(maudio0_p) = { "fin_pll", "maudio_clk", "sclk_dpll", "sclk_mpll",
  267. "sclk_spll", "sclk_ipll", "sclk_epll", "sclk_rpll" };
  268. /* fixed rate clocks generated outside the soc */
  269. static struct samsung_fixed_rate_clock exynos5420_fixed_rate_ext_clks[] __initdata = {
  270. FRATE(fin_pll, "fin_pll", NULL, CLK_IS_ROOT, 0),
  271. };
  272. /* fixed rate clocks generated inside the soc */
  273. static struct samsung_fixed_rate_clock exynos5420_fixed_rate_clks[] __initdata = {
  274. FRATE(sclk_hdmiphy, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 24000000),
  275. FRATE(none, "sclk_pwi", NULL, CLK_IS_ROOT, 24000000),
  276. FRATE(none, "sclk_usbh20", NULL, CLK_IS_ROOT, 48000000),
  277. FRATE(none, "mphy_refclk_ixtal24", NULL, CLK_IS_ROOT, 48000000),
  278. FRATE(none, "sclk_usbh20_scan_clk", NULL, CLK_IS_ROOT, 480000000),
  279. };
  280. static struct samsung_fixed_factor_clock exynos5420_fixed_factor_clks[] __initdata = {
  281. FFACTOR(none, "sclk_hsic_12m", "fin_pll", 1, 2, 0),
  282. };
  283. static struct samsung_mux_clock exynos5420_mux_clks[] __initdata = {
  284. MUX(none, "mout_mspll_kfc", mspll_cpu_p, SRC_TOP7, 8, 2),
  285. MUX(none, "mout_mspll_cpu", mspll_cpu_p, SRC_TOP7, 12, 2),
  286. MUX(none, "mout_apll", apll_p, SRC_CPU, 0, 1),
  287. MUX(none, "mout_cpu", cpu_p, SRC_CPU, 16, 1),
  288. MUX(none, "mout_kpll", kpll_p, SRC_KFC, 0, 1),
  289. MUX(none, "mout_cpu_kfc", kfc_p, SRC_KFC, 16, 1),
  290. MUX(none, "sclk_bpll", bpll_p, SRC_CDREX, 0, 1),
  291. MUX_A(none, "mout_aclk400_mscl", group1_p,
  292. SRC_TOP0, 4, 2, "aclk400_mscl"),
  293. MUX(none, "mout_aclk200", group1_p, SRC_TOP0, 8, 2),
  294. MUX(none, "mout_aclk200_fsys2", group1_p, SRC_TOP0, 12, 2),
  295. MUX(none, "mout_aclk200_fsys", group1_p, SRC_TOP0, 28, 2),
  296. MUX(none, "mout_aclk333_432_gscl", group4_p, SRC_TOP1, 0, 2),
  297. MUX(none, "mout_aclk66", group1_p, SRC_TOP1, 8, 2),
  298. MUX(none, "mout_aclk266", group1_p, SRC_TOP1, 20, 2),
  299. MUX(none, "mout_aclk166", group1_p, SRC_TOP1, 24, 2),
  300. MUX(none, "mout_aclk333", group1_p, SRC_TOP1, 28, 2),
  301. MUX(none, "mout_aclk333_g2d", group1_p, SRC_TOP2, 8, 2),
  302. MUX(none, "mout_aclk266_g2d", group1_p, SRC_TOP2, 12, 2),
  303. MUX(none, "mout_aclk_g3d", group5_p, SRC_TOP2, 16, 1),
  304. MUX(none, "mout_aclk300_jpeg", group1_p, SRC_TOP2, 20, 2),
  305. MUX(none, "mout_aclk300_disp1", group1_p, SRC_TOP2, 24, 2),
  306. MUX(none, "mout_aclk300_gscl", group1_p, SRC_TOP2, 28, 2),
  307. MUX(none, "mout_user_aclk400_mscl", user_aclk400_mscl_p,
  308. SRC_TOP3, 4, 1),
  309. MUX_A(none, "mout_aclk200_disp1", aclk200_disp1_p,
  310. SRC_TOP3, 8, 1, "aclk200_disp1"),
  311. MUX(none, "mout_user_aclk200_fsys2", user_aclk200_fsys2_p,
  312. SRC_TOP3, 12, 1),
  313. MUX(none, "mout_user_aclk200_fsys", user_aclk200_fsys_p,
  314. SRC_TOP3, 28, 1),
  315. MUX(none, "mout_user_aclk333_432_gscl", user_aclk333_432_gscl_p,
  316. SRC_TOP4, 0, 1),
  317. MUX(none, "mout_aclk66_peric", aclk66_peric_p, SRC_TOP4, 8, 1),
  318. MUX(none, "mout_user_aclk266", user_aclk266_p, SRC_TOP4, 20, 1),
  319. MUX(none, "mout_user_aclk166", user_aclk166_p, SRC_TOP4, 24, 1),
  320. MUX(none, "mout_user_aclk333", user_aclk333_p, SRC_TOP4, 28, 1),
  321. MUX(none, "mout_aclk66_psgen", aclk66_peric_p, SRC_TOP5, 4, 1),
  322. MUX(none, "mout_user_aclk333_g2d", user_aclk333_g2d_p, SRC_TOP5, 8, 1),
  323. MUX(none, "mout_user_aclk266_g2d", user_aclk266_g2d_p, SRC_TOP5, 12, 1),
  324. MUX_A(none, "mout_user_aclk_g3d", user_aclk_g3d_p,
  325. SRC_TOP5, 16, 1, "aclkg3d"),
  326. MUX(none, "mout_user_aclk300_jpeg", user_aclk300_jpeg_p,
  327. SRC_TOP5, 20, 1),
  328. MUX(none, "mout_user_aclk300_disp1", user_aclk300_disp1_p,
  329. SRC_TOP5, 24, 1),
  330. MUX(none, "mout_user_aclk300_gscl", user_aclk300_gscl_p,
  331. SRC_TOP5, 28, 1),
  332. MUX(none, "sclk_mpll", mpll_p, SRC_TOP6, 0, 1),
  333. MUX(none, "sclk_vpll", vpll_p, SRC_TOP6, 4, 1),
  334. MUX(none, "sclk_spll", spll_p, SRC_TOP6, 8, 1),
  335. MUX(none, "sclk_ipll", ipll_p, SRC_TOP6, 12, 1),
  336. MUX(none, "sclk_rpll", rpll_p, SRC_TOP6, 16, 1),
  337. MUX(none, "sclk_epll", epll_p, SRC_TOP6, 20, 1),
  338. MUX(none, "sclk_dpll", dpll_p, SRC_TOP6, 24, 1),
  339. MUX(none, "sclk_cpll", cpll_p, SRC_TOP6, 28, 1),
  340. MUX(none, "mout_sw_aclk400_mscl", sw_aclk400_mscl_p, SRC_TOP10, 4, 1),
  341. MUX(none, "mout_sw_aclk200", sw_aclk200_p, SRC_TOP10, 8, 1),
  342. MUX(none, "mout_sw_aclk200_fsys2", sw_aclk200_fsys2_p,
  343. SRC_TOP10, 12, 1),
  344. MUX(none, "mout_sw_aclk200_fsys", sw_aclk200_fsys_p, SRC_TOP10, 28, 1),
  345. MUX(none, "mout_sw_aclk333_432_gscl", sw_aclk333_432_gscl_p,
  346. SRC_TOP11, 0, 1),
  347. MUX(none, "mout_sw_aclk66", sw_aclk66_p, SRC_TOP11, 8, 1),
  348. MUX(none, "mout_sw_aclk266", sw_aclk266_p, SRC_TOP11, 20, 1),
  349. MUX(none, "mout_sw_aclk166", sw_aclk166_p, SRC_TOP11, 24, 1),
  350. MUX(none, "mout_sw_aclk333", sw_aclk333_p, SRC_TOP11, 28, 1),
  351. MUX(none, "mout_sw_aclk333_g2d", sw_aclk333_g2d_p, SRC_TOP12, 8, 1),
  352. MUX(none, "mout_sw_aclk266_g2d", sw_aclk266_g2d_p, SRC_TOP12, 12, 1),
  353. MUX(none, "mout_sw_aclk_g3d", sw_aclk_g3d_p, SRC_TOP12, 16, 1),
  354. MUX(none, "mout_sw_aclk300_jpeg", sw_aclk300_jpeg_p, SRC_TOP12, 20, 1),
  355. MUX(none, "mout_sw_aclk300_disp1", sw_aclk300_disp1_p,
  356. SRC_TOP12, 24, 1),
  357. MUX(none, "mout_sw_aclk300_gscl", sw_aclk300_gscl_p, SRC_TOP12, 28, 1),
  358. /* DISP1 Block */
  359. MUX(none, "mout_fimd1", group3_p, SRC_DISP10, 4, 1),
  360. MUX(none, "mout_mipi1", group2_p, SRC_DISP10, 16, 3),
  361. MUX(none, "mout_dp1", group2_p, SRC_DISP10, 20, 3),
  362. MUX(none, "mout_pixel", group2_p, SRC_DISP10, 24, 3),
  363. MUX(mout_hdmi, "mout_hdmi", hdmi_p, SRC_DISP10, 28, 1),
  364. /* MAU Block */
  365. MUX(none, "mout_maudio0", maudio0_p, SRC_MAU, 28, 3),
  366. /* FSYS Block */
  367. MUX(none, "mout_usbd301", group2_p, SRC_FSYS, 4, 3),
  368. MUX(none, "mout_mmc0", group2_p, SRC_FSYS, 8, 3),
  369. MUX(none, "mout_mmc1", group2_p, SRC_FSYS, 12, 3),
  370. MUX(none, "mout_mmc2", group2_p, SRC_FSYS, 16, 3),
  371. MUX(none, "mout_usbd300", group2_p, SRC_FSYS, 20, 3),
  372. MUX(none, "mout_unipro", group2_p, SRC_FSYS, 24, 3),
  373. /* PERIC Block */
  374. MUX(none, "mout_uart0", group2_p, SRC_PERIC0, 4, 3),
  375. MUX(none, "mout_uart1", group2_p, SRC_PERIC0, 8, 3),
  376. MUX(none, "mout_uart2", group2_p, SRC_PERIC0, 12, 3),
  377. MUX(none, "mout_uart3", group2_p, SRC_PERIC0, 16, 3),
  378. MUX(none, "mout_pwm", group2_p, SRC_PERIC0, 24, 3),
  379. MUX(none, "mout_spdif", spdif_p, SRC_PERIC0, 28, 3),
  380. MUX(none, "mout_audio0", audio0_p, SRC_PERIC1, 8, 3),
  381. MUX(none, "mout_audio1", audio1_p, SRC_PERIC1, 12, 3),
  382. MUX(none, "mout_audio2", audio2_p, SRC_PERIC1, 16, 3),
  383. MUX(none, "mout_spi0", group2_p, SRC_PERIC1, 20, 3),
  384. MUX(none, "mout_spi1", group2_p, SRC_PERIC1, 24, 3),
  385. MUX(none, "mout_spi2", group2_p, SRC_PERIC1, 28, 3),
  386. };
  387. static struct samsung_div_clock exynos5420_div_clks[] __initdata = {
  388. DIV(none, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
  389. DIV(none, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
  390. DIV(none, "armclk2", "div_arm", DIV_CPU0, 28, 3),
  391. DIV(none, "div_kfc", "mout_cpu_kfc", DIV_KFC0, 0, 3),
  392. DIV(none, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
  393. DIV(none, "dout_aclk400_mscl", "mout_aclk400_mscl", DIV_TOP0, 4, 3),
  394. DIV(none, "dout_aclk200", "mout_aclk200", DIV_TOP0, 8, 3),
  395. DIV(none, "dout_aclk200_fsys2", "mout_aclk200_fsys2", DIV_TOP0, 12, 3),
  396. DIV(none, "dout_pclk200_fsys", "mout_pclk200_fsys", DIV_TOP0, 24, 3),
  397. DIV(none, "dout_aclk200_fsys", "mout_aclk200_fsys", DIV_TOP0, 28, 3),
  398. DIV(none, "dout_aclk333_432_gscl", "mout_aclk333_432_gscl",
  399. DIV_TOP1, 0, 3),
  400. DIV(none, "dout_aclk66", "mout_aclk66", DIV_TOP1, 8, 6),
  401. DIV(none, "dout_aclk266", "mout_aclk266", DIV_TOP1, 20, 3),
  402. DIV(none, "dout_aclk166", "mout_aclk166", DIV_TOP1, 24, 3),
  403. DIV(none, "dout_aclk333", "mout_aclk333", DIV_TOP1, 28, 3),
  404. DIV(none, "dout_aclk333_g2d", "mout_aclk333_g2d", DIV_TOP2, 8, 3),
  405. DIV(none, "dout_aclk266_g2d", "mout_aclk266_g2d", DIV_TOP2, 12, 3),
  406. DIV(none, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2, 16, 3),
  407. DIV(none, "dout_aclk300_jpeg", "mout_aclk300_jpeg", DIV_TOP2, 20, 3),
  408. DIV_A(none, "dout_aclk300_disp1", "mout_aclk300_disp1",
  409. DIV_TOP2, 24, 3, "aclk300_disp1"),
  410. DIV(none, "dout_aclk300_gscl", "mout_aclk300_gscl", DIV_TOP2, 28, 3),
  411. /* DISP1 Block */
  412. DIV(none, "dout_fimd1", "mout_fimd1", DIV_DISP10, 0, 4),
  413. DIV(none, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
  414. DIV(none, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
  415. DIV(dout_pixel, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
  416. /* Audio Block */
  417. DIV(none, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
  418. DIV(none, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
  419. /* USB3.0 */
  420. DIV(none, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
  421. DIV(none, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
  422. DIV(none, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
  423. DIV(none, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
  424. /* MMC */
  425. DIV(none, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
  426. DIV(none, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
  427. DIV(none, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
  428. DIV(none, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
  429. /* UART and PWM */
  430. DIV(none, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
  431. DIV(none, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
  432. DIV(none, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
  433. DIV(none, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
  434. DIV(none, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
  435. /* SPI */
  436. DIV(none, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
  437. DIV(none, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
  438. DIV(none, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
  439. /* PCM */
  440. DIV(none, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
  441. DIV(none, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
  442. /* Audio - I2S */
  443. DIV(none, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
  444. DIV(none, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
  445. DIV(none, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
  446. DIV(none, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
  447. DIV(none, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
  448. /* SPI Pre-Ratio */
  449. DIV(none, "dout_pre_spi0", "dout_spi0", DIV_PERIC4, 8, 8),
  450. DIV(none, "dout_pre_spi1", "dout_spi1", DIV_PERIC4, 16, 8),
  451. DIV(none, "dout_pre_spi2", "dout_spi2", DIV_PERIC4, 24, 8),
  452. };
  453. static struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
  454. /* TODO: Re-verify the CG bits for all the gate clocks */
  455. GATE_A(mct, "pclk_st", "aclk66_psgen", GATE_BUS_PERIS1, 2, 0, 0, "mct"),
  456. GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
  457. GATE_BUS_FSYS0, 9, CLK_IGNORE_UNUSED, 0),
  458. GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
  459. GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
  460. GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
  461. GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
  462. GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
  463. GATE_BUS_TOP, 1, CLK_IGNORE_UNUSED, 0),
  464. GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
  465. GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
  466. GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
  467. GATE_BUS_TOP, 6, CLK_IGNORE_UNUSED, 0),
  468. GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
  469. GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
  470. GATE(0, "pclk66_gpio", "mout_sw_aclk66",
  471. GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
  472. GATE(0, "aclk66_psgen", "mout_aclk66_psgen",
  473. GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
  474. GATE(0, "aclk66_peric", "mout_aclk66_peric",
  475. GATE_BUS_TOP, 11, 0, 0),
  476. GATE(0, "aclk166", "mout_user_aclk166",
  477. GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
  478. GATE(0, "aclk333", "mout_aclk333",
  479. GATE_BUS_TOP, 15, CLK_IGNORE_UNUSED, 0),
  480. /* sclk */
  481. GATE(sclk_uart0, "sclk_uart0", "dout_uart0",
  482. GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
  483. GATE(sclk_uart1, "sclk_uart1", "dout_uart1",
  484. GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
  485. GATE(sclk_uart2, "sclk_uart2", "dout_uart2",
  486. GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
  487. GATE(sclk_uart3, "sclk_uart3", "dout_uart3",
  488. GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
  489. GATE(sclk_spi0, "sclk_spi0", "dout_pre_spi0",
  490. GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
  491. GATE(sclk_spi1, "sclk_spi1", "dout_pre_spi1",
  492. GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
  493. GATE(sclk_spi2, "sclk_spi2", "dout_pre_spi2",
  494. GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
  495. GATE(sclk_spdif, "sclk_spdif", "mout_spdif",
  496. GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
  497. GATE(sclk_pwm, "sclk_pwm", "dout_pwm",
  498. GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
  499. GATE(sclk_pcm1, "sclk_pcm1", "dout_pcm1",
  500. GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
  501. GATE(sclk_pcm2, "sclk_pcm2", "dout_pcm2",
  502. GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
  503. GATE(sclk_i2s1, "sclk_i2s1", "dout_i2s1",
  504. GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
  505. GATE(sclk_i2s2, "sclk_i2s2", "dout_i2s2",
  506. GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
  507. GATE(sclk_mmc0, "sclk_mmc0", "dout_mmc0",
  508. GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
  509. GATE(sclk_mmc1, "sclk_mmc1", "dout_mmc1",
  510. GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
  511. GATE(sclk_mmc2, "sclk_mmc2", "dout_mmc2",
  512. GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
  513. GATE(sclk_usbphy301, "sclk_usbphy301", "dout_usbphy301",
  514. GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
  515. GATE(sclk_usbphy300, "sclk_usbphy300", "dout_usbphy300",
  516. GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
  517. GATE(sclk_usbd300, "sclk_usbd300", "dout_usbd300",
  518. GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
  519. GATE(sclk_usbd301, "sclk_usbd301", "dout_usbd301",
  520. GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
  521. GATE(sclk_usbd301, "sclk_unipro", "dout_unipro",
  522. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  523. GATE(sclk_gscl_wa, "sclk_gscl_wa", "aclK333_432_gscl",
  524. GATE_TOP_SCLK_GSCL, 6, CLK_SET_RATE_PARENT, 0),
  525. GATE(sclk_gscl_wb, "sclk_gscl_wb", "aclk333_432_gscl",
  526. GATE_TOP_SCLK_GSCL, 7, CLK_SET_RATE_PARENT, 0),
  527. /* Display */
  528. GATE(sclk_fimd1, "sclk_fimd1", "dout_fimd1",
  529. GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
  530. GATE(sclk_mipi1, "sclk_mipi1", "dout_mipi1",
  531. GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
  532. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi",
  533. GATE_TOP_SCLK_DISP1, 9, CLK_SET_RATE_PARENT, 0),
  534. GATE(sclk_pixel, "sclk_pixel", "dout_hdmi_pixel",
  535. GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
  536. GATE(sclk_dp1, "sclk_dp1", "dout_dp1",
  537. GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
  538. /* Maudio Block */
  539. GATE(sclk_maudio0, "sclk_maudio0", "dout_maudio0",
  540. GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
  541. GATE(sclk_maupcm0, "sclk_maupcm0", "dout_maupcm0",
  542. GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
  543. /* FSYS */
  544. GATE(tsi, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
  545. GATE(pdma0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
  546. GATE(pdma1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
  547. GATE(ufs, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
  548. GATE(rtic, "rtic", "aclk200_fsys", GATE_BUS_FSYS0, 5, 0, 0),
  549. GATE(mmc0, "mmc0", "aclk200_fsys2", GATE_BUS_FSYS0, 12, 0, 0),
  550. GATE(mmc1, "mmc1", "aclk200_fsys2", GATE_BUS_FSYS0, 13, 0, 0),
  551. GATE(mmc2, "mmc2", "aclk200_fsys2", GATE_BUS_FSYS0, 14, 0, 0),
  552. GATE(sromc, "sromc", "aclk200_fsys2",
  553. GATE_BUS_FSYS0, 19, CLK_IGNORE_UNUSED, 0),
  554. GATE(usbh20, "usbh20", "aclk200_fsys", GATE_BUS_FSYS0, 20, 0, 0),
  555. GATE(usbd300, "usbd300", "aclk200_fsys", GATE_BUS_FSYS0, 21, 0, 0),
  556. GATE(usbd301, "usbd301", "aclk200_fsys", GATE_BUS_FSYS0, 28, 0, 0),
  557. /* UART */
  558. GATE(uart0, "uart0", "aclk66_peric", GATE_BUS_PERIC, 4, 0, 0),
  559. GATE(uart1, "uart1", "aclk66_peric", GATE_BUS_PERIC, 5, 0, 0),
  560. GATE_A(uart2, "uart2", "aclk66_peric",
  561. GATE_BUS_PERIC, 6, CLK_IGNORE_UNUSED, 0, "uart2"),
  562. GATE(uart3, "uart3", "aclk66_peric", GATE_BUS_PERIC, 7, 0, 0),
  563. /* I2C */
  564. GATE(i2c0, "i2c0", "aclk66_peric", GATE_BUS_PERIC, 9, 0, 0),
  565. GATE(i2c1, "i2c1", "aclk66_peric", GATE_BUS_PERIC, 10, 0, 0),
  566. GATE(i2c2, "i2c2", "aclk66_peric", GATE_BUS_PERIC, 11, 0, 0),
  567. GATE(i2c3, "i2c3", "aclk66_peric", GATE_BUS_PERIC, 12, 0, 0),
  568. GATE(i2c4, "i2c4", "aclk66_peric", GATE_BUS_PERIC, 13, 0, 0),
  569. GATE(i2c5, "i2c5", "aclk66_peric", GATE_BUS_PERIC, 14, 0, 0),
  570. GATE(i2c6, "i2c6", "aclk66_peric", GATE_BUS_PERIC, 15, 0, 0),
  571. GATE(i2c7, "i2c7", "aclk66_peric", GATE_BUS_PERIC, 16, 0, 0),
  572. GATE(i2c_hdmi, "i2c_hdmi", "aclk66_peric", GATE_BUS_PERIC, 17, 0, 0),
  573. GATE(tsadc, "tsadc", "aclk66_peric", GATE_BUS_PERIC, 18, 0, 0),
  574. /* SPI */
  575. GATE(spi0, "spi0", "aclk66_peric", GATE_BUS_PERIC, 19, 0, 0),
  576. GATE(spi1, "spi1", "aclk66_peric", GATE_BUS_PERIC, 20, 0, 0),
  577. GATE(spi2, "spi2", "aclk66_peric", GATE_BUS_PERIC, 21, 0, 0),
  578. GATE(keyif, "keyif", "aclk66_peric", GATE_BUS_PERIC, 22, 0, 0),
  579. /* I2S */
  580. GATE(i2s1, "i2s1", "aclk66_peric", GATE_BUS_PERIC, 23, 0, 0),
  581. GATE(i2s2, "i2s2", "aclk66_peric", GATE_BUS_PERIC, 24, 0, 0),
  582. /* PCM */
  583. GATE(pcm1, "pcm1", "aclk66_peric", GATE_BUS_PERIC, 25, 0, 0),
  584. GATE(pcm2, "pcm2", "aclk66_peric", GATE_BUS_PERIC, 26, 0, 0),
  585. /* PWM */
  586. GATE(pwm, "pwm", "aclk66_peric", GATE_BUS_PERIC, 27, 0, 0),
  587. /* SPDIF */
  588. GATE(spdif, "spdif", "aclk66_peric", GATE_BUS_PERIC, 29, 0, 0),
  589. GATE(i2c8, "i2c8", "aclk66_peric", GATE_BUS_PERIC1, 0, 0, 0),
  590. GATE(i2c9, "i2c9", "aclk66_peric", GATE_BUS_PERIC1, 1, 0, 0),
  591. GATE(i2c10, "i2c10", "aclk66_peric", GATE_BUS_PERIC1, 2, 0, 0),
  592. GATE(chipid, "chipid", "aclk66_psgen",
  593. GATE_BUS_PERIS0, 12, CLK_IGNORE_UNUSED, 0),
  594. GATE(sysreg, "sysreg", "aclk66_psgen",
  595. GATE_BUS_PERIS0, 13, CLK_IGNORE_UNUSED, 0),
  596. GATE(tzpc0, "tzpc0", "aclk66_psgen", GATE_BUS_PERIS0, 18, 0, 0),
  597. GATE(tzpc1, "tzpc1", "aclk66_psgen", GATE_BUS_PERIS0, 19, 0, 0),
  598. GATE(tzpc2, "tzpc2", "aclk66_psgen", GATE_BUS_PERIS0, 20, 0, 0),
  599. GATE(tzpc3, "tzpc3", "aclk66_psgen", GATE_BUS_PERIS0, 21, 0, 0),
  600. GATE(tzpc4, "tzpc4", "aclk66_psgen", GATE_BUS_PERIS0, 22, 0, 0),
  601. GATE(tzpc5, "tzpc5", "aclk66_psgen", GATE_BUS_PERIS0, 23, 0, 0),
  602. GATE(tzpc6, "tzpc6", "aclk66_psgen", GATE_BUS_PERIS0, 24, 0, 0),
  603. GATE(tzpc7, "tzpc7", "aclk66_psgen", GATE_BUS_PERIS0, 25, 0, 0),
  604. GATE(tzpc8, "tzpc8", "aclk66_psgen", GATE_BUS_PERIS0, 26, 0, 0),
  605. GATE(tzpc9, "tzpc9", "aclk66_psgen", GATE_BUS_PERIS0, 27, 0, 0),
  606. GATE(hdmi_cec, "hdmi_cec", "aclk66_psgen", GATE_BUS_PERIS1, 0, 0, 0),
  607. GATE(seckey, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
  608. GATE(wdt, "wdt", "aclk66_psgen", GATE_BUS_PERIS1, 3, 0, 0),
  609. GATE(rtc, "rtc", "aclk66_psgen", GATE_BUS_PERIS1, 4, 0, 0),
  610. GATE(tmu, "tmu", "aclk66_psgen", GATE_BUS_PERIS1, 5, 0, 0),
  611. GATE(tmu_gpu, "tmu_gpu", "aclk66_psgen", GATE_BUS_PERIS1, 6, 0, 0),
  612. GATE(gscl0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
  613. GATE(gscl1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
  614. GATE(clk_3aa, "clk_3aa", "aclk300_gscl", GATE_IP_GSCL0, 4, 0, 0),
  615. GATE(smmu_3aa, "smmu_3aa", "aclk333_432_gscl", GATE_IP_GSCL1, 2, 0, 0),
  616. GATE(smmu_fimcl0, "smmu_fimcl0", "aclk333_432_gscl",
  617. GATE_IP_GSCL1, 3, 0, 0),
  618. GATE(smmu_fimcl1, "smmu_fimcl1", "aclk333_432_gscl",
  619. GATE_IP_GSCL1, 4, 0, 0),
  620. GATE(smmu_gscl0, "smmu_gscl0", "aclk300_gscl", GATE_IP_GSCL1, 6, 0, 0),
  621. GATE(smmu_gscl1, "smmu_gscl1", "aclk300_gscl", GATE_IP_GSCL1, 7, 0, 0),
  622. GATE(gscl_wa, "gscl_wa", "aclk300_gscl", GATE_IP_GSCL1, 12, 0, 0),
  623. GATE(gscl_wb, "gscl_wb", "aclk300_gscl", GATE_IP_GSCL1, 13, 0, 0),
  624. GATE(smmu_fimcl3, "smmu_fimcl3,", "aclk333_432_gscl",
  625. GATE_IP_GSCL1, 16, 0, 0),
  626. GATE(fimc_lite3, "fimc_lite3", "aclk333_432_gscl",
  627. GATE_IP_GSCL1, 17, 0, 0),
  628. GATE(fimd1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
  629. GATE(dsim1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
  630. GATE(dp1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
  631. GATE(mixer, "mixer", "aclk166", GATE_IP_DISP1, 5, 0, 0),
  632. GATE(hdmi, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
  633. GATE(smmu_fimd1, "smmu_fimd1", "aclk300_disp1", GATE_IP_DISP1, 8, 0, 0),
  634. GATE(mfc, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
  635. GATE(smmu_mfcl, "smmu_mfcl", "aclk333", GATE_IP_MFC, 1, 0, 0),
  636. GATE(smmu_mfcr, "smmu_mfcr", "aclk333", GATE_IP_MFC, 2, 0, 0),
  637. GATE(g3d, "g3d", "aclkg3d", GATE_IP_G3D, 9, 0, 0),
  638. GATE(rotator, "rotator", "aclk266", GATE_IP_GEN, 1, 0, 0),
  639. GATE(jpeg, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
  640. GATE(jpeg2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
  641. GATE(mdma1, "mdma1", "aclk266", GATE_IP_GEN, 4, 0, 0),
  642. GATE(smmu_rotator, "smmu_rotator", "aclk266", GATE_IP_GEN, 6, 0, 0),
  643. GATE(smmu_jpeg, "smmu_jpeg", "aclk300_jpeg", GATE_IP_GEN, 7, 0, 0),
  644. GATE(smmu_mdma1, "smmu_mdma1", "aclk266", GATE_IP_GEN, 9, 0, 0),
  645. GATE(mscl0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
  646. GATE(mscl1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
  647. GATE(mscl2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
  648. GATE(smmu_mscl0, "smmu_mscl0", "aclk400_mscl", GATE_IP_MSCL, 8, 0, 0),
  649. GATE(smmu_mscl1, "smmu_mscl1", "aclk400_mscl", GATE_IP_MSCL, 9, 0, 0),
  650. GATE(smmu_mscl2, "smmu_mscl2", "aclk400_mscl", GATE_IP_MSCL, 10, 0, 0),
  651. GATE(smmu_mixer, "smmu_mixer", "aclk200_disp1", GATE_IP_DISP1, 9, 0, 0),
  652. };
  653. static struct samsung_pll_clock exynos5420_plls[nr_plls] __initdata = {
  654. [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
  655. APLL_CON0, NULL),
  656. [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
  657. MPLL_CON0, NULL),
  658. [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
  659. DPLL_CON0, NULL),
  660. [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
  661. EPLL_CON0, NULL),
  662. [rpll] = PLL(pll_2650, fout_rpll, "fout_rpll", "fin_pll", RPLL_LOCK,
  663. RPLL_CON0, NULL),
  664. [ipll] = PLL(pll_2550, fout_ipll, "fout_ipll", "fin_pll", IPLL_LOCK,
  665. IPLL_CON0, NULL),
  666. [spll] = PLL(pll_2550, fout_spll, "fout_spll", "fin_pll", SPLL_LOCK,
  667. SPLL_CON0, NULL),
  668. [vpll] = PLL(pll_2550, fout_vpll, "fout_vpll", "fin_pll", VPLL_LOCK,
  669. VPLL_CON0, NULL),
  670. [mpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
  671. MPLL_CON0, NULL),
  672. [bpll] = PLL(pll_2550, fout_bpll, "fout_bpll", "fin_pll", BPLL_LOCK,
  673. BPLL_CON0, NULL),
  674. [kpll] = PLL(pll_2550, fout_kpll, "fout_kpll", "fin_pll", KPLL_LOCK,
  675. KPLL_CON0, NULL),
  676. };
  677. static struct of_device_id ext_clk_match[] __initdata = {
  678. { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
  679. { },
  680. };
  681. /* register exynos5420 clocks */
  682. static void __init exynos5420_clk_init(struct device_node *np)
  683. {
  684. void __iomem *reg_base;
  685. if (np) {
  686. reg_base = of_iomap(np, 0);
  687. if (!reg_base)
  688. panic("%s: failed to map registers\n", __func__);
  689. } else {
  690. panic("%s: unable to determine soc\n", __func__);
  691. }
  692. samsung_clk_init(np, reg_base, nr_clks,
  693. exynos5420_clk_regs, ARRAY_SIZE(exynos5420_clk_regs),
  694. NULL, 0);
  695. samsung_clk_of_register_fixed_ext(exynos5420_fixed_rate_ext_clks,
  696. ARRAY_SIZE(exynos5420_fixed_rate_ext_clks),
  697. ext_clk_match);
  698. samsung_clk_register_pll(exynos5420_plls, ARRAY_SIZE(exynos5420_plls),
  699. reg_base);
  700. samsung_clk_register_fixed_rate(exynos5420_fixed_rate_clks,
  701. ARRAY_SIZE(exynos5420_fixed_rate_clks));
  702. samsung_clk_register_fixed_factor(exynos5420_fixed_factor_clks,
  703. ARRAY_SIZE(exynos5420_fixed_factor_clks));
  704. samsung_clk_register_mux(exynos5420_mux_clks,
  705. ARRAY_SIZE(exynos5420_mux_clks));
  706. samsung_clk_register_div(exynos5420_div_clks,
  707. ARRAY_SIZE(exynos5420_div_clks));
  708. samsung_clk_register_gate(exynos5420_gate_clks,
  709. ARRAY_SIZE(exynos5420_gate_clks));
  710. }
  711. CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);