clk-exynos5250.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. * Author: Thomas Abraham <thomas.ab@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for Exynos5250 SoC.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include "clk.h"
  18. #define APLL_LOCK 0x0
  19. #define APLL_CON0 0x100
  20. #define SRC_CPU 0x200
  21. #define DIV_CPU0 0x500
  22. #define MPLL_LOCK 0x4000
  23. #define MPLL_CON0 0x4100
  24. #define SRC_CORE1 0x4204
  25. #define CPLL_LOCK 0x10020
  26. #define EPLL_LOCK 0x10030
  27. #define VPLL_LOCK 0x10040
  28. #define GPLL_LOCK 0x10050
  29. #define CPLL_CON0 0x10120
  30. #define EPLL_CON0 0x10130
  31. #define VPLL_CON0 0x10140
  32. #define GPLL_CON0 0x10150
  33. #define SRC_TOP0 0x10210
  34. #define SRC_TOP2 0x10218
  35. #define SRC_GSCL 0x10220
  36. #define SRC_DISP1_0 0x1022c
  37. #define SRC_MAU 0x10240
  38. #define SRC_FSYS 0x10244
  39. #define SRC_GEN 0x10248
  40. #define SRC_PERIC0 0x10250
  41. #define SRC_PERIC1 0x10254
  42. #define SRC_MASK_GSCL 0x10320
  43. #define SRC_MASK_DISP1_0 0x1032c
  44. #define SRC_MASK_MAU 0x10334
  45. #define SRC_MASK_FSYS 0x10340
  46. #define SRC_MASK_GEN 0x10344
  47. #define SRC_MASK_PERIC0 0x10350
  48. #define SRC_MASK_PERIC1 0x10354
  49. #define DIV_TOP0 0x10510
  50. #define DIV_TOP1 0x10514
  51. #define DIV_GSCL 0x10520
  52. #define DIV_DISP1_0 0x1052c
  53. #define DIV_GEN 0x1053c
  54. #define DIV_MAU 0x10544
  55. #define DIV_FSYS0 0x10548
  56. #define DIV_FSYS1 0x1054c
  57. #define DIV_FSYS2 0x10550
  58. #define DIV_PERIC0 0x10558
  59. #define DIV_PERIC1 0x1055c
  60. #define DIV_PERIC2 0x10560
  61. #define DIV_PERIC3 0x10564
  62. #define DIV_PERIC4 0x10568
  63. #define DIV_PERIC5 0x1056c
  64. #define GATE_IP_GSCL 0x10920
  65. #define GATE_IP_MFC 0x1092c
  66. #define GATE_IP_GEN 0x10934
  67. #define GATE_IP_FSYS 0x10944
  68. #define GATE_IP_PERIC 0x10950
  69. #define GATE_IP_PERIS 0x10960
  70. #define BPLL_LOCK 0x20010
  71. #define BPLL_CON0 0x20110
  72. #define SRC_CDREX 0x20200
  73. #define PLL_DIV2_SEL 0x20a24
  74. #define GATE_IP_DISP1 0x10928
  75. #define GATE_IP_ACP 0x10000
  76. /* list of PLLs to be registered */
  77. enum exynos5250_plls {
  78. apll, mpll, cpll, epll, vpll, gpll, bpll,
  79. nr_plls /* number of PLLs */
  80. };
  81. /*
  82. * Let each supported clock get a unique id. This id is used to lookup the clock
  83. * for device tree based platforms. The clocks are categorized into three
  84. * sections: core, sclk gate and bus interface gate clocks.
  85. *
  86. * When adding a new clock to this list, it is advised to choose a clock
  87. * category and add it to the end of that category. That is because the the
  88. * device tree source file is referring to these ids and any change in the
  89. * sequence number of existing clocks will require corresponding change in the
  90. * device tree files. This limitation would go away when pre-processor support
  91. * for dtc would be available.
  92. */
  93. enum exynos5250_clks {
  94. none,
  95. /* core clocks */
  96. fin_pll, fout_apll, fout_mpll, fout_bpll, fout_gpll, fout_cpll,
  97. fout_epll, fout_vpll,
  98. /* gate for special clocks (sclk) */
  99. sclk_cam_bayer = 128, sclk_cam0, sclk_cam1, sclk_gscl_wa, sclk_gscl_wb,
  100. sclk_fimd1, sclk_mipi1, sclk_dp, sclk_hdmi, sclk_pixel, sclk_audio0,
  101. sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_sata, sclk_usb3,
  102. sclk_jpeg, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_pwm,
  103. sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
  104. div_i2s1, div_i2s2, sclk_hdmiphy,
  105. /* gate clocks */
  106. gscl0 = 256, gscl1, gscl2, gscl3, gscl_wa, gscl_wb, smmu_gscl0,
  107. smmu_gscl1, smmu_gscl2, smmu_gscl3, mfc, smmu_mfcl, smmu_mfcr, rotator,
  108. jpeg, mdma1, smmu_rotator, smmu_jpeg, smmu_mdma1, pdma0, pdma1, sata,
  109. usbotg, mipi_hsi, sdmmc0, sdmmc1, sdmmc2, sdmmc3, sromc, usb2, usb3,
  110. sata_phyctrl, sata_phyi2c, uart0, uart1, uart2, uart3, uart4, i2c0,
  111. i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, adc, spi0, spi1,
  112. spi2, i2s1, i2s2, pcm1, pcm2, pwm, spdif, ac97, hsi2c0, hsi2c1, hsi2c2,
  113. hsi2c3, chipid, sysreg, pmu, cmu_top, cmu_core, cmu_mem, tzpc0, tzpc1,
  114. tzpc2, tzpc3, tzpc4, tzpc5, tzpc6, tzpc7, tzpc8, tzpc9, hdmi_cec, mct,
  115. wdt, rtc, tmu, fimd1, mie1, dsim0, dp, mixer, hdmi, g2d,
  116. /* mux clocks */
  117. mout_hdmi = 1024,
  118. nr_clks,
  119. };
  120. /*
  121. * list of controller registers to be saved and restored during a
  122. * suspend/resume cycle.
  123. */
  124. static unsigned long exynos5250_clk_regs[] __initdata = {
  125. SRC_CPU,
  126. DIV_CPU0,
  127. SRC_CORE1,
  128. SRC_TOP0,
  129. SRC_TOP2,
  130. SRC_GSCL,
  131. SRC_DISP1_0,
  132. SRC_MAU,
  133. SRC_FSYS,
  134. SRC_GEN,
  135. SRC_PERIC0,
  136. SRC_PERIC1,
  137. SRC_MASK_GSCL,
  138. SRC_MASK_DISP1_0,
  139. SRC_MASK_MAU,
  140. SRC_MASK_FSYS,
  141. SRC_MASK_GEN,
  142. SRC_MASK_PERIC0,
  143. SRC_MASK_PERIC1,
  144. DIV_TOP0,
  145. DIV_TOP1,
  146. DIV_GSCL,
  147. DIV_DISP1_0,
  148. DIV_GEN,
  149. DIV_MAU,
  150. DIV_FSYS0,
  151. DIV_FSYS1,
  152. DIV_FSYS2,
  153. DIV_PERIC0,
  154. DIV_PERIC1,
  155. DIV_PERIC2,
  156. DIV_PERIC3,
  157. DIV_PERIC4,
  158. DIV_PERIC5,
  159. GATE_IP_GSCL,
  160. GATE_IP_MFC,
  161. GATE_IP_GEN,
  162. GATE_IP_FSYS,
  163. GATE_IP_PERIC,
  164. GATE_IP_PERIS,
  165. SRC_CDREX,
  166. PLL_DIV2_SEL,
  167. GATE_IP_DISP1,
  168. GATE_IP_ACP,
  169. };
  170. /* list of all parent clock list */
  171. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  172. PNAME(mout_cpu_p) = { "mout_apll", "sclk_mpll", };
  173. PNAME(mout_mpll_fout_p) = { "fout_mplldiv2", "fout_mpll" };
  174. PNAME(mout_mpll_p) = { "fin_pll", "mout_mpll_fout" };
  175. PNAME(mout_bpll_fout_p) = { "fout_bplldiv2", "fout_bpll" };
  176. PNAME(mout_bpll_p) = { "fin_pll", "mout_bpll_fout" };
  177. PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi27m" };
  178. PNAME(mout_vpll_p) = { "mout_vpllsrc", "fout_vpll" };
  179. PNAME(mout_cpll_p) = { "fin_pll", "fout_cpll" };
  180. PNAME(mout_epll_p) = { "fin_pll", "fout_epll" };
  181. PNAME(mout_mpll_user_p) = { "fin_pll", "sclk_mpll" };
  182. PNAME(mout_bpll_user_p) = { "fin_pll", "sclk_bpll" };
  183. PNAME(mout_aclk166_p) = { "sclk_cpll", "sclk_mpll_user" };
  184. PNAME(mout_aclk200_p) = { "sclk_mpll_user", "sclk_bpll_user" };
  185. PNAME(mout_hdmi_p) = { "div_hdmi_pixel", "sclk_hdmiphy" };
  186. PNAME(mout_usb3_p) = { "sclk_mpll_user", "sclk_cpll" };
  187. PNAME(mout_group1_p) = { "fin_pll", "fin_pll", "sclk_hdmi27m",
  188. "sclk_dptxphy", "sclk_uhostphy", "sclk_hdmiphy",
  189. "sclk_mpll_user", "sclk_epll", "sclk_vpll",
  190. "sclk_cpll" };
  191. PNAME(mout_audio0_p) = { "cdclk0", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
  192. "sclk_uhostphy", "sclk_hdmiphy",
  193. "sclk_mpll_user", "sclk_epll", "sclk_vpll",
  194. "sclk_cpll" };
  195. PNAME(mout_audio1_p) = { "cdclk1", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
  196. "sclk_uhostphy", "sclk_hdmiphy",
  197. "sclk_mpll_user", "sclk_epll", "sclk_vpll",
  198. "sclk_cpll" };
  199. PNAME(mout_audio2_p) = { "cdclk2", "fin_pll", "sclk_hdmi27m", "sclk_dptxphy",
  200. "sclk_uhostphy", "sclk_hdmiphy",
  201. "sclk_mpll_user", "sclk_epll", "sclk_vpll",
  202. "sclk_cpll" };
  203. PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
  204. "spdif_extclk" };
  205. /* fixed rate clocks generated outside the soc */
  206. static struct samsung_fixed_rate_clock exynos5250_fixed_rate_ext_clks[] __initdata = {
  207. FRATE(fin_pll, "fin_pll", NULL, CLK_IS_ROOT, 0),
  208. };
  209. /* fixed rate clocks generated inside the soc */
  210. static struct samsung_fixed_rate_clock exynos5250_fixed_rate_clks[] __initdata = {
  211. FRATE(sclk_hdmiphy, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 24000000),
  212. FRATE(none, "sclk_hdmi27m", NULL, CLK_IS_ROOT, 27000000),
  213. FRATE(none, "sclk_dptxphy", NULL, CLK_IS_ROOT, 24000000),
  214. FRATE(none, "sclk_uhostphy", NULL, CLK_IS_ROOT, 48000000),
  215. };
  216. static struct samsung_fixed_factor_clock exynos5250_fixed_factor_clks[] __initdata = {
  217. FFACTOR(none, "fout_mplldiv2", "fout_mpll", 1, 2, 0),
  218. FFACTOR(none, "fout_bplldiv2", "fout_bpll", 1, 2, 0),
  219. };
  220. static struct samsung_mux_clock exynos5250_pll_pmux_clks[] __initdata = {
  221. MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP2, 0, 1),
  222. };
  223. static struct samsung_mux_clock exynos5250_mux_clks[] __initdata = {
  224. MUX_A(none, "mout_apll", mout_apll_p, SRC_CPU, 0, 1, "mout_apll"),
  225. MUX_A(none, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1, "mout_cpu"),
  226. MUX(none, "mout_mpll_fout", mout_mpll_fout_p, PLL_DIV2_SEL, 4, 1),
  227. MUX_A(none, "sclk_mpll", mout_mpll_p, SRC_CORE1, 8, 1, "mout_mpll"),
  228. MUX(none, "mout_bpll_fout", mout_bpll_fout_p, PLL_DIV2_SEL, 0, 1),
  229. MUX(none, "sclk_bpll", mout_bpll_p, SRC_CDREX, 0, 1),
  230. MUX(none, "sclk_vpll", mout_vpll_p, SRC_TOP2, 16, 1),
  231. MUX(none, "sclk_epll", mout_epll_p, SRC_TOP2, 12, 1),
  232. MUX(none, "sclk_cpll", mout_cpll_p, SRC_TOP2, 8, 1),
  233. MUX(none, "sclk_mpll_user", mout_mpll_user_p, SRC_TOP2, 20, 1),
  234. MUX(none, "sclk_bpll_user", mout_bpll_user_p, SRC_TOP2, 24, 1),
  235. MUX(none, "mout_aclk166", mout_aclk166_p, SRC_TOP0, 8, 1),
  236. MUX(none, "mout_aclk333", mout_aclk166_p, SRC_TOP0, 16, 1),
  237. MUX(none, "mout_aclk200", mout_aclk200_p, SRC_TOP0, 12, 1),
  238. MUX(none, "mout_cam_bayer", mout_group1_p, SRC_GSCL, 12, 4),
  239. MUX(none, "mout_cam0", mout_group1_p, SRC_GSCL, 16, 4),
  240. MUX(none, "mout_cam1", mout_group1_p, SRC_GSCL, 20, 4),
  241. MUX(none, "mout_gscl_wa", mout_group1_p, SRC_GSCL, 24, 4),
  242. MUX(none, "mout_gscl_wb", mout_group1_p, SRC_GSCL, 28, 4),
  243. MUX(none, "mout_fimd1", mout_group1_p, SRC_DISP1_0, 0, 4),
  244. MUX(none, "mout_mipi1", mout_group1_p, SRC_DISP1_0, 12, 4),
  245. MUX(none, "mout_dp", mout_group1_p, SRC_DISP1_0, 16, 4),
  246. MUX(mout_hdmi, "mout_hdmi", mout_hdmi_p, SRC_DISP1_0, 20, 1),
  247. MUX(none, "mout_audio0", mout_audio0_p, SRC_MAU, 0, 4),
  248. MUX(none, "mout_mmc0", mout_group1_p, SRC_FSYS, 0, 4),
  249. MUX(none, "mout_mmc1", mout_group1_p, SRC_FSYS, 4, 4),
  250. MUX(none, "mout_mmc2", mout_group1_p, SRC_FSYS, 8, 4),
  251. MUX(none, "mout_mmc3", mout_group1_p, SRC_FSYS, 12, 4),
  252. MUX(none, "mout_sata", mout_aclk200_p, SRC_FSYS, 24, 1),
  253. MUX(none, "mout_usb3", mout_usb3_p, SRC_FSYS, 28, 1),
  254. MUX(none, "mout_jpeg", mout_group1_p, SRC_GEN, 0, 4),
  255. MUX(none, "mout_uart0", mout_group1_p, SRC_PERIC0, 0, 4),
  256. MUX(none, "mout_uart1", mout_group1_p, SRC_PERIC0, 4, 4),
  257. MUX(none, "mout_uart2", mout_group1_p, SRC_PERIC0, 8, 4),
  258. MUX(none, "mout_uart3", mout_group1_p, SRC_PERIC0, 12, 4),
  259. MUX(none, "mout_pwm", mout_group1_p, SRC_PERIC0, 24, 4),
  260. MUX(none, "mout_audio1", mout_audio1_p, SRC_PERIC1, 0, 4),
  261. MUX(none, "mout_audio2", mout_audio2_p, SRC_PERIC1, 4, 4),
  262. MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIC1, 8, 2),
  263. MUX(none, "mout_spi0", mout_group1_p, SRC_PERIC1, 16, 4),
  264. MUX(none, "mout_spi1", mout_group1_p, SRC_PERIC1, 20, 4),
  265. MUX(none, "mout_spi2", mout_group1_p, SRC_PERIC1, 24, 4),
  266. };
  267. static struct samsung_div_clock exynos5250_div_clks[] __initdata = {
  268. DIV(none, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
  269. DIV(none, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
  270. DIV(none, "aclk66_pre", "sclk_mpll_user", DIV_TOP1, 24, 3),
  271. DIV(none, "aclk66", "aclk66_pre", DIV_TOP0, 0, 3),
  272. DIV(none, "aclk266", "sclk_mpll_user", DIV_TOP0, 16, 3),
  273. DIV(none, "aclk166", "mout_aclk166", DIV_TOP0, 8, 3),
  274. DIV(none, "aclk333", "mout_aclk333", DIV_TOP0, 20, 3),
  275. DIV(none, "aclk200", "mout_aclk200", DIV_TOP0, 12, 3),
  276. DIV(none, "div_cam_bayer", "mout_cam_bayer", DIV_GSCL, 12, 4),
  277. DIV(none, "div_cam0", "mout_cam0", DIV_GSCL, 16, 4),
  278. DIV(none, "div_cam1", "mout_cam1", DIV_GSCL, 20, 4),
  279. DIV(none, "div_gscl_wa", "mout_gscl_wa", DIV_GSCL, 24, 4),
  280. DIV(none, "div_gscl_wb", "mout_gscl_wb", DIV_GSCL, 28, 4),
  281. DIV(none, "div_fimd1", "mout_fimd1", DIV_DISP1_0, 0, 4),
  282. DIV(none, "div_mipi1", "mout_mipi1", DIV_DISP1_0, 16, 4),
  283. DIV(none, "div_dp", "mout_dp", DIV_DISP1_0, 24, 4),
  284. DIV(none, "div_jpeg", "mout_jpeg", DIV_GEN, 4, 4),
  285. DIV(none, "div_audio0", "mout_audio0", DIV_MAU, 0, 4),
  286. DIV(none, "div_pcm0", "sclk_audio0", DIV_MAU, 4, 8),
  287. DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
  288. DIV(none, "div_usb3", "mout_usb3", DIV_FSYS0, 24, 4),
  289. DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  290. DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  291. DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  292. DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
  293. DIV(none, "div_uart0", "mout_uart0", DIV_PERIC0, 0, 4),
  294. DIV(none, "div_uart1", "mout_uart1", DIV_PERIC0, 4, 4),
  295. DIV(none, "div_uart2", "mout_uart2", DIV_PERIC0, 8, 4),
  296. DIV(none, "div_uart3", "mout_uart3", DIV_PERIC0, 12, 4),
  297. DIV(none, "div_spi0", "mout_spi0", DIV_PERIC1, 0, 4),
  298. DIV(none, "div_spi1", "mout_spi1", DIV_PERIC1, 16, 4),
  299. DIV(none, "div_spi2", "mout_spi2", DIV_PERIC2, 0, 4),
  300. DIV(none, "div_pwm", "mout_pwm", DIV_PERIC3, 0, 4),
  301. DIV(none, "div_audio1", "mout_audio1", DIV_PERIC4, 0, 4),
  302. DIV(none, "div_pcm1", "sclk_audio1", DIV_PERIC4, 4, 8),
  303. DIV(none, "div_audio2", "mout_audio2", DIV_PERIC4, 16, 4),
  304. DIV(none, "div_pcm2", "sclk_audio2", DIV_PERIC4, 20, 8),
  305. DIV(div_i2s1, "div_i2s1", "sclk_audio1", DIV_PERIC5, 0, 6),
  306. DIV(div_i2s2, "div_i2s2", "sclk_audio2", DIV_PERIC5, 8, 6),
  307. DIV(sclk_pixel, "div_hdmi_pixel", "sclk_vpll", DIV_DISP1_0, 28, 4),
  308. DIV_A(none, "armclk", "div_arm", DIV_CPU0, 28, 3, "armclk"),
  309. DIV_F(none, "div_mipi1_pre", "div_mipi1",
  310. DIV_DISP1_0, 20, 4, CLK_SET_RATE_PARENT, 0),
  311. DIV_F(none, "div_mmc_pre0", "div_mmc0",
  312. DIV_FSYS1, 8, 8, CLK_SET_RATE_PARENT, 0),
  313. DIV_F(none, "div_mmc_pre1", "div_mmc1",
  314. DIV_FSYS1, 24, 8, CLK_SET_RATE_PARENT, 0),
  315. DIV_F(none, "div_mmc_pre2", "div_mmc2",
  316. DIV_FSYS2, 8, 8, CLK_SET_RATE_PARENT, 0),
  317. DIV_F(none, "div_mmc_pre3", "div_mmc3",
  318. DIV_FSYS2, 24, 8, CLK_SET_RATE_PARENT, 0),
  319. DIV_F(none, "div_spi_pre0", "div_spi0",
  320. DIV_PERIC1, 8, 8, CLK_SET_RATE_PARENT, 0),
  321. DIV_F(none, "div_spi_pre1", "div_spi1",
  322. DIV_PERIC1, 24, 8, CLK_SET_RATE_PARENT, 0),
  323. DIV_F(none, "div_spi_pre2", "div_spi2",
  324. DIV_PERIC2, 8, 8, CLK_SET_RATE_PARENT, 0),
  325. };
  326. static struct samsung_gate_clock exynos5250_gate_clks[] __initdata = {
  327. GATE(gscl0, "gscl0", "none", GATE_IP_GSCL, 0, 0, 0),
  328. GATE(gscl1, "gscl1", "none", GATE_IP_GSCL, 1, 0, 0),
  329. GATE(gscl2, "gscl2", "aclk266", GATE_IP_GSCL, 2, 0, 0),
  330. GATE(gscl3, "gscl3", "aclk266", GATE_IP_GSCL, 3, 0, 0),
  331. GATE(gscl_wa, "gscl_wa", "div_gscl_wa", GATE_IP_GSCL, 5, 0, 0),
  332. GATE(gscl_wb, "gscl_wb", "div_gscl_wb", GATE_IP_GSCL, 6, 0, 0),
  333. GATE(smmu_gscl0, "smmu_gscl0", "aclk266", GATE_IP_GSCL, 7, 0, 0),
  334. GATE(smmu_gscl1, "smmu_gscl1", "aclk266", GATE_IP_GSCL, 8, 0, 0),
  335. GATE(smmu_gscl2, "smmu_gscl2", "aclk266", GATE_IP_GSCL, 9, 0, 0),
  336. GATE(smmu_gscl3, "smmu_gscl3", "aclk266", GATE_IP_GSCL, 10, 0, 0),
  337. GATE(mfc, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
  338. GATE(smmu_mfcl, "smmu_mfcl", "aclk333", GATE_IP_MFC, 1, 0, 0),
  339. GATE(smmu_mfcr, "smmu_mfcr", "aclk333", GATE_IP_MFC, 2, 0, 0),
  340. GATE(rotator, "rotator", "aclk266", GATE_IP_GEN, 1, 0, 0),
  341. GATE(jpeg, "jpeg", "aclk166", GATE_IP_GEN, 2, 0, 0),
  342. GATE(mdma1, "mdma1", "aclk266", GATE_IP_GEN, 4, 0, 0),
  343. GATE(smmu_rotator, "smmu_rotator", "aclk266", GATE_IP_GEN, 6, 0, 0),
  344. GATE(smmu_jpeg, "smmu_jpeg", "aclk166", GATE_IP_GEN, 7, 0, 0),
  345. GATE(smmu_mdma1, "smmu_mdma1", "aclk266", GATE_IP_GEN, 9, 0, 0),
  346. GATE(pdma0, "pdma0", "aclk200", GATE_IP_FSYS, 1, 0, 0),
  347. GATE(pdma1, "pdma1", "aclk200", GATE_IP_FSYS, 2, 0, 0),
  348. GATE(sata, "sata", "aclk200", GATE_IP_FSYS, 6, 0, 0),
  349. GATE(usbotg, "usbotg", "aclk200", GATE_IP_FSYS, 7, 0, 0),
  350. GATE(mipi_hsi, "mipi_hsi", "aclk200", GATE_IP_FSYS, 8, 0, 0),
  351. GATE(sdmmc0, "sdmmc0", "aclk200", GATE_IP_FSYS, 12, 0, 0),
  352. GATE(sdmmc1, "sdmmc1", "aclk200", GATE_IP_FSYS, 13, 0, 0),
  353. GATE(sdmmc2, "sdmmc2", "aclk200", GATE_IP_FSYS, 14, 0, 0),
  354. GATE(sdmmc3, "sdmmc3", "aclk200", GATE_IP_FSYS, 15, 0, 0),
  355. GATE(sromc, "sromc", "aclk200", GATE_IP_FSYS, 17, 0, 0),
  356. GATE(usb2, "usb2", "aclk200", GATE_IP_FSYS, 18, 0, 0),
  357. GATE(usb3, "usb3", "aclk200", GATE_IP_FSYS, 19, 0, 0),
  358. GATE(sata_phyctrl, "sata_phyctrl", "aclk200", GATE_IP_FSYS, 24, 0, 0),
  359. GATE(sata_phyi2c, "sata_phyi2c", "aclk200", GATE_IP_FSYS, 25, 0, 0),
  360. GATE(uart0, "uart0", "aclk66", GATE_IP_PERIC, 0, 0, 0),
  361. GATE(uart1, "uart1", "aclk66", GATE_IP_PERIC, 1, 0, 0),
  362. GATE(uart2, "uart2", "aclk66", GATE_IP_PERIC, 2, 0, 0),
  363. GATE(uart3, "uart3", "aclk66", GATE_IP_PERIC, 3, 0, 0),
  364. GATE(uart4, "uart4", "aclk66", GATE_IP_PERIC, 4, 0, 0),
  365. GATE(i2c0, "i2c0", "aclk66", GATE_IP_PERIC, 6, 0, 0),
  366. GATE(i2c1, "i2c1", "aclk66", GATE_IP_PERIC, 7, 0, 0),
  367. GATE(i2c2, "i2c2", "aclk66", GATE_IP_PERIC, 8, 0, 0),
  368. GATE(i2c3, "i2c3", "aclk66", GATE_IP_PERIC, 9, 0, 0),
  369. GATE(i2c4, "i2c4", "aclk66", GATE_IP_PERIC, 10, 0, 0),
  370. GATE(i2c5, "i2c5", "aclk66", GATE_IP_PERIC, 11, 0, 0),
  371. GATE(i2c6, "i2c6", "aclk66", GATE_IP_PERIC, 12, 0, 0),
  372. GATE(i2c7, "i2c7", "aclk66", GATE_IP_PERIC, 13, 0, 0),
  373. GATE(i2c_hdmi, "i2c_hdmi", "aclk66", GATE_IP_PERIC, 14, 0, 0),
  374. GATE(adc, "adc", "aclk66", GATE_IP_PERIC, 15, 0, 0),
  375. GATE(spi0, "spi0", "aclk66", GATE_IP_PERIC, 16, 0, 0),
  376. GATE(spi1, "spi1", "aclk66", GATE_IP_PERIC, 17, 0, 0),
  377. GATE(spi2, "spi2", "aclk66", GATE_IP_PERIC, 18, 0, 0),
  378. GATE(i2s1, "i2s1", "aclk66", GATE_IP_PERIC, 20, 0, 0),
  379. GATE(i2s2, "i2s2", "aclk66", GATE_IP_PERIC, 21, 0, 0),
  380. GATE(pcm1, "pcm1", "aclk66", GATE_IP_PERIC, 22, 0, 0),
  381. GATE(pcm2, "pcm2", "aclk66", GATE_IP_PERIC, 23, 0, 0),
  382. GATE(pwm, "pwm", "aclk66", GATE_IP_PERIC, 24, 0, 0),
  383. GATE(spdif, "spdif", "aclk66", GATE_IP_PERIC, 26, 0, 0),
  384. GATE(ac97, "ac97", "aclk66", GATE_IP_PERIC, 27, 0, 0),
  385. GATE(hsi2c0, "hsi2c0", "aclk66", GATE_IP_PERIC, 28, 0, 0),
  386. GATE(hsi2c1, "hsi2c1", "aclk66", GATE_IP_PERIC, 29, 0, 0),
  387. GATE(hsi2c2, "hsi2c2", "aclk66", GATE_IP_PERIC, 30, 0, 0),
  388. GATE(hsi2c3, "hsi2c3", "aclk66", GATE_IP_PERIC, 31, 0, 0),
  389. GATE(chipid, "chipid", "aclk66", GATE_IP_PERIS, 0, 0, 0),
  390. GATE(sysreg, "sysreg", "aclk66", GATE_IP_PERIS, 1, 0, 0),
  391. GATE(pmu, "pmu", "aclk66", GATE_IP_PERIS, 2, CLK_IGNORE_UNUSED, 0),
  392. GATE(tzpc0, "tzpc0", "aclk66", GATE_IP_PERIS, 6, 0, 0),
  393. GATE(tzpc1, "tzpc1", "aclk66", GATE_IP_PERIS, 7, 0, 0),
  394. GATE(tzpc2, "tzpc2", "aclk66", GATE_IP_PERIS, 8, 0, 0),
  395. GATE(tzpc3, "tzpc3", "aclk66", GATE_IP_PERIS, 9, 0, 0),
  396. GATE(tzpc4, "tzpc4", "aclk66", GATE_IP_PERIS, 10, 0, 0),
  397. GATE(tzpc5, "tzpc5", "aclk66", GATE_IP_PERIS, 11, 0, 0),
  398. GATE(tzpc6, "tzpc6", "aclk66", GATE_IP_PERIS, 12, 0, 0),
  399. GATE(tzpc7, "tzpc7", "aclk66", GATE_IP_PERIS, 13, 0, 0),
  400. GATE(tzpc8, "tzpc8", "aclk66", GATE_IP_PERIS, 14, 0, 0),
  401. GATE(tzpc9, "tzpc9", "aclk66", GATE_IP_PERIS, 15, 0, 0),
  402. GATE(hdmi_cec, "hdmi_cec", "aclk66", GATE_IP_PERIS, 16, 0, 0),
  403. GATE(mct, "mct", "aclk66", GATE_IP_PERIS, 18, 0, 0),
  404. GATE(wdt, "wdt", "aclk66", GATE_IP_PERIS, 19, 0, 0),
  405. GATE(rtc, "rtc", "aclk66", GATE_IP_PERIS, 20, 0, 0),
  406. GATE(tmu, "tmu", "aclk66", GATE_IP_PERIS, 21, 0, 0),
  407. GATE(cmu_top, "cmu_top", "aclk66",
  408. GATE_IP_PERIS, 3, CLK_IGNORE_UNUSED, 0),
  409. GATE(cmu_core, "cmu_core", "aclk66",
  410. GATE_IP_PERIS, 4, CLK_IGNORE_UNUSED, 0),
  411. GATE(cmu_mem, "cmu_mem", "aclk66",
  412. GATE_IP_PERIS, 5, CLK_IGNORE_UNUSED, 0),
  413. GATE(sclk_cam_bayer, "sclk_cam_bayer", "div_cam_bayer",
  414. SRC_MASK_GSCL, 12, CLK_SET_RATE_PARENT, 0),
  415. GATE(sclk_cam0, "sclk_cam0", "div_cam0",
  416. SRC_MASK_GSCL, 16, CLK_SET_RATE_PARENT, 0),
  417. GATE(sclk_cam1, "sclk_cam1", "div_cam1",
  418. SRC_MASK_GSCL, 20, CLK_SET_RATE_PARENT, 0),
  419. GATE(sclk_gscl_wa, "sclk_gscl_wa", "div_gscl_wa",
  420. SRC_MASK_GSCL, 24, CLK_SET_RATE_PARENT, 0),
  421. GATE(sclk_gscl_wb, "sclk_gscl_wb", "div_gscl_wb",
  422. SRC_MASK_GSCL, 28, CLK_SET_RATE_PARENT, 0),
  423. GATE(sclk_fimd1, "sclk_fimd1", "div_fimd1",
  424. SRC_MASK_DISP1_0, 0, CLK_SET_RATE_PARENT, 0),
  425. GATE(sclk_mipi1, "sclk_mipi1", "div_mipi1",
  426. SRC_MASK_DISP1_0, 12, CLK_SET_RATE_PARENT, 0),
  427. GATE(sclk_dp, "sclk_dp", "div_dp",
  428. SRC_MASK_DISP1_0, 16, CLK_SET_RATE_PARENT, 0),
  429. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi",
  430. SRC_MASK_DISP1_0, 20, 0, 0),
  431. GATE(sclk_audio0, "sclk_audio0", "div_audio0",
  432. SRC_MASK_MAU, 0, CLK_SET_RATE_PARENT, 0),
  433. GATE(sclk_mmc0, "sclk_mmc0", "div_mmc_pre0",
  434. SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
  435. GATE(sclk_mmc1, "sclk_mmc1", "div_mmc_pre1",
  436. SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
  437. GATE(sclk_mmc2, "sclk_mmc2", "div_mmc_pre2",
  438. SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
  439. GATE(sclk_mmc3, "sclk_mmc3", "div_mmc_pre3",
  440. SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0),
  441. GATE(sclk_sata, "sclk_sata", "div_sata",
  442. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  443. GATE(sclk_usb3, "sclk_usb3", "div_usb3",
  444. SRC_MASK_FSYS, 28, CLK_SET_RATE_PARENT, 0),
  445. GATE(sclk_jpeg, "sclk_jpeg", "div_jpeg",
  446. SRC_MASK_GEN, 0, CLK_SET_RATE_PARENT, 0),
  447. GATE(sclk_uart0, "sclk_uart0", "div_uart0",
  448. SRC_MASK_PERIC0, 0, CLK_SET_RATE_PARENT, 0),
  449. GATE(sclk_uart1, "sclk_uart1", "div_uart1",
  450. SRC_MASK_PERIC0, 4, CLK_SET_RATE_PARENT, 0),
  451. GATE(sclk_uart2, "sclk_uart2", "div_uart2",
  452. SRC_MASK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
  453. GATE(sclk_uart3, "sclk_uart3", "div_uart3",
  454. SRC_MASK_PERIC0, 12, CLK_SET_RATE_PARENT, 0),
  455. GATE(sclk_pwm, "sclk_pwm", "div_pwm",
  456. SRC_MASK_PERIC0, 24, CLK_SET_RATE_PARENT, 0),
  457. GATE(sclk_audio1, "sclk_audio1", "div_audio1",
  458. SRC_MASK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
  459. GATE(sclk_audio2, "sclk_audio2", "div_audio2",
  460. SRC_MASK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
  461. GATE(sclk_spdif, "sclk_spdif", "mout_spdif",
  462. SRC_MASK_PERIC1, 4, 0, 0),
  463. GATE(sclk_spi0, "sclk_spi0", "div_spi_pre0",
  464. SRC_MASK_PERIC1, 16, CLK_SET_RATE_PARENT, 0),
  465. GATE(sclk_spi1, "sclk_spi1", "div_spi_pre1",
  466. SRC_MASK_PERIC1, 20, CLK_SET_RATE_PARENT, 0),
  467. GATE(sclk_spi2, "sclk_spi2", "div_spi_pre2",
  468. SRC_MASK_PERIC1, 24, CLK_SET_RATE_PARENT, 0),
  469. GATE(fimd1, "fimd1", "aclk200", GATE_IP_DISP1, 0, 0, 0),
  470. GATE(mie1, "mie1", "aclk200", GATE_IP_DISP1, 1, 0, 0),
  471. GATE(dsim0, "dsim0", "aclk200", GATE_IP_DISP1, 3, 0, 0),
  472. GATE(dp, "dp", "aclk200", GATE_IP_DISP1, 4, 0, 0),
  473. GATE(mixer, "mixer", "mout_aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
  474. GATE(hdmi, "hdmi", "mout_aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
  475. GATE(g2d, "g2d", "aclk200", GATE_IP_ACP, 3, 0, 0),
  476. };
  477. static struct samsung_pll_rate_table vpll_24mhz_tbl[] __initdata = {
  478. /* sorted in descending order */
  479. /* PLL_36XX_RATE(rate, m, p, s, k) */
  480. PLL_36XX_RATE(266000000, 266, 3, 3, 0),
  481. /* Not in UM, but need for eDP on snow */
  482. PLL_36XX_RATE(70500000, 94, 2, 4, 0),
  483. { },
  484. };
  485. static struct samsung_pll_rate_table epll_24mhz_tbl[] __initdata = {
  486. /* sorted in descending order */
  487. /* PLL_36XX_RATE(rate, m, p, s, k) */
  488. PLL_36XX_RATE(192000000, 64, 2, 2, 0),
  489. PLL_36XX_RATE(180633600, 90, 3, 2, 20762),
  490. PLL_36XX_RATE(180000000, 90, 3, 2, 0),
  491. PLL_36XX_RATE(73728000, 98, 2, 4, 19923),
  492. PLL_36XX_RATE(67737600, 90, 2, 4, 20762),
  493. PLL_36XX_RATE(49152000, 98, 3, 4, 19923),
  494. PLL_36XX_RATE(45158400, 90, 3, 4, 20762),
  495. PLL_36XX_RATE(32768000, 131, 3, 5, 4719),
  496. { },
  497. };
  498. static struct samsung_pll_clock exynos5250_plls[nr_plls] __initdata = {
  499. [apll] = PLL_A(pll_35xx, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
  500. APLL_CON0, "fout_apll", NULL),
  501. [mpll] = PLL_A(pll_35xx, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
  502. MPLL_CON0, "fout_mpll", NULL),
  503. [bpll] = PLL(pll_35xx, fout_bpll, "fout_bpll", "fin_pll", BPLL_LOCK,
  504. BPLL_CON0, NULL),
  505. [gpll] = PLL(pll_35xx, fout_gpll, "fout_gpll", "fin_pll", GPLL_LOCK,
  506. GPLL_CON0, NULL),
  507. [cpll] = PLL(pll_35xx, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
  508. CPLL_CON0, NULL),
  509. [epll] = PLL(pll_36xx, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
  510. EPLL_CON0, NULL),
  511. [vpll] = PLL(pll_36xx, fout_vpll, "fout_vpll", "mout_vpllsrc",
  512. VPLL_LOCK, VPLL_CON0, NULL),
  513. };
  514. static struct of_device_id ext_clk_match[] __initdata = {
  515. { .compatible = "samsung,clock-xxti", .data = (void *)0, },
  516. { },
  517. };
  518. /* register exynox5250 clocks */
  519. static void __init exynos5250_clk_init(struct device_node *np)
  520. {
  521. void __iomem *reg_base;
  522. if (np) {
  523. reg_base = of_iomap(np, 0);
  524. if (!reg_base)
  525. panic("%s: failed to map registers\n", __func__);
  526. } else {
  527. panic("%s: unable to determine soc\n", __func__);
  528. }
  529. samsung_clk_init(np, reg_base, nr_clks,
  530. exynos5250_clk_regs, ARRAY_SIZE(exynos5250_clk_regs),
  531. NULL, 0);
  532. samsung_clk_of_register_fixed_ext(exynos5250_fixed_rate_ext_clks,
  533. ARRAY_SIZE(exynos5250_fixed_rate_ext_clks),
  534. ext_clk_match);
  535. samsung_clk_register_mux(exynos5250_pll_pmux_clks,
  536. ARRAY_SIZE(exynos5250_pll_pmux_clks));
  537. if (_get_rate("fin_pll") == 24 * MHZ)
  538. exynos5250_plls[epll].rate_table = epll_24mhz_tbl;
  539. if (_get_rate("mout_vpllsrc") == 24 * MHZ)
  540. exynos5250_plls[vpll].rate_table = vpll_24mhz_tbl;
  541. samsung_clk_register_pll(exynos5250_plls, ARRAY_SIZE(exynos5250_plls),
  542. reg_base);
  543. samsung_clk_register_fixed_rate(exynos5250_fixed_rate_clks,
  544. ARRAY_SIZE(exynos5250_fixed_rate_clks));
  545. samsung_clk_register_fixed_factor(exynos5250_fixed_factor_clks,
  546. ARRAY_SIZE(exynos5250_fixed_factor_clks));
  547. samsung_clk_register_mux(exynos5250_mux_clks,
  548. ARRAY_SIZE(exynos5250_mux_clks));
  549. samsung_clk_register_div(exynos5250_div_clks,
  550. ARRAY_SIZE(exynos5250_div_clks));
  551. samsung_clk_register_gate(exynos5250_gate_clks,
  552. ARRAY_SIZE(exynos5250_gate_clks));
  553. pr_info("Exynos5250: clock setup completed, armclk=%ld\n",
  554. _get_rate("armclk"));
  555. }
  556. CLK_OF_DECLARE(exynos5250_clk, "samsung,exynos5250-clock", exynos5250_clk_init);