setup.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * arch/xtensa/kernel/setup.c
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995 Linus Torvalds
  9. * Copyright (C) 2001 - 2005 Tensilica Inc.
  10. *
  11. * Chris Zankel <chris@zankel.net>
  12. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  13. * Kevin Chea
  14. * Marc Gauthier<marc@tensilica.com> <marc@alumni.uwaterloo.ca>
  15. */
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/kernel.h>
  23. #ifdef CONFIG_OF
  24. #include <linux/of_fdt.h>
  25. #include <linux/of_platform.h>
  26. #endif
  27. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  28. # include <linux/console.h>
  29. #endif
  30. #ifdef CONFIG_RTC
  31. # include <linux/timex.h>
  32. #endif
  33. #ifdef CONFIG_PROC_FS
  34. # include <linux/seq_file.h>
  35. #endif
  36. #include <asm/bootparam.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/processor.h>
  39. #include <asm/timex.h>
  40. #include <asm/platform.h>
  41. #include <asm/page.h>
  42. #include <asm/setup.h>
  43. #include <asm/param.h>
  44. #include <asm/traps.h>
  45. #include <platform/hardware.h>
  46. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  47. struct screen_info screen_info = { 0, 24, 0, 0, 0, 80, 0, 0, 0, 24, 1, 16};
  48. #endif
  49. #ifdef CONFIG_BLK_DEV_FD
  50. extern struct fd_ops no_fd_ops;
  51. struct fd_ops *fd_ops;
  52. #endif
  53. extern struct rtc_ops no_rtc_ops;
  54. struct rtc_ops *rtc_ops;
  55. #ifdef CONFIG_BLK_DEV_INITRD
  56. extern void *initrd_start;
  57. extern void *initrd_end;
  58. int initrd_is_mapped = 0;
  59. extern int initrd_below_start_ok;
  60. #endif
  61. #ifdef CONFIG_OF
  62. extern u32 __dtb_start[];
  63. void *dtb_start = __dtb_start;
  64. #endif
  65. unsigned char aux_device_present;
  66. extern unsigned long loops_per_jiffy;
  67. /* Command line specified as configuration option. */
  68. static char __initdata command_line[COMMAND_LINE_SIZE];
  69. #ifdef CONFIG_CMDLINE_BOOL
  70. static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
  71. #endif
  72. sysmem_info_t __initdata sysmem;
  73. #ifdef CONFIG_MMU
  74. extern void init_mmu(void);
  75. #else
  76. static inline void init_mmu(void) { }
  77. #endif
  78. extern int mem_reserve(unsigned long, unsigned long, int);
  79. extern void bootmem_init(void);
  80. extern void zones_init(void);
  81. /*
  82. * Boot parameter parsing.
  83. *
  84. * The Xtensa port uses a list of variable-sized tags to pass data to
  85. * the kernel. The first tag must be a BP_TAG_FIRST tag for the list
  86. * to be recognised. The list is terminated with a zero-sized
  87. * BP_TAG_LAST tag.
  88. */
  89. typedef struct tagtable {
  90. u32 tag;
  91. int (*parse)(const bp_tag_t*);
  92. } tagtable_t;
  93. #define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
  94. __attribute__((used, section(".taglist"))) = { tag, fn }
  95. /* parse current tag */
  96. static int __init add_sysmem_bank(unsigned long type, unsigned long start,
  97. unsigned long end)
  98. {
  99. if (sysmem.nr_banks >= SYSMEM_BANKS_MAX) {
  100. printk(KERN_WARNING
  101. "Ignoring memory bank 0x%08lx size %ldKB\n",
  102. start, end - start);
  103. return -EINVAL;
  104. }
  105. sysmem.bank[sysmem.nr_banks].type = type;
  106. sysmem.bank[sysmem.nr_banks].start = PAGE_ALIGN(start);
  107. sysmem.bank[sysmem.nr_banks].end = end & PAGE_MASK;
  108. sysmem.nr_banks++;
  109. return 0;
  110. }
  111. static int __init parse_tag_mem(const bp_tag_t *tag)
  112. {
  113. meminfo_t *mi = (meminfo_t *)(tag->data);
  114. if (mi->type != MEMORY_TYPE_CONVENTIONAL)
  115. return -1;
  116. return add_sysmem_bank(mi->type, mi->start, mi->end);
  117. }
  118. __tagtable(BP_TAG_MEMORY, parse_tag_mem);
  119. #ifdef CONFIG_BLK_DEV_INITRD
  120. static int __init parse_tag_initrd(const bp_tag_t* tag)
  121. {
  122. meminfo_t* mi;
  123. mi = (meminfo_t*)(tag->data);
  124. initrd_start = __va(mi->start);
  125. initrd_end = __va(mi->end);
  126. return 0;
  127. }
  128. __tagtable(BP_TAG_INITRD, parse_tag_initrd);
  129. #ifdef CONFIG_OF
  130. static int __init parse_tag_fdt(const bp_tag_t *tag)
  131. {
  132. dtb_start = __va(tag->data[0]);
  133. return 0;
  134. }
  135. __tagtable(BP_TAG_FDT, parse_tag_fdt);
  136. void __init early_init_dt_setup_initrd_arch(u64 start, u64 end)
  137. {
  138. initrd_start = (void *)__va(start);
  139. initrd_end = (void *)__va(end);
  140. initrd_below_start_ok = 1;
  141. }
  142. #endif /* CONFIG_OF */
  143. #endif /* CONFIG_BLK_DEV_INITRD */
  144. static int __init parse_tag_cmdline(const bp_tag_t* tag)
  145. {
  146. strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
  147. return 0;
  148. }
  149. __tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
  150. static int __init parse_bootparam(const bp_tag_t* tag)
  151. {
  152. extern tagtable_t __tagtable_begin, __tagtable_end;
  153. tagtable_t *t;
  154. /* Boot parameters must start with a BP_TAG_FIRST tag. */
  155. if (tag->id != BP_TAG_FIRST) {
  156. printk(KERN_WARNING "Invalid boot parameters!\n");
  157. return 0;
  158. }
  159. tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
  160. /* Parse all tags. */
  161. while (tag != NULL && tag->id != BP_TAG_LAST) {
  162. for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
  163. if (tag->id == t->tag) {
  164. t->parse(tag);
  165. break;
  166. }
  167. }
  168. if (t == &__tagtable_end)
  169. printk(KERN_WARNING "Ignoring tag "
  170. "0x%08x\n", tag->id);
  171. tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
  172. }
  173. return 0;
  174. }
  175. #ifdef CONFIG_OF
  176. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  177. {
  178. size &= PAGE_MASK;
  179. add_sysmem_bank(MEMORY_TYPE_CONVENTIONAL, base, base + size);
  180. }
  181. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  182. {
  183. return __alloc_bootmem(size, align, 0);
  184. }
  185. void __init early_init_devtree(void *params)
  186. {
  187. /* Setup flat device-tree pointer */
  188. initial_boot_params = params;
  189. /* Retrieve various informations from the /chosen node of the
  190. * device-tree, including the platform type, initrd location and
  191. * size, TCE reserve, and more ...
  192. */
  193. if (!command_line[0])
  194. of_scan_flat_dt(early_init_dt_scan_chosen, command_line);
  195. /* Scan memory nodes and rebuild MEMBLOCKs */
  196. of_scan_flat_dt(early_init_dt_scan_root, NULL);
  197. if (sysmem.nr_banks == 0)
  198. of_scan_flat_dt(early_init_dt_scan_memory, NULL);
  199. }
  200. static void __init copy_devtree(void)
  201. {
  202. void *alloc = early_init_dt_alloc_memory_arch(
  203. be32_to_cpu(initial_boot_params->totalsize), 8);
  204. if (alloc) {
  205. memcpy(alloc, initial_boot_params,
  206. be32_to_cpu(initial_boot_params->totalsize));
  207. initial_boot_params = alloc;
  208. }
  209. }
  210. static int __init xtensa_device_probe(void)
  211. {
  212. of_platform_populate(NULL, NULL, NULL, NULL);
  213. return 0;
  214. }
  215. device_initcall(xtensa_device_probe);
  216. #endif /* CONFIG_OF */
  217. /*
  218. * Initialize architecture. (Early stage)
  219. */
  220. void __init init_arch(bp_tag_t *bp_start)
  221. {
  222. sysmem.nr_banks = 0;
  223. /* Parse boot parameters */
  224. if (bp_start)
  225. parse_bootparam(bp_start);
  226. #ifdef CONFIG_OF
  227. early_init_devtree(dtb_start);
  228. #endif
  229. if (sysmem.nr_banks == 0) {
  230. sysmem.nr_banks = 1;
  231. sysmem.bank[0].start = PLATFORM_DEFAULT_MEM_START;
  232. sysmem.bank[0].end = PLATFORM_DEFAULT_MEM_START
  233. + PLATFORM_DEFAULT_MEM_SIZE;
  234. }
  235. #ifdef CONFIG_CMDLINE_BOOL
  236. if (!command_line[0])
  237. strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
  238. #endif
  239. /* Early hook for platforms */
  240. platform_init(bp_start);
  241. /* Initialize MMU. */
  242. init_mmu();
  243. }
  244. /*
  245. * Initialize system. Setup memory and reserve regions.
  246. */
  247. extern char _end;
  248. extern char _stext;
  249. extern char _WindowVectors_text_start;
  250. extern char _WindowVectors_text_end;
  251. extern char _DebugInterruptVector_literal_start;
  252. extern char _DebugInterruptVector_text_end;
  253. extern char _KernelExceptionVector_literal_start;
  254. extern char _KernelExceptionVector_text_end;
  255. extern char _UserExceptionVector_literal_start;
  256. extern char _UserExceptionVector_text_end;
  257. extern char _DoubleExceptionVector_literal_start;
  258. extern char _DoubleExceptionVector_text_end;
  259. #if XCHAL_EXCM_LEVEL >= 2
  260. extern char _Level2InterruptVector_text_start;
  261. extern char _Level2InterruptVector_text_end;
  262. #endif
  263. #if XCHAL_EXCM_LEVEL >= 3
  264. extern char _Level3InterruptVector_text_start;
  265. extern char _Level3InterruptVector_text_end;
  266. #endif
  267. #if XCHAL_EXCM_LEVEL >= 4
  268. extern char _Level4InterruptVector_text_start;
  269. extern char _Level4InterruptVector_text_end;
  270. #endif
  271. #if XCHAL_EXCM_LEVEL >= 5
  272. extern char _Level5InterruptVector_text_start;
  273. extern char _Level5InterruptVector_text_end;
  274. #endif
  275. #if XCHAL_EXCM_LEVEL >= 6
  276. extern char _Level6InterruptVector_text_start;
  277. extern char _Level6InterruptVector_text_end;
  278. #endif
  279. #ifdef CONFIG_S32C1I_SELFTEST
  280. #if XCHAL_HAVE_S32C1I
  281. static int __initdata rcw_word, rcw_probe_pc, rcw_exc;
  282. /*
  283. * Basic atomic compare-and-swap, that records PC of S32C1I for probing.
  284. *
  285. * If *v == cmp, set *v = set. Return previous *v.
  286. */
  287. static inline int probed_compare_swap(int *v, int cmp, int set)
  288. {
  289. int tmp;
  290. __asm__ __volatile__(
  291. " movi %1, 1f\n"
  292. " s32i %1, %4, 0\n"
  293. " wsr %2, scompare1\n"
  294. "1: s32c1i %0, %3, 0\n"
  295. : "=a" (set), "=&a" (tmp)
  296. : "a" (cmp), "a" (v), "a" (&rcw_probe_pc), "0" (set)
  297. : "memory"
  298. );
  299. return set;
  300. }
  301. /* Handle probed exception */
  302. void __init do_probed_exception(struct pt_regs *regs, unsigned long exccause)
  303. {
  304. if (regs->pc == rcw_probe_pc) { /* exception on s32c1i ? */
  305. regs->pc += 3; /* skip the s32c1i instruction */
  306. rcw_exc = exccause;
  307. } else {
  308. do_unhandled(regs, exccause);
  309. }
  310. }
  311. /* Simple test of S32C1I (soc bringup assist) */
  312. void __init check_s32c1i(void)
  313. {
  314. int n, cause1, cause2;
  315. void *handbus, *handdata, *handaddr; /* temporarily saved handlers */
  316. rcw_probe_pc = 0;
  317. handbus = trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR,
  318. do_probed_exception);
  319. handdata = trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR,
  320. do_probed_exception);
  321. handaddr = trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR,
  322. do_probed_exception);
  323. /* First try an S32C1I that does not store: */
  324. rcw_exc = 0;
  325. rcw_word = 1;
  326. n = probed_compare_swap(&rcw_word, 0, 2);
  327. cause1 = rcw_exc;
  328. /* took exception? */
  329. if (cause1 != 0) {
  330. /* unclean exception? */
  331. if (n != 2 || rcw_word != 1)
  332. panic("S32C1I exception error");
  333. } else if (rcw_word != 1 || n != 1) {
  334. panic("S32C1I compare error");
  335. }
  336. /* Then an S32C1I that stores: */
  337. rcw_exc = 0;
  338. rcw_word = 0x1234567;
  339. n = probed_compare_swap(&rcw_word, 0x1234567, 0xabcde);
  340. cause2 = rcw_exc;
  341. if (cause2 != 0) {
  342. /* unclean exception? */
  343. if (n != 0xabcde || rcw_word != 0x1234567)
  344. panic("S32C1I exception error (b)");
  345. } else if (rcw_word != 0xabcde || n != 0x1234567) {
  346. panic("S32C1I store error");
  347. }
  348. /* Verify consistency of exceptions: */
  349. if (cause1 || cause2) {
  350. pr_warn("S32C1I took exception %d, %d\n", cause1, cause2);
  351. /* If emulation of S32C1I upon bus error gets implemented,
  352. we can get rid of this panic for single core (not SMP) */
  353. panic("S32C1I exceptions not currently supported");
  354. }
  355. if (cause1 != cause2)
  356. panic("inconsistent S32C1I exceptions");
  357. trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, handbus);
  358. trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, handdata);
  359. trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, handaddr);
  360. }
  361. #else /* XCHAL_HAVE_S32C1I */
  362. /* This condition should not occur with a commercially deployed processor.
  363. Display reminder for early engr test or demo chips / FPGA bitstreams */
  364. void __init check_s32c1i(void)
  365. {
  366. pr_warn("Processor configuration lacks atomic compare-and-swap support!\n");
  367. }
  368. #endif /* XCHAL_HAVE_S32C1I */
  369. #else /* CONFIG_S32C1I_SELFTEST */
  370. void __init check_s32c1i(void)
  371. {
  372. }
  373. #endif /* CONFIG_S32C1I_SELFTEST */
  374. void __init setup_arch(char **cmdline_p)
  375. {
  376. strlcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
  377. *cmdline_p = command_line;
  378. check_s32c1i();
  379. /* Reserve some memory regions */
  380. #ifdef CONFIG_BLK_DEV_INITRD
  381. if (initrd_start < initrd_end) {
  382. initrd_is_mapped = mem_reserve(__pa(initrd_start),
  383. __pa(initrd_end), 0);
  384. initrd_below_start_ok = 1;
  385. } else {
  386. initrd_start = 0;
  387. }
  388. #endif
  389. mem_reserve(__pa(&_stext),__pa(&_end), 1);
  390. mem_reserve(__pa(&_WindowVectors_text_start),
  391. __pa(&_WindowVectors_text_end), 0);
  392. mem_reserve(__pa(&_DebugInterruptVector_literal_start),
  393. __pa(&_DebugInterruptVector_text_end), 0);
  394. mem_reserve(__pa(&_KernelExceptionVector_literal_start),
  395. __pa(&_KernelExceptionVector_text_end), 0);
  396. mem_reserve(__pa(&_UserExceptionVector_literal_start),
  397. __pa(&_UserExceptionVector_text_end), 0);
  398. mem_reserve(__pa(&_DoubleExceptionVector_literal_start),
  399. __pa(&_DoubleExceptionVector_text_end), 0);
  400. #if XCHAL_EXCM_LEVEL >= 2
  401. mem_reserve(__pa(&_Level2InterruptVector_text_start),
  402. __pa(&_Level2InterruptVector_text_end), 0);
  403. #endif
  404. #if XCHAL_EXCM_LEVEL >= 3
  405. mem_reserve(__pa(&_Level3InterruptVector_text_start),
  406. __pa(&_Level3InterruptVector_text_end), 0);
  407. #endif
  408. #if XCHAL_EXCM_LEVEL >= 4
  409. mem_reserve(__pa(&_Level4InterruptVector_text_start),
  410. __pa(&_Level4InterruptVector_text_end), 0);
  411. #endif
  412. #if XCHAL_EXCM_LEVEL >= 5
  413. mem_reserve(__pa(&_Level5InterruptVector_text_start),
  414. __pa(&_Level5InterruptVector_text_end), 0);
  415. #endif
  416. #if XCHAL_EXCM_LEVEL >= 6
  417. mem_reserve(__pa(&_Level6InterruptVector_text_start),
  418. __pa(&_Level6InterruptVector_text_end), 0);
  419. #endif
  420. bootmem_init();
  421. #ifdef CONFIG_OF
  422. copy_devtree();
  423. unflatten_device_tree();
  424. #endif
  425. platform_setup(cmdline_p);
  426. paging_init();
  427. zones_init();
  428. #ifdef CONFIG_VT
  429. # if defined(CONFIG_VGA_CONSOLE)
  430. conswitchp = &vga_con;
  431. # elif defined(CONFIG_DUMMY_CONSOLE)
  432. conswitchp = &dummy_con;
  433. # endif
  434. #endif
  435. #ifdef CONFIG_PCI
  436. platform_pcibios_init();
  437. #endif
  438. }
  439. void machine_restart(char * cmd)
  440. {
  441. platform_restart();
  442. }
  443. void machine_halt(void)
  444. {
  445. platform_halt();
  446. while (1);
  447. }
  448. void machine_power_off(void)
  449. {
  450. platform_power_off();
  451. while (1);
  452. }
  453. #ifdef CONFIG_PROC_FS
  454. /*
  455. * Display some core information through /proc/cpuinfo.
  456. */
  457. static int
  458. c_show(struct seq_file *f, void *slot)
  459. {
  460. /* high-level stuff */
  461. seq_printf(f,"processor\t: 0\n"
  462. "vendor_id\t: Tensilica\n"
  463. "model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
  464. "core ID\t\t: " XCHAL_CORE_ID "\n"
  465. "build ID\t: 0x%x\n"
  466. "byte order\t: %s\n"
  467. "cpu MHz\t\t: %lu.%02lu\n"
  468. "bogomips\t: %lu.%02lu\n",
  469. XCHAL_BUILD_UNIQUE_ID,
  470. XCHAL_HAVE_BE ? "big" : "little",
  471. ccount_freq/1000000,
  472. (ccount_freq/10000) % 100,
  473. loops_per_jiffy/(500000/HZ),
  474. (loops_per_jiffy/(5000/HZ)) % 100);
  475. seq_printf(f,"flags\t\t: "
  476. #if XCHAL_HAVE_NMI
  477. "nmi "
  478. #endif
  479. #if XCHAL_HAVE_DEBUG
  480. "debug "
  481. # if XCHAL_HAVE_OCD
  482. "ocd "
  483. # endif
  484. #endif
  485. #if XCHAL_HAVE_DENSITY
  486. "density "
  487. #endif
  488. #if XCHAL_HAVE_BOOLEANS
  489. "boolean "
  490. #endif
  491. #if XCHAL_HAVE_LOOPS
  492. "loop "
  493. #endif
  494. #if XCHAL_HAVE_NSA
  495. "nsa "
  496. #endif
  497. #if XCHAL_HAVE_MINMAX
  498. "minmax "
  499. #endif
  500. #if XCHAL_HAVE_SEXT
  501. "sext "
  502. #endif
  503. #if XCHAL_HAVE_CLAMPS
  504. "clamps "
  505. #endif
  506. #if XCHAL_HAVE_MAC16
  507. "mac16 "
  508. #endif
  509. #if XCHAL_HAVE_MUL16
  510. "mul16 "
  511. #endif
  512. #if XCHAL_HAVE_MUL32
  513. "mul32 "
  514. #endif
  515. #if XCHAL_HAVE_MUL32_HIGH
  516. "mul32h "
  517. #endif
  518. #if XCHAL_HAVE_FP
  519. "fpu "
  520. #endif
  521. #if XCHAL_HAVE_S32C1I
  522. "s32c1i "
  523. #endif
  524. "\n");
  525. /* Registers. */
  526. seq_printf(f,"physical aregs\t: %d\n"
  527. "misc regs\t: %d\n"
  528. "ibreak\t\t: %d\n"
  529. "dbreak\t\t: %d\n",
  530. XCHAL_NUM_AREGS,
  531. XCHAL_NUM_MISC_REGS,
  532. XCHAL_NUM_IBREAK,
  533. XCHAL_NUM_DBREAK);
  534. /* Interrupt. */
  535. seq_printf(f,"num ints\t: %d\n"
  536. "ext ints\t: %d\n"
  537. "int levels\t: %d\n"
  538. "timers\t\t: %d\n"
  539. "debug level\t: %d\n",
  540. XCHAL_NUM_INTERRUPTS,
  541. XCHAL_NUM_EXTINTERRUPTS,
  542. XCHAL_NUM_INTLEVELS,
  543. XCHAL_NUM_TIMERS,
  544. XCHAL_DEBUGLEVEL);
  545. /* Cache */
  546. seq_printf(f,"icache line size: %d\n"
  547. "icache ways\t: %d\n"
  548. "icache size\t: %d\n"
  549. "icache flags\t: "
  550. #if XCHAL_ICACHE_LINE_LOCKABLE
  551. "lock "
  552. #endif
  553. "\n"
  554. "dcache line size: %d\n"
  555. "dcache ways\t: %d\n"
  556. "dcache size\t: %d\n"
  557. "dcache flags\t: "
  558. #if XCHAL_DCACHE_IS_WRITEBACK
  559. "writeback "
  560. #endif
  561. #if XCHAL_DCACHE_LINE_LOCKABLE
  562. "lock "
  563. #endif
  564. "\n",
  565. XCHAL_ICACHE_LINESIZE,
  566. XCHAL_ICACHE_WAYS,
  567. XCHAL_ICACHE_SIZE,
  568. XCHAL_DCACHE_LINESIZE,
  569. XCHAL_DCACHE_WAYS,
  570. XCHAL_DCACHE_SIZE);
  571. return 0;
  572. }
  573. /*
  574. * We show only CPU #0 info.
  575. */
  576. static void *
  577. c_start(struct seq_file *f, loff_t *pos)
  578. {
  579. return (void *) ((*pos == 0) ? (void *)1 : NULL);
  580. }
  581. static void *
  582. c_next(struct seq_file *f, void *v, loff_t *pos)
  583. {
  584. return NULL;
  585. }
  586. static void
  587. c_stop(struct seq_file *f, void *v)
  588. {
  589. }
  590. const struct seq_operations cpuinfo_op =
  591. {
  592. start: c_start,
  593. next: c_next,
  594. stop: c_stop,
  595. show: c_show
  596. };
  597. #endif /* CONFIG_PROC_FS */