entry_64.S 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. */
  20. #include <linux/errno.h>
  21. #include <asm/unistd.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/thread_info.h>
  26. #include <asm/ppc_asm.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cputable.h>
  29. #include <asm/firmware.h>
  30. #include <asm/bug.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/irqflags.h>
  33. #include <asm/ftrace.h>
  34. #include <asm/hw_irq.h>
  35. #include <asm/context_tracking.h>
  36. /*
  37. * System calls.
  38. */
  39. .section ".toc","aw"
  40. .SYS_CALL_TABLE:
  41. .tc .sys_call_table[TC],.sys_call_table
  42. /* This value is used to mark exception frames on the stack. */
  43. exception_marker:
  44. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  45. .section ".text"
  46. .align 7
  47. #undef SHOW_SYSCALLS
  48. .globl system_call_common
  49. system_call_common:
  50. andi. r10,r12,MSR_PR
  51. mr r10,r1
  52. addi r1,r1,-INT_FRAME_SIZE
  53. beq- 1f
  54. ld r1,PACAKSAVE(r13)
  55. 1: std r10,0(r1)
  56. std r11,_NIP(r1)
  57. std r12,_MSR(r1)
  58. std r0,GPR0(r1)
  59. std r10,GPR1(r1)
  60. beq 2f /* if from kernel mode */
  61. ACCOUNT_CPU_USER_ENTRY(r10, r11)
  62. 2: std r2,GPR2(r1)
  63. std r3,GPR3(r1)
  64. mfcr r2
  65. std r4,GPR4(r1)
  66. std r5,GPR5(r1)
  67. std r6,GPR6(r1)
  68. std r7,GPR7(r1)
  69. std r8,GPR8(r1)
  70. li r11,0
  71. std r11,GPR9(r1)
  72. std r11,GPR10(r1)
  73. std r11,GPR11(r1)
  74. std r11,GPR12(r1)
  75. std r11,_XER(r1)
  76. std r11,_CTR(r1)
  77. std r9,GPR13(r1)
  78. mflr r10
  79. /*
  80. * This clears CR0.SO (bit 28), which is the error indication on
  81. * return from this system call.
  82. */
  83. rldimi r2,r11,28,(63-28)
  84. li r11,0xc01
  85. std r10,_LINK(r1)
  86. std r11,_TRAP(r1)
  87. std r3,ORIG_GPR3(r1)
  88. std r2,_CCR(r1)
  89. ld r2,PACATOC(r13)
  90. addi r9,r1,STACK_FRAME_OVERHEAD
  91. ld r11,exception_marker@toc(r2)
  92. std r11,-16(r9) /* "regshere" marker */
  93. #if defined(CONFIG_VIRT_CPU_ACCOUNTING_NATIVE) && defined(CONFIG_PPC_SPLPAR)
  94. BEGIN_FW_FTR_SECTION
  95. beq 33f
  96. /* if from user, see if there are any DTL entries to process */
  97. ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
  98. ld r11,PACA_DTL_RIDX(r13) /* get log read index */
  99. addi r10,r10,LPPACA_DTLIDX
  100. LDX_BE r10,0,r10 /* get log write index */
  101. cmpd cr1,r11,r10
  102. beq+ cr1,33f
  103. bl .accumulate_stolen_time
  104. REST_GPR(0,r1)
  105. REST_4GPRS(3,r1)
  106. REST_2GPRS(7,r1)
  107. addi r9,r1,STACK_FRAME_OVERHEAD
  108. 33:
  109. END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
  110. #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE && CONFIG_PPC_SPLPAR */
  111. /*
  112. * A syscall should always be called with interrupts enabled
  113. * so we just unconditionally hard-enable here. When some kind
  114. * of irq tracing is used, we additionally check that condition
  115. * is correct
  116. */
  117. #if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
  118. lbz r10,PACASOFTIRQEN(r13)
  119. xori r10,r10,1
  120. 1: tdnei r10,0
  121. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  122. #endif
  123. #ifdef CONFIG_PPC_BOOK3E
  124. wrteei 1
  125. #else
  126. ld r11,PACAKMSR(r13)
  127. ori r11,r11,MSR_EE
  128. mtmsrd r11,1
  129. #endif /* CONFIG_PPC_BOOK3E */
  130. /* We do need to set SOFTE in the stack frame or the return
  131. * from interrupt will be painful
  132. */
  133. li r10,1
  134. std r10,SOFTE(r1)
  135. #ifdef SHOW_SYSCALLS
  136. bl .do_show_syscall
  137. REST_GPR(0,r1)
  138. REST_4GPRS(3,r1)
  139. REST_2GPRS(7,r1)
  140. addi r9,r1,STACK_FRAME_OVERHEAD
  141. #endif
  142. CURRENT_THREAD_INFO(r11, r1)
  143. ld r10,TI_FLAGS(r11)
  144. andi. r11,r10,_TIF_SYSCALL_T_OR_A
  145. bne syscall_dotrace
  146. .Lsyscall_dotrace_cont:
  147. cmpldi 0,r0,NR_syscalls
  148. bge- syscall_enosys
  149. system_call: /* label this so stack traces look sane */
  150. /*
  151. * Need to vector to 32 Bit or default sys_call_table here,
  152. * based on caller's run-mode / personality.
  153. */
  154. ld r11,.SYS_CALL_TABLE@toc(2)
  155. andi. r10,r10,_TIF_32BIT
  156. beq 15f
  157. addi r11,r11,8 /* use 32-bit syscall entries */
  158. clrldi r3,r3,32
  159. clrldi r4,r4,32
  160. clrldi r5,r5,32
  161. clrldi r6,r6,32
  162. clrldi r7,r7,32
  163. clrldi r8,r8,32
  164. 15:
  165. slwi r0,r0,4
  166. ldx r10,r11,r0 /* Fetch system call handler [ptr] */
  167. mtctr r10
  168. bctrl /* Call handler */
  169. syscall_exit:
  170. std r3,RESULT(r1)
  171. #ifdef SHOW_SYSCALLS
  172. bl .do_show_syscall_exit
  173. ld r3,RESULT(r1)
  174. #endif
  175. CURRENT_THREAD_INFO(r12, r1)
  176. ld r8,_MSR(r1)
  177. #ifdef CONFIG_PPC_BOOK3S
  178. /* No MSR:RI on BookE */
  179. andi. r10,r8,MSR_RI
  180. beq- unrecov_restore
  181. #endif
  182. /*
  183. * Disable interrupts so current_thread_info()->flags can't change,
  184. * and so that we don't get interrupted after loading SRR0/1.
  185. */
  186. #ifdef CONFIG_PPC_BOOK3E
  187. wrteei 0
  188. #else
  189. ld r10,PACAKMSR(r13)
  190. /*
  191. * For performance reasons we clear RI the same time that we
  192. * clear EE. We only need to clear RI just before we restore r13
  193. * below, but batching it with EE saves us one expensive mtmsrd call.
  194. * We have to be careful to restore RI if we branch anywhere from
  195. * here (eg syscall_exit_work).
  196. */
  197. li r9,MSR_RI
  198. andc r11,r10,r9
  199. mtmsrd r11,1
  200. #endif /* CONFIG_PPC_BOOK3E */
  201. ld r9,TI_FLAGS(r12)
  202. li r11,-_LAST_ERRNO
  203. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  204. bne- syscall_exit_work
  205. cmpld r3,r11
  206. ld r5,_CCR(r1)
  207. bge- syscall_error
  208. .Lsyscall_error_cont:
  209. ld r7,_NIP(r1)
  210. BEGIN_FTR_SECTION
  211. stdcx. r0,0,r1 /* to clear the reservation */
  212. END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  213. andi. r6,r8,MSR_PR
  214. ld r4,_LINK(r1)
  215. beq- 1f
  216. ACCOUNT_CPU_USER_EXIT(r11, r12)
  217. HMT_MEDIUM_LOW_HAS_PPR
  218. ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
  219. 1: ld r2,GPR2(r1)
  220. ld r1,GPR1(r1)
  221. mtlr r4
  222. mtcr r5
  223. mtspr SPRN_SRR0,r7
  224. mtspr SPRN_SRR1,r8
  225. RFI
  226. b . /* prevent speculative execution */
  227. syscall_error:
  228. oris r5,r5,0x1000 /* Set SO bit in CR */
  229. neg r3,r3
  230. std r5,_CCR(r1)
  231. b .Lsyscall_error_cont
  232. /* Traced system call support */
  233. syscall_dotrace:
  234. bl .save_nvgprs
  235. addi r3,r1,STACK_FRAME_OVERHEAD
  236. bl .do_syscall_trace_enter
  237. /*
  238. * Restore argument registers possibly just changed.
  239. * We use the return value of do_syscall_trace_enter
  240. * for the call number to look up in the table (r0).
  241. */
  242. mr r0,r3
  243. ld r3,GPR3(r1)
  244. ld r4,GPR4(r1)
  245. ld r5,GPR5(r1)
  246. ld r6,GPR6(r1)
  247. ld r7,GPR7(r1)
  248. ld r8,GPR8(r1)
  249. addi r9,r1,STACK_FRAME_OVERHEAD
  250. CURRENT_THREAD_INFO(r10, r1)
  251. ld r10,TI_FLAGS(r10)
  252. b .Lsyscall_dotrace_cont
  253. syscall_enosys:
  254. li r3,-ENOSYS
  255. b syscall_exit
  256. syscall_exit_work:
  257. #ifdef CONFIG_PPC_BOOK3S
  258. mtmsrd r10,1 /* Restore RI */
  259. #endif
  260. /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
  261. If TIF_NOERROR is set, just save r3 as it is. */
  262. andi. r0,r9,_TIF_RESTOREALL
  263. beq+ 0f
  264. REST_NVGPRS(r1)
  265. b 2f
  266. 0: cmpld r3,r11 /* r10 is -LAST_ERRNO */
  267. blt+ 1f
  268. andi. r0,r9,_TIF_NOERROR
  269. bne- 1f
  270. ld r5,_CCR(r1)
  271. neg r3,r3
  272. oris r5,r5,0x1000 /* Set SO bit in CR */
  273. std r5,_CCR(r1)
  274. 1: std r3,GPR3(r1)
  275. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  276. beq 4f
  277. /* Clear per-syscall TIF flags if any are set. */
  278. li r11,_TIF_PERSYSCALL_MASK
  279. addi r12,r12,TI_FLAGS
  280. 3: ldarx r10,0,r12
  281. andc r10,r10,r11
  282. stdcx. r10,0,r12
  283. bne- 3b
  284. subi r12,r12,TI_FLAGS
  285. 4: /* Anything else left to do? */
  286. SET_DEFAULT_THREAD_PPR(r3, r10) /* Set thread.ppr = 3 */
  287. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  288. beq .ret_from_except_lite
  289. /* Re-enable interrupts */
  290. #ifdef CONFIG_PPC_BOOK3E
  291. wrteei 1
  292. #else
  293. ld r10,PACAKMSR(r13)
  294. ori r10,r10,MSR_EE
  295. mtmsrd r10,1
  296. #endif /* CONFIG_PPC_BOOK3E */
  297. bl .save_nvgprs
  298. addi r3,r1,STACK_FRAME_OVERHEAD
  299. bl .do_syscall_trace_leave
  300. b .ret_from_except
  301. /* Save non-volatile GPRs, if not already saved. */
  302. _GLOBAL(save_nvgprs)
  303. ld r11,_TRAP(r1)
  304. andi. r0,r11,1
  305. beqlr-
  306. SAVE_NVGPRS(r1)
  307. clrrdi r0,r11,1
  308. std r0,_TRAP(r1)
  309. blr
  310. /*
  311. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  312. * and thus put the process into the stopped state where we might
  313. * want to examine its user state with ptrace. Therefore we need
  314. * to save all the nonvolatile registers (r14 - r31) before calling
  315. * the C code. Similarly, fork, vfork and clone need the full
  316. * register state on the stack so that it can be copied to the child.
  317. */
  318. _GLOBAL(ppc_fork)
  319. bl .save_nvgprs
  320. bl .sys_fork
  321. b syscall_exit
  322. _GLOBAL(ppc_vfork)
  323. bl .save_nvgprs
  324. bl .sys_vfork
  325. b syscall_exit
  326. _GLOBAL(ppc_clone)
  327. bl .save_nvgprs
  328. bl .sys_clone
  329. b syscall_exit
  330. _GLOBAL(ppc32_swapcontext)
  331. bl .save_nvgprs
  332. bl .compat_sys_swapcontext
  333. b syscall_exit
  334. _GLOBAL(ppc64_swapcontext)
  335. bl .save_nvgprs
  336. bl .sys_swapcontext
  337. b syscall_exit
  338. _GLOBAL(ret_from_fork)
  339. bl .schedule_tail
  340. REST_NVGPRS(r1)
  341. li r3,0
  342. b syscall_exit
  343. _GLOBAL(ret_from_kernel_thread)
  344. bl .schedule_tail
  345. REST_NVGPRS(r1)
  346. ld r14, 0(r14)
  347. mtlr r14
  348. mr r3,r15
  349. blrl
  350. li r3,0
  351. b syscall_exit
  352. .section ".toc","aw"
  353. DSCR_DEFAULT:
  354. .tc dscr_default[TC],dscr_default
  355. .section ".text"
  356. /*
  357. * This routine switches between two different tasks. The process
  358. * state of one is saved on its kernel stack. Then the state
  359. * of the other is restored from its kernel stack. The memory
  360. * management hardware is updated to the second process's state.
  361. * Finally, we can return to the second process, via ret_from_except.
  362. * On entry, r3 points to the THREAD for the current task, r4
  363. * points to the THREAD for the new task.
  364. *
  365. * Note: there are two ways to get to the "going out" portion
  366. * of this code; either by coming in via the entry (_switch)
  367. * or via "fork" which must set up an environment equivalent
  368. * to the "_switch" path. If you change this you'll have to change
  369. * the fork code also.
  370. *
  371. * The code which creates the new task context is in 'copy_thread'
  372. * in arch/powerpc/kernel/process.c
  373. */
  374. .align 7
  375. _GLOBAL(_switch)
  376. mflr r0
  377. std r0,16(r1)
  378. stdu r1,-SWITCH_FRAME_SIZE(r1)
  379. /* r3-r13 are caller saved -- Cort */
  380. SAVE_8GPRS(14, r1)
  381. SAVE_10GPRS(22, r1)
  382. mflr r20 /* Return to switch caller */
  383. mfmsr r22
  384. li r0, MSR_FP
  385. #ifdef CONFIG_VSX
  386. BEGIN_FTR_SECTION
  387. oris r0,r0,MSR_VSX@h /* Disable VSX */
  388. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  389. #endif /* CONFIG_VSX */
  390. #ifdef CONFIG_ALTIVEC
  391. BEGIN_FTR_SECTION
  392. oris r0,r0,MSR_VEC@h /* Disable altivec */
  393. mfspr r24,SPRN_VRSAVE /* save vrsave register value */
  394. std r24,THREAD_VRSAVE(r3)
  395. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  396. #endif /* CONFIG_ALTIVEC */
  397. #ifdef CONFIG_PPC64
  398. BEGIN_FTR_SECTION
  399. mfspr r25,SPRN_DSCR
  400. std r25,THREAD_DSCR(r3)
  401. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  402. #endif
  403. and. r0,r0,r22
  404. beq+ 1f
  405. andc r22,r22,r0
  406. MTMSRD(r22)
  407. isync
  408. 1: std r20,_NIP(r1)
  409. mfcr r23
  410. std r23,_CCR(r1)
  411. std r1,KSP(r3) /* Set old stack pointer */
  412. #ifdef CONFIG_PPC_BOOK3S_64
  413. BEGIN_FTR_SECTION
  414. /* Event based branch registers */
  415. mfspr r0, SPRN_BESCR
  416. std r0, THREAD_BESCR(r3)
  417. mfspr r0, SPRN_EBBHR
  418. std r0, THREAD_EBBHR(r3)
  419. mfspr r0, SPRN_EBBRR
  420. std r0, THREAD_EBBRR(r3)
  421. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  422. #endif
  423. #ifdef CONFIG_SMP
  424. /* We need a sync somewhere here to make sure that if the
  425. * previous task gets rescheduled on another CPU, it sees all
  426. * stores it has performed on this one.
  427. */
  428. sync
  429. #endif /* CONFIG_SMP */
  430. /*
  431. * If we optimise away the clear of the reservation in system
  432. * calls because we know the CPU tracks the address of the
  433. * reservation, then we need to clear it here to cover the
  434. * case that the kernel context switch path has no larx
  435. * instructions.
  436. */
  437. BEGIN_FTR_SECTION
  438. ldarx r6,0,r1
  439. END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
  440. #ifdef CONFIG_PPC_BOOK3S
  441. /* Cancel all explict user streams as they will have no use after context
  442. * switch and will stop the HW from creating streams itself
  443. */
  444. DCBT_STOP_ALL_STREAM_IDS(r6)
  445. #endif
  446. addi r6,r4,-THREAD /* Convert THREAD to 'current' */
  447. std r6,PACACURRENT(r13) /* Set new 'current' */
  448. ld r8,KSP(r4) /* new stack pointer */
  449. #ifdef CONFIG_PPC_BOOK3S
  450. BEGIN_FTR_SECTION
  451. BEGIN_FTR_SECTION_NESTED(95)
  452. clrrdi r6,r8,28 /* get its ESID */
  453. clrrdi r9,r1,28 /* get current sp ESID */
  454. FTR_SECTION_ELSE_NESTED(95)
  455. clrrdi r6,r8,40 /* get its 1T ESID */
  456. clrrdi r9,r1,40 /* get current sp 1T ESID */
  457. ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
  458. FTR_SECTION_ELSE
  459. b 2f
  460. ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
  461. clrldi. r0,r6,2 /* is new ESID c00000000? */
  462. cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
  463. cror eq,4*cr1+eq,eq
  464. beq 2f /* if yes, don't slbie it */
  465. /* Bolt in the new stack SLB entry */
  466. ld r7,KSP_VSID(r4) /* Get new stack's VSID */
  467. oris r0,r6,(SLB_ESID_V)@h
  468. ori r0,r0,(SLB_NUM_BOLTED-1)@l
  469. BEGIN_FTR_SECTION
  470. li r9,MMU_SEGSIZE_1T /* insert B field */
  471. oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
  472. rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
  473. END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
  474. /* Update the last bolted SLB. No write barriers are needed
  475. * here, provided we only update the current CPU's SLB shadow
  476. * buffer.
  477. */
  478. ld r9,PACA_SLBSHADOWPTR(r13)
  479. li r12,0
  480. std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
  481. li r12,SLBSHADOW_STACKVSID
  482. STDX_BE r7,r12,r9 /* Save VSID */
  483. li r12,SLBSHADOW_STACKESID
  484. STDX_BE r0,r12,r9 /* Save ESID */
  485. /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
  486. * we have 1TB segments, the only CPUs known to have the errata
  487. * only support less than 1TB of system memory and we'll never
  488. * actually hit this code path.
  489. */
  490. slbie r6
  491. slbie r6 /* Workaround POWER5 < DD2.1 issue */
  492. slbmte r7,r0
  493. isync
  494. 2:
  495. #endif /* !CONFIG_PPC_BOOK3S */
  496. CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
  497. /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
  498. because we don't need to leave the 288-byte ABI gap at the
  499. top of the kernel stack. */
  500. addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
  501. mr r1,r8 /* start using new stack pointer */
  502. std r7,PACAKSAVE(r13)
  503. #ifdef CONFIG_PPC_BOOK3S_64
  504. BEGIN_FTR_SECTION
  505. /* Event based branch registers */
  506. ld r0, THREAD_BESCR(r4)
  507. mtspr SPRN_BESCR, r0
  508. ld r0, THREAD_EBBHR(r4)
  509. mtspr SPRN_EBBHR, r0
  510. ld r0, THREAD_EBBRR(r4)
  511. mtspr SPRN_EBBRR, r0
  512. ld r0,THREAD_TAR(r4)
  513. mtspr SPRN_TAR,r0
  514. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  515. #endif
  516. #ifdef CONFIG_ALTIVEC
  517. BEGIN_FTR_SECTION
  518. ld r0,THREAD_VRSAVE(r4)
  519. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  520. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  521. #endif /* CONFIG_ALTIVEC */
  522. #ifdef CONFIG_PPC64
  523. BEGIN_FTR_SECTION
  524. lwz r6,THREAD_DSCR_INHERIT(r4)
  525. ld r7,DSCR_DEFAULT@toc(2)
  526. ld r0,THREAD_DSCR(r4)
  527. cmpwi r6,0
  528. bne 1f
  529. ld r0,0(r7)
  530. 1:
  531. BEGIN_FTR_SECTION_NESTED(70)
  532. mfspr r8, SPRN_FSCR
  533. rldimi r8, r6, FSCR_DSCR_LG, (63 - FSCR_DSCR_LG)
  534. mtspr SPRN_FSCR, r8
  535. END_FTR_SECTION_NESTED(CPU_FTR_ARCH_207S, CPU_FTR_ARCH_207S, 70)
  536. cmpd r0,r25
  537. beq 2f
  538. mtspr SPRN_DSCR,r0
  539. 2:
  540. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  541. #endif
  542. ld r6,_CCR(r1)
  543. mtcrf 0xFF,r6
  544. /* r3-r13 are destroyed -- Cort */
  545. REST_8GPRS(14, r1)
  546. REST_10GPRS(22, r1)
  547. /* convert old thread to its task_struct for return value */
  548. addi r3,r3,-THREAD
  549. ld r7,_NIP(r1) /* Return to _switch caller in new task */
  550. mtlr r7
  551. addi r1,r1,SWITCH_FRAME_SIZE
  552. blr
  553. .align 7
  554. _GLOBAL(ret_from_except)
  555. ld r11,_TRAP(r1)
  556. andi. r0,r11,1
  557. bne .ret_from_except_lite
  558. REST_NVGPRS(r1)
  559. _GLOBAL(ret_from_except_lite)
  560. /*
  561. * Disable interrupts so that current_thread_info()->flags
  562. * can't change between when we test it and when we return
  563. * from the interrupt.
  564. */
  565. #ifdef CONFIG_PPC_BOOK3E
  566. wrteei 0
  567. #else
  568. ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
  569. mtmsrd r10,1 /* Update machine state */
  570. #endif /* CONFIG_PPC_BOOK3E */
  571. CURRENT_THREAD_INFO(r9, r1)
  572. ld r3,_MSR(r1)
  573. #ifdef CONFIG_PPC_BOOK3E
  574. ld r10,PACACURRENT(r13)
  575. #endif /* CONFIG_PPC_BOOK3E */
  576. ld r4,TI_FLAGS(r9)
  577. andi. r3,r3,MSR_PR
  578. beq resume_kernel
  579. #ifdef CONFIG_PPC_BOOK3E
  580. lwz r3,(THREAD+THREAD_DBCR0)(r10)
  581. #endif /* CONFIG_PPC_BOOK3E */
  582. /* Check current_thread_info()->flags */
  583. andi. r0,r4,_TIF_USER_WORK_MASK
  584. #ifdef CONFIG_PPC_BOOK3E
  585. bne 1f
  586. /*
  587. * Check to see if the dbcr0 register is set up to debug.
  588. * Use the internal debug mode bit to do this.
  589. */
  590. andis. r0,r3,DBCR0_IDM@h
  591. beq restore
  592. mfmsr r0
  593. rlwinm r0,r0,0,~MSR_DE /* Clear MSR.DE */
  594. mtmsr r0
  595. mtspr SPRN_DBCR0,r3
  596. li r10, -1
  597. mtspr SPRN_DBSR,r10
  598. b restore
  599. #else
  600. beq restore
  601. #endif
  602. 1: andi. r0,r4,_TIF_NEED_RESCHED
  603. beq 2f
  604. bl .restore_interrupts
  605. SCHEDULE_USER
  606. b .ret_from_except_lite
  607. 2: bl .save_nvgprs
  608. bl .restore_interrupts
  609. addi r3,r1,STACK_FRAME_OVERHEAD
  610. bl .do_notify_resume
  611. b .ret_from_except
  612. resume_kernel:
  613. /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
  614. CURRENT_THREAD_INFO(r9, r1)
  615. ld r8,TI_FLAGS(r9)
  616. andis. r8,r8,_TIF_EMULATE_STACK_STORE@h
  617. beq+ 1f
  618. addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
  619. lwz r3,GPR1(r1)
  620. subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
  621. mr r4,r1 /* src: current exception frame */
  622. mr r1,r3 /* Reroute the trampoline frame to r1 */
  623. /* Copy from the original to the trampoline. */
  624. li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
  625. li r6,0 /* start offset: 0 */
  626. mtctr r5
  627. 2: ldx r0,r6,r4
  628. stdx r0,r6,r3
  629. addi r6,r6,8
  630. bdnz 2b
  631. /* Do real store operation to complete stwu */
  632. lwz r5,GPR1(r1)
  633. std r8,0(r5)
  634. /* Clear _TIF_EMULATE_STACK_STORE flag */
  635. lis r11,_TIF_EMULATE_STACK_STORE@h
  636. addi r5,r9,TI_FLAGS
  637. 0: ldarx r4,0,r5
  638. andc r4,r4,r11
  639. stdcx. r4,0,r5
  640. bne- 0b
  641. 1:
  642. #ifdef CONFIG_PREEMPT
  643. /* Check if we need to preempt */
  644. andi. r0,r4,_TIF_NEED_RESCHED
  645. beq+ restore
  646. /* Check that preempt_count() == 0 and interrupts are enabled */
  647. lwz r8,TI_PREEMPT(r9)
  648. cmpwi cr1,r8,0
  649. ld r0,SOFTE(r1)
  650. cmpdi r0,0
  651. crandc eq,cr1*4+eq,eq
  652. bne restore
  653. /*
  654. * Here we are preempting the current task. We want to make
  655. * sure we are soft-disabled first and reconcile irq state.
  656. */
  657. RECONCILE_IRQ_STATE(r3,r4)
  658. 1: bl .preempt_schedule_irq
  659. /* Re-test flags and eventually loop */
  660. CURRENT_THREAD_INFO(r9, r1)
  661. ld r4,TI_FLAGS(r9)
  662. andi. r0,r4,_TIF_NEED_RESCHED
  663. bne 1b
  664. /*
  665. * arch_local_irq_restore() from preempt_schedule_irq above may
  666. * enable hard interrupt but we really should disable interrupts
  667. * when we return from the interrupt, and so that we don't get
  668. * interrupted after loading SRR0/1.
  669. */
  670. #ifdef CONFIG_PPC_BOOK3E
  671. wrteei 0
  672. #else
  673. ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
  674. mtmsrd r10,1 /* Update machine state */
  675. #endif /* CONFIG_PPC_BOOK3E */
  676. #endif /* CONFIG_PREEMPT */
  677. .globl fast_exc_return_irq
  678. fast_exc_return_irq:
  679. restore:
  680. /*
  681. * This is the main kernel exit path. First we check if we
  682. * are about to re-enable interrupts
  683. */
  684. ld r5,SOFTE(r1)
  685. lbz r6,PACASOFTIRQEN(r13)
  686. cmpwi cr0,r5,0
  687. beq restore_irq_off
  688. /* We are enabling, were we already enabled ? Yes, just return */
  689. cmpwi cr0,r6,1
  690. beq cr0,do_restore
  691. /*
  692. * We are about to soft-enable interrupts (we are hard disabled
  693. * at this point). We check if there's anything that needs to
  694. * be replayed first.
  695. */
  696. lbz r0,PACAIRQHAPPENED(r13)
  697. cmpwi cr0,r0,0
  698. bne- restore_check_irq_replay
  699. /*
  700. * Get here when nothing happened while soft-disabled, just
  701. * soft-enable and move-on. We will hard-enable as a side
  702. * effect of rfi
  703. */
  704. restore_no_replay:
  705. TRACE_ENABLE_INTS
  706. li r0,1
  707. stb r0,PACASOFTIRQEN(r13);
  708. /*
  709. * Final return path. BookE is handled in a different file
  710. */
  711. do_restore:
  712. #ifdef CONFIG_PPC_BOOK3E
  713. b .exception_return_book3e
  714. #else
  715. /*
  716. * Clear the reservation. If we know the CPU tracks the address of
  717. * the reservation then we can potentially save some cycles and use
  718. * a larx. On POWER6 and POWER7 this is significantly faster.
  719. */
  720. BEGIN_FTR_SECTION
  721. stdcx. r0,0,r1 /* to clear the reservation */
  722. FTR_SECTION_ELSE
  723. ldarx r4,0,r1
  724. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  725. /*
  726. * Some code path such as load_up_fpu or altivec return directly
  727. * here. They run entirely hard disabled and do not alter the
  728. * interrupt state. They also don't use lwarx/stwcx. and thus
  729. * are known not to leave dangling reservations.
  730. */
  731. .globl fast_exception_return
  732. fast_exception_return:
  733. ld r3,_MSR(r1)
  734. ld r4,_CTR(r1)
  735. ld r0,_LINK(r1)
  736. mtctr r4
  737. mtlr r0
  738. ld r4,_XER(r1)
  739. mtspr SPRN_XER,r4
  740. REST_8GPRS(5, r1)
  741. andi. r0,r3,MSR_RI
  742. beq- unrecov_restore
  743. /*
  744. * Clear RI before restoring r13. If we are returning to
  745. * userspace and we take an exception after restoring r13,
  746. * we end up corrupting the userspace r13 value.
  747. */
  748. ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
  749. andc r4,r4,r0 /* r0 contains MSR_RI here */
  750. mtmsrd r4,1
  751. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  752. /* TM debug */
  753. std r3, PACATMSCRATCH(r13) /* Stash returned-to MSR */
  754. #endif
  755. /*
  756. * r13 is our per cpu area, only restore it if we are returning to
  757. * userspace the value stored in the stack frame may belong to
  758. * another CPU.
  759. */
  760. andi. r0,r3,MSR_PR
  761. beq 1f
  762. ACCOUNT_CPU_USER_EXIT(r2, r4)
  763. RESTORE_PPR(r2, r4)
  764. REST_GPR(13, r1)
  765. 1:
  766. mtspr SPRN_SRR1,r3
  767. ld r2,_CCR(r1)
  768. mtcrf 0xFF,r2
  769. ld r2,_NIP(r1)
  770. mtspr SPRN_SRR0,r2
  771. ld r0,GPR0(r1)
  772. ld r2,GPR2(r1)
  773. ld r3,GPR3(r1)
  774. ld r4,GPR4(r1)
  775. ld r1,GPR1(r1)
  776. rfid
  777. b . /* prevent speculative execution */
  778. #endif /* CONFIG_PPC_BOOK3E */
  779. /*
  780. * We are returning to a context with interrupts soft disabled.
  781. *
  782. * However, we may also about to hard enable, so we need to
  783. * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
  784. * or that bit can get out of sync and bad things will happen
  785. */
  786. restore_irq_off:
  787. ld r3,_MSR(r1)
  788. lbz r7,PACAIRQHAPPENED(r13)
  789. andi. r0,r3,MSR_EE
  790. beq 1f
  791. rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
  792. stb r7,PACAIRQHAPPENED(r13)
  793. 1: li r0,0
  794. stb r0,PACASOFTIRQEN(r13);
  795. TRACE_DISABLE_INTS
  796. b do_restore
  797. /*
  798. * Something did happen, check if a re-emit is needed
  799. * (this also clears paca->irq_happened)
  800. */
  801. restore_check_irq_replay:
  802. /* XXX: We could implement a fast path here where we check
  803. * for irq_happened being just 0x01, in which case we can
  804. * clear it and return. That means that we would potentially
  805. * miss a decrementer having wrapped all the way around.
  806. *
  807. * Still, this might be useful for things like hash_page
  808. */
  809. bl .__check_irq_replay
  810. cmpwi cr0,r3,0
  811. beq restore_no_replay
  812. /*
  813. * We need to re-emit an interrupt. We do so by re-using our
  814. * existing exception frame. We first change the trap value,
  815. * but we need to ensure we preserve the low nibble of it
  816. */
  817. ld r4,_TRAP(r1)
  818. clrldi r4,r4,60
  819. or r4,r4,r3
  820. std r4,_TRAP(r1)
  821. /*
  822. * Then find the right handler and call it. Interrupts are
  823. * still soft-disabled and we keep them that way.
  824. */
  825. cmpwi cr0,r3,0x500
  826. bne 1f
  827. addi r3,r1,STACK_FRAME_OVERHEAD;
  828. bl .do_IRQ
  829. b .ret_from_except
  830. 1: cmpwi cr0,r3,0x900
  831. bne 1f
  832. addi r3,r1,STACK_FRAME_OVERHEAD;
  833. bl .timer_interrupt
  834. b .ret_from_except
  835. #ifdef CONFIG_PPC_DOORBELL
  836. 1:
  837. #ifdef CONFIG_PPC_BOOK3E
  838. cmpwi cr0,r3,0x280
  839. #else
  840. BEGIN_FTR_SECTION
  841. cmpwi cr0,r3,0xe80
  842. FTR_SECTION_ELSE
  843. cmpwi cr0,r3,0xa00
  844. ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
  845. #endif /* CONFIG_PPC_BOOK3E */
  846. bne 1f
  847. addi r3,r1,STACK_FRAME_OVERHEAD;
  848. bl .doorbell_exception
  849. b .ret_from_except
  850. #endif /* CONFIG_PPC_DOORBELL */
  851. 1: b .ret_from_except /* What else to do here ? */
  852. unrecov_restore:
  853. addi r3,r1,STACK_FRAME_OVERHEAD
  854. bl .unrecoverable_exception
  855. b unrecov_restore
  856. #ifdef CONFIG_PPC_RTAS
  857. /*
  858. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  859. * called with the MMU off.
  860. *
  861. * In addition, we need to be in 32b mode, at least for now.
  862. *
  863. * Note: r3 is an input parameter to rtas, so don't trash it...
  864. */
  865. _GLOBAL(enter_rtas)
  866. mflr r0
  867. std r0,16(r1)
  868. stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
  869. /* Because RTAS is running in 32b mode, it clobbers the high order half
  870. * of all registers that it saves. We therefore save those registers
  871. * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
  872. */
  873. SAVE_GPR(2, r1) /* Save the TOC */
  874. SAVE_GPR(13, r1) /* Save paca */
  875. SAVE_8GPRS(14, r1) /* Save the non-volatiles */
  876. SAVE_10GPRS(22, r1) /* ditto */
  877. mfcr r4
  878. std r4,_CCR(r1)
  879. mfctr r5
  880. std r5,_CTR(r1)
  881. mfspr r6,SPRN_XER
  882. std r6,_XER(r1)
  883. mfdar r7
  884. std r7,_DAR(r1)
  885. mfdsisr r8
  886. std r8,_DSISR(r1)
  887. /* Temporary workaround to clear CR until RTAS can be modified to
  888. * ignore all bits.
  889. */
  890. li r0,0
  891. mtcr r0
  892. #ifdef CONFIG_BUG
  893. /* There is no way it is acceptable to get here with interrupts enabled,
  894. * check it with the asm equivalent of WARN_ON
  895. */
  896. lbz r0,PACASOFTIRQEN(r13)
  897. 1: tdnei r0,0
  898. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  899. #endif
  900. /* Hard-disable interrupts */
  901. mfmsr r6
  902. rldicl r7,r6,48,1
  903. rotldi r7,r7,16
  904. mtmsrd r7,1
  905. /* Unfortunately, the stack pointer and the MSR are also clobbered,
  906. * so they are saved in the PACA which allows us to restore
  907. * our original state after RTAS returns.
  908. */
  909. std r1,PACAR1(r13)
  910. std r6,PACASAVEDMSR(r13)
  911. /* Setup our real return addr */
  912. LOAD_REG_ADDR(r4,.rtas_return_loc)
  913. clrldi r4,r4,2 /* convert to realmode address */
  914. mtlr r4
  915. li r0,0
  916. ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
  917. andc r0,r6,r0
  918. li r9,1
  919. rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
  920. ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
  921. andc r6,r0,r9
  922. sync /* disable interrupts so SRR0/1 */
  923. mtmsrd r0 /* don't get trashed */
  924. LOAD_REG_ADDR(r4, rtas)
  925. ld r5,RTASENTRY(r4) /* get the rtas->entry value */
  926. ld r4,RTASBASE(r4) /* get the rtas->base value */
  927. mtspr SPRN_SRR0,r5
  928. mtspr SPRN_SRR1,r6
  929. rfid
  930. b . /* prevent speculative execution */
  931. _STATIC(rtas_return_loc)
  932. /* relocation is off at this point */
  933. GET_PACA(r4)
  934. clrldi r4,r4,2 /* convert to realmode address */
  935. bcl 20,31,$+4
  936. 0: mflr r3
  937. ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
  938. mfmsr r6
  939. li r0,MSR_RI
  940. andc r6,r6,r0
  941. sync
  942. mtmsrd r6
  943. ld r1,PACAR1(r4) /* Restore our SP */
  944. ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
  945. mtspr SPRN_SRR0,r3
  946. mtspr SPRN_SRR1,r4
  947. rfid
  948. b . /* prevent speculative execution */
  949. .align 3
  950. 1: .llong .rtas_restore_regs
  951. _STATIC(rtas_restore_regs)
  952. /* relocation is on at this point */
  953. REST_GPR(2, r1) /* Restore the TOC */
  954. REST_GPR(13, r1) /* Restore paca */
  955. REST_8GPRS(14, r1) /* Restore the non-volatiles */
  956. REST_10GPRS(22, r1) /* ditto */
  957. GET_PACA(r13)
  958. ld r4,_CCR(r1)
  959. mtcr r4
  960. ld r5,_CTR(r1)
  961. mtctr r5
  962. ld r6,_XER(r1)
  963. mtspr SPRN_XER,r6
  964. ld r7,_DAR(r1)
  965. mtdar r7
  966. ld r8,_DSISR(r1)
  967. mtdsisr r8
  968. addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
  969. ld r0,16(r1) /* get return address */
  970. mtlr r0
  971. blr /* return to caller */
  972. #endif /* CONFIG_PPC_RTAS */
  973. _GLOBAL(enter_prom)
  974. mflr r0
  975. std r0,16(r1)
  976. stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
  977. /* Because PROM is running in 32b mode, it clobbers the high order half
  978. * of all registers that it saves. We therefore save those registers
  979. * PROM might touch to the stack. (r0, r3-r13 are caller saved)
  980. */
  981. SAVE_GPR(2, r1)
  982. SAVE_GPR(13, r1)
  983. SAVE_8GPRS(14, r1)
  984. SAVE_10GPRS(22, r1)
  985. mfcr r10
  986. mfmsr r11
  987. std r10,_CCR(r1)
  988. std r11,_MSR(r1)
  989. /* Get the PROM entrypoint */
  990. mtlr r4
  991. /* Switch MSR to 32 bits mode
  992. */
  993. #ifdef CONFIG_PPC_BOOK3E
  994. rlwinm r11,r11,0,1,31
  995. mtmsr r11
  996. #else /* CONFIG_PPC_BOOK3E */
  997. mfmsr r11
  998. li r12,1
  999. rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
  1000. andc r11,r11,r12
  1001. li r12,1
  1002. rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
  1003. andc r11,r11,r12
  1004. mtmsrd r11
  1005. #endif /* CONFIG_PPC_BOOK3E */
  1006. isync
  1007. /* Enter PROM here... */
  1008. blrl
  1009. /* Just make sure that r1 top 32 bits didn't get
  1010. * corrupt by OF
  1011. */
  1012. rldicl r1,r1,0,32
  1013. /* Restore the MSR (back to 64 bits) */
  1014. ld r0,_MSR(r1)
  1015. MTMSRD(r0)
  1016. isync
  1017. /* Restore other registers */
  1018. REST_GPR(2, r1)
  1019. REST_GPR(13, r1)
  1020. REST_8GPRS(14, r1)
  1021. REST_10GPRS(22, r1)
  1022. ld r4,_CCR(r1)
  1023. mtcr r4
  1024. addi r1,r1,PROM_FRAME_SIZE
  1025. ld r0,16(r1)
  1026. mtlr r0
  1027. blr
  1028. #ifdef CONFIG_FUNCTION_TRACER
  1029. #ifdef CONFIG_DYNAMIC_FTRACE
  1030. _GLOBAL(mcount)
  1031. _GLOBAL(_mcount)
  1032. blr
  1033. _GLOBAL(ftrace_caller)
  1034. /* Taken from output of objdump from lib64/glibc */
  1035. mflr r3
  1036. ld r11, 0(r1)
  1037. stdu r1, -112(r1)
  1038. std r3, 128(r1)
  1039. ld r4, 16(r11)
  1040. subi r3, r3, MCOUNT_INSN_SIZE
  1041. .globl ftrace_call
  1042. ftrace_call:
  1043. bl ftrace_stub
  1044. nop
  1045. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  1046. .globl ftrace_graph_call
  1047. ftrace_graph_call:
  1048. b ftrace_graph_stub
  1049. _GLOBAL(ftrace_graph_stub)
  1050. #endif
  1051. ld r0, 128(r1)
  1052. mtlr r0
  1053. addi r1, r1, 112
  1054. _GLOBAL(ftrace_stub)
  1055. blr
  1056. #else
  1057. _GLOBAL(mcount)
  1058. blr
  1059. _GLOBAL(_mcount)
  1060. /* Taken from output of objdump from lib64/glibc */
  1061. mflr r3
  1062. ld r11, 0(r1)
  1063. stdu r1, -112(r1)
  1064. std r3, 128(r1)
  1065. ld r4, 16(r11)
  1066. subi r3, r3, MCOUNT_INSN_SIZE
  1067. LOAD_REG_ADDR(r5,ftrace_trace_function)
  1068. ld r5,0(r5)
  1069. ld r5,0(r5)
  1070. mtctr r5
  1071. bctrl
  1072. nop
  1073. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  1074. b ftrace_graph_caller
  1075. #endif
  1076. ld r0, 128(r1)
  1077. mtlr r0
  1078. addi r1, r1, 112
  1079. _GLOBAL(ftrace_stub)
  1080. blr
  1081. #endif /* CONFIG_DYNAMIC_FTRACE */
  1082. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  1083. _GLOBAL(ftrace_graph_caller)
  1084. /* load r4 with local address */
  1085. ld r4, 128(r1)
  1086. subi r4, r4, MCOUNT_INSN_SIZE
  1087. /* get the parent address */
  1088. ld r11, 112(r1)
  1089. addi r3, r11, 16
  1090. bl .prepare_ftrace_return
  1091. nop
  1092. ld r0, 128(r1)
  1093. mtlr r0
  1094. addi r1, r1, 112
  1095. blr
  1096. _GLOBAL(return_to_handler)
  1097. /* need to save return values */
  1098. std r4, -24(r1)
  1099. std r3, -16(r1)
  1100. std r31, -8(r1)
  1101. mr r31, r1
  1102. stdu r1, -112(r1)
  1103. bl .ftrace_return_to_handler
  1104. nop
  1105. /* return value has real return address */
  1106. mtlr r3
  1107. ld r1, 0(r1)
  1108. ld r4, -24(r1)
  1109. ld r3, -16(r1)
  1110. ld r31, -8(r1)
  1111. /* Jump back to real return address */
  1112. blr
  1113. _GLOBAL(mod_return_to_handler)
  1114. /* need to save return values */
  1115. std r4, -32(r1)
  1116. std r3, -24(r1)
  1117. /* save TOC */
  1118. std r2, -16(r1)
  1119. std r31, -8(r1)
  1120. mr r31, r1
  1121. stdu r1, -112(r1)
  1122. /*
  1123. * We are in a module using the module's TOC.
  1124. * Switch to our TOC to run inside the core kernel.
  1125. */
  1126. ld r2, PACATOC(r13)
  1127. bl .ftrace_return_to_handler
  1128. nop
  1129. /* return value has real return address */
  1130. mtlr r3
  1131. ld r1, 0(r1)
  1132. ld r4, -32(r1)
  1133. ld r3, -24(r1)
  1134. ld r2, -16(r1)
  1135. ld r31, -8(r1)
  1136. /* Jump back to real return address */
  1137. blr
  1138. #endif /* CONFIG_FUNCTION_GRAPH_TRACER */
  1139. #endif /* CONFIG_FUNCTION_TRACER */