malta-setup.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. * Copyright (C) 2008 Dmitri Vorobiev
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. */
  19. #include <linux/cpu.h>
  20. #include <linux/init.h>
  21. #include <linux/sched.h>
  22. #include <linux/ioport.h>
  23. #include <linux/irq.h>
  24. #include <linux/pci.h>
  25. #include <linux/screen_info.h>
  26. #include <linux/time.h>
  27. #include <asm/fw/fw.h>
  28. #include <asm/mips-boards/generic.h>
  29. #include <asm/mips-boards/malta.h>
  30. #include <asm/mips-boards/maltaint.h>
  31. #include <asm/dma.h>
  32. #include <asm/traps.h>
  33. #include <asm/gcmpregs.h>
  34. #ifdef CONFIG_VT
  35. #include <linux/console.h>
  36. #endif
  37. extern void malta_be_init(void);
  38. extern int malta_be_handler(struct pt_regs *regs, int is_fixup);
  39. static struct resource standard_io_resources[] = {
  40. {
  41. .name = "dma1",
  42. .start = 0x00,
  43. .end = 0x1f,
  44. .flags = IORESOURCE_BUSY
  45. },
  46. {
  47. .name = "timer",
  48. .start = 0x40,
  49. .end = 0x5f,
  50. .flags = IORESOURCE_BUSY
  51. },
  52. {
  53. .name = "keyboard",
  54. .start = 0x60,
  55. .end = 0x6f,
  56. .flags = IORESOURCE_BUSY
  57. },
  58. {
  59. .name = "dma page reg",
  60. .start = 0x80,
  61. .end = 0x8f,
  62. .flags = IORESOURCE_BUSY
  63. },
  64. {
  65. .name = "dma2",
  66. .start = 0xc0,
  67. .end = 0xdf,
  68. .flags = IORESOURCE_BUSY
  69. },
  70. };
  71. const char *get_system_type(void)
  72. {
  73. return "MIPS Malta";
  74. }
  75. #if defined(CONFIG_MIPS_MT_SMTC)
  76. const char display_string[] = " SMTC LINUX ON MALTA ";
  77. #else
  78. const char display_string[] = " LINUX ON MALTA ";
  79. #endif /* CONFIG_MIPS_MT_SMTC */
  80. #ifdef CONFIG_BLK_DEV_FD
  81. static void __init fd_activate(void)
  82. {
  83. /*
  84. * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
  85. * Controller.
  86. * Done by YAMON 2.00 onwards
  87. */
  88. /* Entering config state. */
  89. SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
  90. /* Activate floppy controller. */
  91. SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
  92. SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
  93. SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
  94. SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
  95. /* Exit config state. */
  96. SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
  97. }
  98. #endif
  99. static int __init plat_enable_iocoherency(void)
  100. {
  101. int supported = 0;
  102. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO) {
  103. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  104. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  105. pr_info("Enabled Bonito CPU coherency\n");
  106. supported = 1;
  107. }
  108. if (strstr(fw_getcmdline(), "iobcuncached")) {
  109. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  110. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  111. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  112. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  113. pr_info("Disabled Bonito IOBC coherency\n");
  114. } else {
  115. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  116. BONITO_PCIMEMBASECFG |=
  117. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  118. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  119. pr_info("Enabled Bonito IOBC coherency\n");
  120. }
  121. } else if (gcmp_niocu() != 0) {
  122. /* Nothing special needs to be done to enable coherency */
  123. pr_info("CMP IOCU detected\n");
  124. if ((*(unsigned int *)0xbf403000 & 0x81) != 0x81) {
  125. pr_crit("IOCU OPERATION DISABLED BY SWITCH - DEFAULTING TO SW IO COHERENCY\n");
  126. return 0;
  127. }
  128. supported = 1;
  129. }
  130. hw_coherentio = supported;
  131. return supported;
  132. }
  133. static void __init plat_setup_iocoherency(void)
  134. {
  135. #ifdef CONFIG_DMA_NONCOHERENT
  136. /*
  137. * Kernel has been configured with software coherency
  138. * but we might choose to turn it off and use hardware
  139. * coherency instead.
  140. */
  141. if (plat_enable_iocoherency()) {
  142. if (coherentio == 0)
  143. pr_info("Hardware DMA cache coherency disabled\n");
  144. else
  145. pr_info("Hardware DMA cache coherency enabled\n");
  146. } else {
  147. if (coherentio == 1)
  148. pr_info("Hardware DMA cache coherency unsupported, but enabled from command line!\n");
  149. else
  150. pr_info("Software DMA cache coherency enabled\n");
  151. }
  152. #else
  153. if (!plat_enable_iocoherency())
  154. panic("Hardware DMA cache coherency not supported!");
  155. #endif
  156. }
  157. #ifdef CONFIG_BLK_DEV_IDE
  158. static void __init pci_clock_check(void)
  159. {
  160. unsigned int __iomem *jmpr_p =
  161. (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
  162. int jmpr = (__raw_readl(jmpr_p) >> 2) & 0x07;
  163. static const int pciclocks[] __initconst = {
  164. 33, 20, 25, 30, 12, 16, 37, 10
  165. };
  166. int pciclock = pciclocks[jmpr];
  167. char *argptr = fw_getcmdline();
  168. if (pciclock != 33 && !strstr(argptr, "idebus=")) {
  169. pr_warn("WARNING: PCI clock is %dMHz, setting idebus\n",
  170. pciclock);
  171. argptr += strlen(argptr);
  172. sprintf(argptr, " idebus=%d", pciclock);
  173. if (pciclock < 20 || pciclock > 66)
  174. pr_warn("WARNING: IDE timing calculations will be incorrect\n");
  175. }
  176. }
  177. #endif
  178. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  179. static void __init screen_info_setup(void)
  180. {
  181. screen_info = (struct screen_info) {
  182. .orig_x = 0,
  183. .orig_y = 25,
  184. .ext_mem_k = 0,
  185. .orig_video_page = 0,
  186. .orig_video_mode = 0,
  187. .orig_video_cols = 80,
  188. .unused2 = 0,
  189. .orig_video_ega_bx = 0,
  190. .unused3 = 0,
  191. .orig_video_lines = 25,
  192. .orig_video_isVGA = VIDEO_TYPE_VGAC,
  193. .orig_video_points = 16
  194. };
  195. }
  196. #endif
  197. static void __init bonito_quirks_setup(void)
  198. {
  199. char *argptr;
  200. argptr = fw_getcmdline();
  201. if (strstr(argptr, "debug")) {
  202. BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
  203. pr_info("Enabled Bonito debug mode\n");
  204. } else
  205. BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
  206. #ifdef CONFIG_DMA_COHERENT
  207. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  208. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  209. pr_info("Enabled Bonito CPU coherency\n");
  210. argptr = fw_getcmdline();
  211. if (strstr(argptr, "iobcuncached")) {
  212. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  213. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  214. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  215. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  216. pr_info("Disabled Bonito IOBC coherency\n");
  217. } else {
  218. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  219. BONITO_PCIMEMBASECFG |=
  220. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  221. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  222. pr_info("Enabled Bonito IOBC coherency\n");
  223. }
  224. } else
  225. panic("Hardware DMA cache coherency not supported");
  226. #endif
  227. }
  228. void __init plat_mem_setup(void)
  229. {
  230. unsigned int i;
  231. mips_pcibios_init();
  232. /* Request I/O space for devices used on the Malta board. */
  233. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  234. request_resource(&ioport_resource, standard_io_resources+i);
  235. /*
  236. * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
  237. */
  238. enable_dma(4);
  239. #ifdef CONFIG_DMA_COHERENT
  240. if (mips_revision_sconid != MIPS_REVISION_SCON_BONITO)
  241. panic("Hardware DMA cache coherency not supported");
  242. #endif
  243. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO)
  244. bonito_quirks_setup();
  245. plat_setup_iocoherency();
  246. #ifdef CONFIG_BLK_DEV_IDE
  247. pci_clock_check();
  248. #endif
  249. #ifdef CONFIG_BLK_DEV_FD
  250. fd_activate();
  251. #endif
  252. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  253. screen_info_setup();
  254. #endif
  255. board_be_init = malta_be_init;
  256. board_be_handler = malta_be_handler;
  257. }