malta-int.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
  4. * Copyright (C) 2001 Ralf Baechle
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. *
  19. * Routines for generic manipulation of the interrupts found on the MIPS
  20. * Malta board.
  21. * The interrupt controller is located in the South Bridge a PIIX4 device
  22. * with two internal 82C95 interrupt controllers.
  23. */
  24. #include <linux/init.h>
  25. #include <linux/irq.h>
  26. #include <linux/sched.h>
  27. #include <linux/smp.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel_stat.h>
  31. #include <linux/kernel.h>
  32. #include <linux/random.h>
  33. #include <asm/traps.h>
  34. #include <asm/i8259.h>
  35. #include <asm/irq_cpu.h>
  36. #include <asm/irq_regs.h>
  37. #include <asm/mips-boards/malta.h>
  38. #include <asm/mips-boards/maltaint.h>
  39. #include <asm/mips-boards/piix4.h>
  40. #include <asm/gt64120.h>
  41. #include <asm/mips-boards/generic.h>
  42. #include <asm/mips-boards/msc01_pci.h>
  43. #include <asm/msc01_ic.h>
  44. #include <asm/gic.h>
  45. #include <asm/gcmpregs.h>
  46. #include <asm/setup.h>
  47. int gcmp_present = -1;
  48. static unsigned long _msc01_biu_base;
  49. static unsigned long _gcmp_base;
  50. static unsigned int ipi_map[NR_CPUS];
  51. static DEFINE_RAW_SPINLOCK(mips_irq_lock);
  52. static inline int mips_pcibios_iack(void)
  53. {
  54. int irq;
  55. /*
  56. * Determine highest priority pending interrupt by performing
  57. * a PCI Interrupt Acknowledge cycle.
  58. */
  59. switch (mips_revision_sconid) {
  60. case MIPS_REVISION_SCON_SOCIT:
  61. case MIPS_REVISION_SCON_ROCIT:
  62. case MIPS_REVISION_SCON_SOCITSC:
  63. case MIPS_REVISION_SCON_SOCITSCP:
  64. MSC_READ(MSC01_PCI_IACK, irq);
  65. irq &= 0xff;
  66. break;
  67. case MIPS_REVISION_SCON_GT64120:
  68. irq = GT_READ(GT_PCI0_IACK_OFS);
  69. irq &= 0xff;
  70. break;
  71. case MIPS_REVISION_SCON_BONITO:
  72. /* The following will generate a PCI IACK cycle on the
  73. * Bonito controller. It's a little bit kludgy, but it
  74. * was the easiest way to implement it in hardware at
  75. * the given time.
  76. */
  77. BONITO_PCIMAP_CFG = 0x20000;
  78. /* Flush Bonito register block */
  79. (void) BONITO_PCIMAP_CFG;
  80. iob(); /* sync */
  81. irq = __raw_readl((u32 *)_pcictrl_bonito_pcicfg);
  82. iob(); /* sync */
  83. irq &= 0xff;
  84. BONITO_PCIMAP_CFG = 0;
  85. break;
  86. default:
  87. printk(KERN_WARNING "Unknown system controller.\n");
  88. return -1;
  89. }
  90. return irq;
  91. }
  92. static inline int get_int(void)
  93. {
  94. unsigned long flags;
  95. int irq;
  96. raw_spin_lock_irqsave(&mips_irq_lock, flags);
  97. irq = mips_pcibios_iack();
  98. /*
  99. * The only way we can decide if an interrupt is spurious
  100. * is by checking the 8259 registers. This needs a spinlock
  101. * on an SMP system, so leave it up to the generic code...
  102. */
  103. raw_spin_unlock_irqrestore(&mips_irq_lock, flags);
  104. return irq;
  105. }
  106. static void malta_hw0_irqdispatch(void)
  107. {
  108. int irq;
  109. irq = get_int();
  110. if (irq < 0) {
  111. /* interrupt has already been cleared */
  112. return;
  113. }
  114. do_IRQ(MALTA_INT_BASE + irq);
  115. }
  116. static void malta_ipi_irqdispatch(void)
  117. {
  118. int irq;
  119. if (gic_compare_int())
  120. do_IRQ(MIPS_GIC_IRQ_BASE);
  121. irq = gic_get_int();
  122. if (irq < 0)
  123. return; /* interrupt has already been cleared */
  124. do_IRQ(MIPS_GIC_IRQ_BASE + irq);
  125. }
  126. static void corehi_irqdispatch(void)
  127. {
  128. unsigned int intedge, intsteer, pcicmd, pcibadaddr;
  129. unsigned int pcimstat, intisr, inten, intpol;
  130. unsigned int intrcause, datalo, datahi;
  131. struct pt_regs *regs = get_irq_regs();
  132. printk(KERN_EMERG "CoreHI interrupt, shouldn't happen, we die here!\n");
  133. printk(KERN_EMERG "epc : %08lx\nStatus: %08lx\n"
  134. "Cause : %08lx\nbadVaddr : %08lx\n",
  135. regs->cp0_epc, regs->cp0_status,
  136. regs->cp0_cause, regs->cp0_badvaddr);
  137. /* Read all the registers and then print them as there is a
  138. problem with interspersed printk's upsetting the Bonito controller.
  139. Do it for the others too.
  140. */
  141. switch (mips_revision_sconid) {
  142. case MIPS_REVISION_SCON_SOCIT:
  143. case MIPS_REVISION_SCON_ROCIT:
  144. case MIPS_REVISION_SCON_SOCITSC:
  145. case MIPS_REVISION_SCON_SOCITSCP:
  146. ll_msc_irq();
  147. break;
  148. case MIPS_REVISION_SCON_GT64120:
  149. intrcause = GT_READ(GT_INTRCAUSE_OFS);
  150. datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
  151. datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
  152. printk(KERN_EMERG "GT_INTRCAUSE = %08x\n", intrcause);
  153. printk(KERN_EMERG "GT_CPUERR_ADDR = %02x%08x\n",
  154. datahi, datalo);
  155. break;
  156. case MIPS_REVISION_SCON_BONITO:
  157. pcibadaddr = BONITO_PCIBADADDR;
  158. pcimstat = BONITO_PCIMSTAT;
  159. intisr = BONITO_INTISR;
  160. inten = BONITO_INTEN;
  161. intpol = BONITO_INTPOL;
  162. intedge = BONITO_INTEDGE;
  163. intsteer = BONITO_INTSTEER;
  164. pcicmd = BONITO_PCICMD;
  165. printk(KERN_EMERG "BONITO_INTISR = %08x\n", intisr);
  166. printk(KERN_EMERG "BONITO_INTEN = %08x\n", inten);
  167. printk(KERN_EMERG "BONITO_INTPOL = %08x\n", intpol);
  168. printk(KERN_EMERG "BONITO_INTEDGE = %08x\n", intedge);
  169. printk(KERN_EMERG "BONITO_INTSTEER = %08x\n", intsteer);
  170. printk(KERN_EMERG "BONITO_PCICMD = %08x\n", pcicmd);
  171. printk(KERN_EMERG "BONITO_PCIBADADDR = %08x\n", pcibadaddr);
  172. printk(KERN_EMERG "BONITO_PCIMSTAT = %08x\n", pcimstat);
  173. break;
  174. }
  175. die("CoreHi interrupt", regs);
  176. }
  177. static inline int clz(unsigned long x)
  178. {
  179. __asm__(
  180. " .set push \n"
  181. " .set mips32 \n"
  182. " clz %0, %1 \n"
  183. " .set pop \n"
  184. : "=r" (x)
  185. : "r" (x));
  186. return x;
  187. }
  188. /*
  189. * Version of ffs that only looks at bits 12..15.
  190. */
  191. static inline unsigned int irq_ffs(unsigned int pending)
  192. {
  193. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  194. return -clz(pending) + 31 - CAUSEB_IP;
  195. #else
  196. unsigned int a0 = 7;
  197. unsigned int t0;
  198. t0 = pending & 0xf000;
  199. t0 = t0 < 1;
  200. t0 = t0 << 2;
  201. a0 = a0 - t0;
  202. pending = pending << t0;
  203. t0 = pending & 0xc000;
  204. t0 = t0 < 1;
  205. t0 = t0 << 1;
  206. a0 = a0 - t0;
  207. pending = pending << t0;
  208. t0 = pending & 0x8000;
  209. t0 = t0 < 1;
  210. /* t0 = t0 << 2; */
  211. a0 = a0 - t0;
  212. /* pending = pending << t0; */
  213. return a0;
  214. #endif
  215. }
  216. /*
  217. * IRQs on the Malta board look basically (barring software IRQs which we
  218. * don't use at all and all external interrupt sources are combined together
  219. * on hardware interrupt 0 (MIPS IRQ 2)) like:
  220. *
  221. * MIPS IRQ Source
  222. * -------- ------
  223. * 0 Software (ignored)
  224. * 1 Software (ignored)
  225. * 2 Combined hardware interrupt (hw0)
  226. * 3 Hardware (ignored)
  227. * 4 Hardware (ignored)
  228. * 5 Hardware (ignored)
  229. * 6 Hardware (ignored)
  230. * 7 R4k timer (what we use)
  231. *
  232. * We handle the IRQ according to _our_ priority which is:
  233. *
  234. * Highest ---- R4k Timer
  235. * Lowest ---- Combined hardware interrupt
  236. *
  237. * then we just return, if multiple IRQs are pending then we will just take
  238. * another exception, big deal.
  239. */
  240. asmlinkage void plat_irq_dispatch(void)
  241. {
  242. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  243. int irq;
  244. if (unlikely(!pending)) {
  245. spurious_interrupt();
  246. return;
  247. }
  248. irq = irq_ffs(pending);
  249. if (irq == MIPSCPU_INT_I8259A)
  250. malta_hw0_irqdispatch();
  251. else if (gic_present && ((1 << irq) & ipi_map[smp_processor_id()]))
  252. malta_ipi_irqdispatch();
  253. else
  254. do_IRQ(MIPS_CPU_IRQ_BASE + irq);
  255. }
  256. #ifdef CONFIG_MIPS_MT_SMP
  257. #define GIC_MIPS_CPU_IPI_RESCHED_IRQ 3
  258. #define GIC_MIPS_CPU_IPI_CALL_IRQ 4
  259. #define MIPS_CPU_IPI_RESCHED_IRQ 0 /* SW int 0 for resched */
  260. #define C_RESCHED C_SW0
  261. #define MIPS_CPU_IPI_CALL_IRQ 1 /* SW int 1 for resched */
  262. #define C_CALL C_SW1
  263. static int cpu_ipi_resched_irq, cpu_ipi_call_irq;
  264. static void ipi_resched_dispatch(void)
  265. {
  266. do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
  267. }
  268. static void ipi_call_dispatch(void)
  269. {
  270. do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
  271. }
  272. static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
  273. {
  274. scheduler_ipi();
  275. return IRQ_HANDLED;
  276. }
  277. static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
  278. {
  279. smp_call_function_interrupt();
  280. return IRQ_HANDLED;
  281. }
  282. static struct irqaction irq_resched = {
  283. .handler = ipi_resched_interrupt,
  284. .flags = IRQF_PERCPU,
  285. .name = "IPI_resched"
  286. };
  287. static struct irqaction irq_call = {
  288. .handler = ipi_call_interrupt,
  289. .flags = IRQF_PERCPU,
  290. .name = "IPI_call"
  291. };
  292. #endif /* CONFIG_MIPS_MT_SMP */
  293. static int gic_resched_int_base;
  294. static int gic_call_int_base;
  295. #define GIC_RESCHED_INT(cpu) (gic_resched_int_base+(cpu))
  296. #define GIC_CALL_INT(cpu) (gic_call_int_base+(cpu))
  297. unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
  298. {
  299. return GIC_CALL_INT(cpu);
  300. }
  301. unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
  302. {
  303. return GIC_RESCHED_INT(cpu);
  304. }
  305. static struct irqaction i8259irq = {
  306. .handler = no_action,
  307. .name = "XT-PIC cascade",
  308. .flags = IRQF_NO_THREAD,
  309. };
  310. static struct irqaction corehi_irqaction = {
  311. .handler = no_action,
  312. .name = "CoreHi",
  313. .flags = IRQF_NO_THREAD,
  314. };
  315. static msc_irqmap_t __initdata msc_irqmap[] = {
  316. {MSC01C_INT_TMR, MSC01_IRQ_EDGE, 0},
  317. {MSC01C_INT_PCI, MSC01_IRQ_LEVEL, 0},
  318. };
  319. static int __initdata msc_nr_irqs = ARRAY_SIZE(msc_irqmap);
  320. static msc_irqmap_t __initdata msc_eicirqmap[] = {
  321. {MSC01E_INT_SW0, MSC01_IRQ_LEVEL, 0},
  322. {MSC01E_INT_SW1, MSC01_IRQ_LEVEL, 0},
  323. {MSC01E_INT_I8259A, MSC01_IRQ_LEVEL, 0},
  324. {MSC01E_INT_SMI, MSC01_IRQ_LEVEL, 0},
  325. {MSC01E_INT_COREHI, MSC01_IRQ_LEVEL, 0},
  326. {MSC01E_INT_CORELO, MSC01_IRQ_LEVEL, 0},
  327. {MSC01E_INT_TMR, MSC01_IRQ_EDGE, 0},
  328. {MSC01E_INT_PCI, MSC01_IRQ_LEVEL, 0},
  329. {MSC01E_INT_PERFCTR, MSC01_IRQ_LEVEL, 0},
  330. {MSC01E_INT_CPUCTR, MSC01_IRQ_LEVEL, 0}
  331. };
  332. static int __initdata msc_nr_eicirqs = ARRAY_SIZE(msc_eicirqmap);
  333. /*
  334. * This GIC specific tabular array defines the association between External
  335. * Interrupts and CPUs/Core Interrupts. The nature of the External
  336. * Interrupts is also defined here - polarity/trigger.
  337. */
  338. #define GIC_CPU_NMI GIC_MAP_TO_NMI_MSK
  339. #define X GIC_UNUSED
  340. static struct gic_intr_map gic_intr_map[GIC_NUM_INTRS] = {
  341. { X, X, X, X, 0 },
  342. { X, X, X, X, 0 },
  343. { X, X, X, X, 0 },
  344. { 0, GIC_CPU_INT0, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  345. { 0, GIC_CPU_INT1, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  346. { 0, GIC_CPU_INT2, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  347. { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  348. { 0, GIC_CPU_INT4, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  349. { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  350. { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  351. { X, X, X, X, 0 },
  352. { X, X, X, X, 0 },
  353. { 0, GIC_CPU_INT3, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  354. { 0, GIC_CPU_NMI, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  355. { 0, GIC_CPU_NMI, GIC_POL_POS, GIC_TRIG_LEVEL, GIC_FLAG_TRANSPARENT },
  356. { X, X, X, X, 0 },
  357. /* The remainder of this table is initialised by fill_ipi_map */
  358. };
  359. #undef X
  360. /*
  361. * GCMP needs to be detected before any SMP initialisation
  362. */
  363. int __init gcmp_probe(unsigned long addr, unsigned long size)
  364. {
  365. if ((mips_revision_sconid != MIPS_REVISION_SCON_ROCIT) &&
  366. (mips_revision_sconid != MIPS_REVISION_SCON_GT64120)) {
  367. gcmp_present = 0;
  368. pr_debug("GCMP NOT present\n");
  369. return gcmp_present;
  370. }
  371. if (gcmp_present >= 0)
  372. return gcmp_present;
  373. _gcmp_base = (unsigned long) ioremap_nocache(GCMP_BASE_ADDR, GCMP_ADDRSPACE_SZ);
  374. _msc01_biu_base = (unsigned long) ioremap_nocache(MSC01_BIU_REG_BASE, MSC01_BIU_ADDRSPACE_SZ);
  375. gcmp_present = (GCMPGCB(GCMPB) & GCMP_GCB_GCMPB_GCMPBASE_MSK) == GCMP_BASE_ADDR;
  376. if (gcmp_present)
  377. pr_debug("GCMP present\n");
  378. return gcmp_present;
  379. }
  380. /* Return the number of IOCU's present */
  381. int __init gcmp_niocu(void)
  382. {
  383. return gcmp_present ?
  384. (GCMPGCB(GC) & GCMP_GCB_GC_NUMIOCU_MSK) >> GCMP_GCB_GC_NUMIOCU_SHF :
  385. 0;
  386. }
  387. /* Set GCMP region attributes */
  388. void __init gcmp_setregion(int region, unsigned long base,
  389. unsigned long mask, int type)
  390. {
  391. GCMPGCBn(CMxBASE, region) = base;
  392. GCMPGCBn(CMxMASK, region) = mask | type;
  393. }
  394. #if defined(CONFIG_MIPS_MT_SMP)
  395. static void __init fill_ipi_map1(int baseintr, int cpu, int cpupin)
  396. {
  397. int intr = baseintr + cpu;
  398. gic_intr_map[intr].cpunum = cpu;
  399. gic_intr_map[intr].pin = cpupin;
  400. gic_intr_map[intr].polarity = GIC_POL_POS;
  401. gic_intr_map[intr].trigtype = GIC_TRIG_EDGE;
  402. gic_intr_map[intr].flags = GIC_FLAG_IPI;
  403. ipi_map[cpu] |= (1 << (cpupin + 2));
  404. }
  405. static void __init fill_ipi_map(void)
  406. {
  407. int cpu;
  408. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  409. fill_ipi_map1(gic_resched_int_base, cpu, GIC_CPU_INT1);
  410. fill_ipi_map1(gic_call_int_base, cpu, GIC_CPU_INT2);
  411. }
  412. }
  413. #endif
  414. void __init arch_init_ipiirq(int irq, struct irqaction *action)
  415. {
  416. setup_irq(irq, action);
  417. irq_set_handler(irq, handle_percpu_irq);
  418. }
  419. void __init arch_init_irq(void)
  420. {
  421. init_i8259_irqs();
  422. if (!cpu_has_veic)
  423. mips_cpu_irq_init();
  424. if (gcmp_present) {
  425. GCMPGCB(GICBA) = GIC_BASE_ADDR | GCMP_GCB_GICBA_EN_MSK;
  426. gic_present = 1;
  427. } else {
  428. if (mips_revision_sconid == MIPS_REVISION_SCON_ROCIT) {
  429. _msc01_biu_base = (unsigned long)
  430. ioremap_nocache(MSC01_BIU_REG_BASE,
  431. MSC01_BIU_ADDRSPACE_SZ);
  432. gic_present = (REG(_msc01_biu_base, MSC01_SC_CFG) &
  433. MSC01_SC_CFG_GICPRES_MSK) >>
  434. MSC01_SC_CFG_GICPRES_SHF;
  435. }
  436. }
  437. if (gic_present)
  438. pr_debug("GIC present\n");
  439. switch (mips_revision_sconid) {
  440. case MIPS_REVISION_SCON_SOCIT:
  441. case MIPS_REVISION_SCON_ROCIT:
  442. if (cpu_has_veic)
  443. init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
  444. MSC01E_INT_BASE, msc_eicirqmap,
  445. msc_nr_eicirqs);
  446. else
  447. init_msc_irqs(MIPS_MSC01_IC_REG_BASE,
  448. MSC01C_INT_BASE, msc_irqmap,
  449. msc_nr_irqs);
  450. break;
  451. case MIPS_REVISION_SCON_SOCITSC:
  452. case MIPS_REVISION_SCON_SOCITSCP:
  453. if (cpu_has_veic)
  454. init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
  455. MSC01E_INT_BASE, msc_eicirqmap,
  456. msc_nr_eicirqs);
  457. else
  458. init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE,
  459. MSC01C_INT_BASE, msc_irqmap,
  460. msc_nr_irqs);
  461. }
  462. if (cpu_has_veic) {
  463. set_vi_handler(MSC01E_INT_I8259A, malta_hw0_irqdispatch);
  464. set_vi_handler(MSC01E_INT_COREHI, corehi_irqdispatch);
  465. setup_irq(MSC01E_INT_BASE+MSC01E_INT_I8259A, &i8259irq);
  466. setup_irq(MSC01E_INT_BASE+MSC01E_INT_COREHI, &corehi_irqaction);
  467. } else if (cpu_has_vint) {
  468. set_vi_handler(MIPSCPU_INT_I8259A, malta_hw0_irqdispatch);
  469. set_vi_handler(MIPSCPU_INT_COREHI, corehi_irqdispatch);
  470. #ifdef CONFIG_MIPS_MT_SMTC
  471. setup_irq_smtc(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq,
  472. (0x100 << MIPSCPU_INT_I8259A));
  473. setup_irq_smtc(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
  474. &corehi_irqaction, (0x100 << MIPSCPU_INT_COREHI));
  475. /*
  476. * Temporary hack to ensure that the subsidiary device
  477. * interrupts coing in via the i8259A, but associated
  478. * with low IRQ numbers, will restore the Status.IM
  479. * value associated with the i8259A.
  480. */
  481. {
  482. int i;
  483. for (i = 0; i < 16; i++)
  484. irq_hwmask[i] = (0x100 << MIPSCPU_INT_I8259A);
  485. }
  486. #else /* Not SMTC */
  487. setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  488. setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
  489. &corehi_irqaction);
  490. #endif /* CONFIG_MIPS_MT_SMTC */
  491. } else {
  492. setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_I8259A, &i8259irq);
  493. setup_irq(MIPS_CPU_IRQ_BASE+MIPSCPU_INT_COREHI,
  494. &corehi_irqaction);
  495. }
  496. if (gic_present) {
  497. /* FIXME */
  498. int i;
  499. #if defined(CONFIG_MIPS_MT_SMP)
  500. gic_call_int_base = GIC_NUM_INTRS - NR_CPUS;
  501. gic_resched_int_base = gic_call_int_base - NR_CPUS;
  502. fill_ipi_map();
  503. #endif
  504. gic_init(GIC_BASE_ADDR, GIC_ADDRSPACE_SZ, gic_intr_map,
  505. ARRAY_SIZE(gic_intr_map), MIPS_GIC_IRQ_BASE);
  506. if (!gcmp_present) {
  507. /* Enable the GIC */
  508. i = REG(_msc01_biu_base, MSC01_SC_CFG);
  509. REG(_msc01_biu_base, MSC01_SC_CFG) =
  510. (i | (0x1 << MSC01_SC_CFG_GICENA_SHF));
  511. pr_debug("GIC Enabled\n");
  512. }
  513. #if defined(CONFIG_MIPS_MT_SMP)
  514. /* set up ipi interrupts */
  515. if (cpu_has_vint) {
  516. set_vi_handler(MIPSCPU_INT_IPI0, malta_ipi_irqdispatch);
  517. set_vi_handler(MIPSCPU_INT_IPI1, malta_ipi_irqdispatch);
  518. }
  519. /* Argh.. this really needs sorting out.. */
  520. printk("CPU%d: status register was %08x\n", smp_processor_id(), read_c0_status());
  521. write_c0_status(read_c0_status() | STATUSF_IP3 | STATUSF_IP4);
  522. printk("CPU%d: status register now %08x\n", smp_processor_id(), read_c0_status());
  523. write_c0_status(0x1100dc00);
  524. printk("CPU%d: status register frc %08x\n", smp_processor_id(), read_c0_status());
  525. for (i = 0; i < NR_CPUS; i++) {
  526. arch_init_ipiirq(MIPS_GIC_IRQ_BASE +
  527. GIC_RESCHED_INT(i), &irq_resched);
  528. arch_init_ipiirq(MIPS_GIC_IRQ_BASE +
  529. GIC_CALL_INT(i), &irq_call);
  530. }
  531. #endif
  532. } else {
  533. #if defined(CONFIG_MIPS_MT_SMP)
  534. /* set up ipi interrupts */
  535. if (cpu_has_veic) {
  536. set_vi_handler (MSC01E_INT_SW0, ipi_resched_dispatch);
  537. set_vi_handler (MSC01E_INT_SW1, ipi_call_dispatch);
  538. cpu_ipi_resched_irq = MSC01E_INT_SW0;
  539. cpu_ipi_call_irq = MSC01E_INT_SW1;
  540. } else {
  541. if (cpu_has_vint) {
  542. set_vi_handler (MIPS_CPU_IPI_RESCHED_IRQ, ipi_resched_dispatch);
  543. set_vi_handler (MIPS_CPU_IPI_CALL_IRQ, ipi_call_dispatch);
  544. }
  545. cpu_ipi_resched_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ;
  546. cpu_ipi_call_irq = MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ;
  547. }
  548. arch_init_ipiirq(cpu_ipi_resched_irq, &irq_resched);
  549. arch_init_ipiirq(cpu_ipi_call_irq, &irq_call);
  550. #endif
  551. }
  552. }
  553. void malta_be_init(void)
  554. {
  555. if (gcmp_present) {
  556. /* Could change CM error mask register */
  557. }
  558. }
  559. static char *tr[8] = {
  560. "mem", "gcr", "gic", "mmio",
  561. "0x04", "0x05", "0x06", "0x07"
  562. };
  563. static char *mcmd[32] = {
  564. [0x00] = "0x00",
  565. [0x01] = "Legacy Write",
  566. [0x02] = "Legacy Read",
  567. [0x03] = "0x03",
  568. [0x04] = "0x04",
  569. [0x05] = "0x05",
  570. [0x06] = "0x06",
  571. [0x07] = "0x07",
  572. [0x08] = "Coherent Read Own",
  573. [0x09] = "Coherent Read Share",
  574. [0x0a] = "Coherent Read Discard",
  575. [0x0b] = "Coherent Ready Share Always",
  576. [0x0c] = "Coherent Upgrade",
  577. [0x0d] = "Coherent Writeback",
  578. [0x0e] = "0x0e",
  579. [0x0f] = "0x0f",
  580. [0x10] = "Coherent Copyback",
  581. [0x11] = "Coherent Copyback Invalidate",
  582. [0x12] = "Coherent Invalidate",
  583. [0x13] = "Coherent Write Invalidate",
  584. [0x14] = "Coherent Completion Sync",
  585. [0x15] = "0x15",
  586. [0x16] = "0x16",
  587. [0x17] = "0x17",
  588. [0x18] = "0x18",
  589. [0x19] = "0x19",
  590. [0x1a] = "0x1a",
  591. [0x1b] = "0x1b",
  592. [0x1c] = "0x1c",
  593. [0x1d] = "0x1d",
  594. [0x1e] = "0x1e",
  595. [0x1f] = "0x1f"
  596. };
  597. static char *core[8] = {
  598. "Invalid/OK", "Invalid/Data",
  599. "Shared/OK", "Shared/Data",
  600. "Modified/OK", "Modified/Data",
  601. "Exclusive/OK", "Exclusive/Data"
  602. };
  603. static char *causes[32] = {
  604. "None", "GC_WR_ERR", "GC_RD_ERR", "COH_WR_ERR",
  605. "COH_RD_ERR", "MMIO_WR_ERR", "MMIO_RD_ERR", "0x07",
  606. "0x08", "0x09", "0x0a", "0x0b",
  607. "0x0c", "0x0d", "0x0e", "0x0f",
  608. "0x10", "0x11", "0x12", "0x13",
  609. "0x14", "0x15", "0x16", "INTVN_WR_ERR",
  610. "INTVN_RD_ERR", "0x19", "0x1a", "0x1b",
  611. "0x1c", "0x1d", "0x1e", "0x1f"
  612. };
  613. int malta_be_handler(struct pt_regs *regs, int is_fixup)
  614. {
  615. /* This duplicates the handling in do_be which seems wrong */
  616. int retval = is_fixup ? MIPS_BE_FIXUP : MIPS_BE_FATAL;
  617. if (gcmp_present) {
  618. unsigned long cm_error = GCMPGCB(GCMEC);
  619. unsigned long cm_addr = GCMPGCB(GCMEA);
  620. unsigned long cm_other = GCMPGCB(GCMEO);
  621. unsigned long cause, ocause;
  622. char buf[256];
  623. cause = (cm_error & GCMP_GCB_GMEC_ERROR_TYPE_MSK);
  624. if (cause != 0) {
  625. cause >>= GCMP_GCB_GMEC_ERROR_TYPE_SHF;
  626. if (cause < 16) {
  627. unsigned long cca_bits = (cm_error >> 15) & 7;
  628. unsigned long tr_bits = (cm_error >> 12) & 7;
  629. unsigned long mcmd_bits = (cm_error >> 7) & 0x1f;
  630. unsigned long stag_bits = (cm_error >> 3) & 15;
  631. unsigned long sport_bits = (cm_error >> 0) & 7;
  632. snprintf(buf, sizeof(buf),
  633. "CCA=%lu TR=%s MCmd=%s STag=%lu "
  634. "SPort=%lu\n",
  635. cca_bits, tr[tr_bits], mcmd[mcmd_bits],
  636. stag_bits, sport_bits);
  637. } else {
  638. /* glob state & sresp together */
  639. unsigned long c3_bits = (cm_error >> 18) & 7;
  640. unsigned long c2_bits = (cm_error >> 15) & 7;
  641. unsigned long c1_bits = (cm_error >> 12) & 7;
  642. unsigned long c0_bits = (cm_error >> 9) & 7;
  643. unsigned long sc_bit = (cm_error >> 8) & 1;
  644. unsigned long mcmd_bits = (cm_error >> 3) & 0x1f;
  645. unsigned long sport_bits = (cm_error >> 0) & 7;
  646. snprintf(buf, sizeof(buf),
  647. "C3=%s C2=%s C1=%s C0=%s SC=%s "
  648. "MCmd=%s SPort=%lu\n",
  649. core[c3_bits], core[c2_bits],
  650. core[c1_bits], core[c0_bits],
  651. sc_bit ? "True" : "False",
  652. mcmd[mcmd_bits], sport_bits);
  653. }
  654. ocause = (cm_other & GCMP_GCB_GMEO_ERROR_2ND_MSK) >>
  655. GCMP_GCB_GMEO_ERROR_2ND_SHF;
  656. printk("CM_ERROR=%08lx %s <%s>\n", cm_error,
  657. causes[cause], buf);
  658. printk("CM_ADDR =%08lx\n", cm_addr);
  659. printk("CM_OTHER=%08lx %s\n", cm_other, causes[ocause]);
  660. /* reprime cause register */
  661. GCMPGCB(GCMEC) = 0;
  662. }
  663. }
  664. return retval;
  665. }
  666. void gic_enable_interrupt(int irq_vec)
  667. {
  668. GIC_SET_INTR_MASK(irq_vec);
  669. }
  670. void gic_disable_interrupt(int irq_vec)
  671. {
  672. GIC_CLR_INTR_MASK(irq_vec);
  673. }
  674. void gic_irq_ack(struct irq_data *d)
  675. {
  676. int irq = (d->irq - gic_irq_base);
  677. GIC_CLR_INTR_MASK(irq);
  678. if (gic_irq_flags[irq] & GIC_TRIG_EDGE)
  679. GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), irq);
  680. }
  681. void gic_finish_irq(struct irq_data *d)
  682. {
  683. /* Enable interrupts. */
  684. GIC_SET_INTR_MASK(d->irq - gic_irq_base);
  685. }
  686. void __init gic_platform_init(int irqs, struct irq_chip *irq_controller)
  687. {
  688. int i;
  689. for (i = gic_irq_base; i < (gic_irq_base + irqs); i++)
  690. irq_set_chip(i, irq_controller);
  691. }