clock.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. #include <linux/module.h>
  2. #include <linux/kernel.h>
  3. #include <linux/list.h>
  4. #include <linux/errno.h>
  5. #include <linux/err.h>
  6. #include <linux/string.h>
  7. #include <linux/clk.h>
  8. #include <linux/mutex.h>
  9. #include <linux/spinlock.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/device.h>
  12. #include <linux/init.h>
  13. #include <linux/timer.h>
  14. #include <linux/io.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/clkdev.h>
  17. #include <asm/clocks.h>
  18. #define CGU0_CTL_DF (1 << 0)
  19. #define CGU0_CTL_MSEL_SHIFT 8
  20. #define CGU0_CTL_MSEL_MASK (0x7f << 8)
  21. #define CGU0_STAT_PLLEN (1 << 0)
  22. #define CGU0_STAT_PLLBP (1 << 1)
  23. #define CGU0_STAT_PLLLK (1 << 2)
  24. #define CGU0_STAT_CLKSALGN (1 << 3)
  25. #define CGU0_STAT_CCBF0 (1 << 4)
  26. #define CGU0_STAT_CCBF1 (1 << 5)
  27. #define CGU0_STAT_SCBF0 (1 << 6)
  28. #define CGU0_STAT_SCBF1 (1 << 7)
  29. #define CGU0_STAT_DCBF (1 << 8)
  30. #define CGU0_STAT_OCBF (1 << 9)
  31. #define CGU0_STAT_ADDRERR (1 << 16)
  32. #define CGU0_STAT_LWERR (1 << 17)
  33. #define CGU0_STAT_DIVERR (1 << 18)
  34. #define CGU0_STAT_WDFMSERR (1 << 19)
  35. #define CGU0_STAT_WDIVERR (1 << 20)
  36. #define CGU0_STAT_PLOCKERR (1 << 21)
  37. #define CGU0_DIV_CSEL_SHIFT 0
  38. #define CGU0_DIV_CSEL_MASK 0x0000001F
  39. #define CGU0_DIV_S0SEL_SHIFT 5
  40. #define CGU0_DIV_S0SEL_MASK (0x3 << CGU0_DIV_S0SEL_SHIFT)
  41. #define CGU0_DIV_SYSSEL_SHIFT 8
  42. #define CGU0_DIV_SYSSEL_MASK (0x1f << CGU0_DIV_SYSSEL_SHIFT)
  43. #define CGU0_DIV_S1SEL_SHIFT 13
  44. #define CGU0_DIV_S1SEL_MASK (0x3 << CGU0_DIV_S1SEL_SHIFT)
  45. #define CGU0_DIV_DSEL_SHIFT 16
  46. #define CGU0_DIV_DSEL_MASK (0x1f << CGU0_DIV_DSEL_SHIFT)
  47. #define CGU0_DIV_OSEL_SHIFT 22
  48. #define CGU0_DIV_OSEL_MASK (0x7f << CGU0_DIV_OSEL_SHIFT)
  49. #define CLK(_clk, _devname, _conname) \
  50. { \
  51. .clk = &_clk, \
  52. .dev_id = _devname, \
  53. .con_id = _conname, \
  54. }
  55. #define NEEDS_INITIALIZATION 0x11
  56. static LIST_HEAD(clk_list);
  57. static void clk_reg_write_mask(u32 reg, uint32_t val, uint32_t mask)
  58. {
  59. u32 val2;
  60. val2 = bfin_read32(reg);
  61. val2 &= ~mask;
  62. val2 |= val;
  63. bfin_write32(reg, val2);
  64. }
  65. static void clk_reg_set_bits(u32 reg, uint32_t mask)
  66. {
  67. u32 val;
  68. val = bfin_read32(reg);
  69. val |= mask;
  70. bfin_write32(reg, val);
  71. }
  72. static void clk_reg_clear_bits(u32 reg, uint32_t mask)
  73. {
  74. u32 val;
  75. val = bfin_read32(reg);
  76. val &= ~mask;
  77. bfin_write32(reg, val);
  78. }
  79. int wait_for_pll_align(void)
  80. {
  81. int i = 10000;
  82. while (i-- && (bfin_read32(CGU0_STAT) & CGU0_STAT_CLKSALGN));
  83. if (bfin_read32(CGU0_STAT) & CGU0_STAT_CLKSALGN) {
  84. printk(KERN_CRIT "fail to align clk\n");
  85. return -1;
  86. }
  87. return 0;
  88. }
  89. int clk_enable(struct clk *clk)
  90. {
  91. int ret = -EIO;
  92. if (clk->ops && clk->ops->enable)
  93. ret = clk->ops->enable(clk);
  94. return ret;
  95. }
  96. EXPORT_SYMBOL(clk_enable);
  97. void clk_disable(struct clk *clk)
  98. {
  99. if (clk->ops && clk->ops->disable)
  100. clk->ops->disable(clk);
  101. }
  102. EXPORT_SYMBOL(clk_disable);
  103. unsigned long clk_get_rate(struct clk *clk)
  104. {
  105. unsigned long ret = 0;
  106. if (clk->ops && clk->ops->get_rate)
  107. ret = clk->ops->get_rate(clk);
  108. return ret;
  109. }
  110. EXPORT_SYMBOL(clk_get_rate);
  111. long clk_round_rate(struct clk *clk, unsigned long rate)
  112. {
  113. long ret = -EIO;
  114. if (clk->ops && clk->ops->round_rate)
  115. ret = clk->ops->round_rate(clk, rate);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL(clk_round_rate);
  119. int clk_set_rate(struct clk *clk, unsigned long rate)
  120. {
  121. int ret = -EIO;
  122. if (clk->ops && clk->ops->set_rate)
  123. ret = clk->ops->set_rate(clk, rate);
  124. return ret;
  125. }
  126. EXPORT_SYMBOL(clk_set_rate);
  127. unsigned long vco_get_rate(struct clk *clk)
  128. {
  129. return clk->rate;
  130. }
  131. unsigned long pll_get_rate(struct clk *clk)
  132. {
  133. u32 df;
  134. u32 msel;
  135. u32 ctl = bfin_read32(CGU0_CTL);
  136. u32 stat = bfin_read32(CGU0_STAT);
  137. if (stat & CGU0_STAT_PLLBP)
  138. return 0;
  139. msel = (ctl & CGU0_CTL_MSEL_MASK) >> CGU0_CTL_MSEL_SHIFT;
  140. df = (ctl & CGU0_CTL_DF);
  141. clk->parent->rate = clk_get_rate(clk->parent);
  142. return clk->parent->rate / (df + 1) * msel * 2;
  143. }
  144. unsigned long pll_round_rate(struct clk *clk, unsigned long rate)
  145. {
  146. u32 div;
  147. div = rate / clk->parent->rate;
  148. return clk->parent->rate * div;
  149. }
  150. int pll_set_rate(struct clk *clk, unsigned long rate)
  151. {
  152. u32 msel;
  153. u32 stat = bfin_read32(CGU0_STAT);
  154. if (!(stat & CGU0_STAT_PLLEN))
  155. return -EBUSY;
  156. if (!(stat & CGU0_STAT_PLLLK))
  157. return -EBUSY;
  158. if (wait_for_pll_align())
  159. return -EBUSY;
  160. msel = rate / clk->parent->rate / 2;
  161. clk_reg_write_mask(CGU0_CTL, msel << CGU0_CTL_MSEL_SHIFT,
  162. CGU0_CTL_MSEL_MASK);
  163. clk->rate = rate;
  164. return 0;
  165. }
  166. unsigned long cclk_get_rate(struct clk *clk)
  167. {
  168. if (clk->parent)
  169. return clk->parent->rate;
  170. else
  171. return 0;
  172. }
  173. unsigned long sys_clk_get_rate(struct clk *clk)
  174. {
  175. unsigned long drate;
  176. u32 msel;
  177. u32 df;
  178. u32 ctl = bfin_read32(CGU0_CTL);
  179. u32 div = bfin_read32(CGU0_DIV);
  180. div = (div & clk->mask) >> clk->shift;
  181. msel = (ctl & CGU0_CTL_MSEL_MASK) >> CGU0_CTL_MSEL_SHIFT;
  182. df = (ctl & CGU0_CTL_DF);
  183. if (!strcmp(clk->parent->name, "SYS_CLKIN")) {
  184. drate = clk->parent->rate / (df + 1);
  185. drate *= msel;
  186. drate /= div;
  187. return drate;
  188. } else {
  189. clk->parent->rate = clk_get_rate(clk->parent);
  190. return clk->parent->rate / div;
  191. }
  192. }
  193. unsigned long dummy_get_rate(struct clk *clk)
  194. {
  195. clk->parent->rate = clk_get_rate(clk->parent);
  196. return clk->parent->rate;
  197. }
  198. unsigned long sys_clk_round_rate(struct clk *clk, unsigned long rate)
  199. {
  200. unsigned long max_rate;
  201. unsigned long drate;
  202. int i;
  203. u32 msel;
  204. u32 df;
  205. u32 ctl = bfin_read32(CGU0_CTL);
  206. msel = (ctl & CGU0_CTL_MSEL_MASK) >> CGU0_CTL_MSEL_SHIFT;
  207. df = (ctl & CGU0_CTL_DF);
  208. max_rate = clk->parent->rate / (df + 1) * msel;
  209. if (rate > max_rate)
  210. return 0;
  211. for (i = 1; i < clk->mask; i++) {
  212. drate = max_rate / i;
  213. if (rate >= drate)
  214. return drate;
  215. }
  216. return 0;
  217. }
  218. int sys_clk_set_rate(struct clk *clk, unsigned long rate)
  219. {
  220. u32 div = bfin_read32(CGU0_DIV);
  221. div = (div & clk->mask) >> clk->shift;
  222. rate = clk_round_rate(clk, rate);
  223. if (!rate)
  224. return -EINVAL;
  225. div = (clk_get_rate(clk) * div) / rate;
  226. if (wait_for_pll_align())
  227. return -EBUSY;
  228. clk_reg_write_mask(CGU0_DIV, div << clk->shift,
  229. clk->mask);
  230. clk->rate = rate;
  231. return 0;
  232. }
  233. static struct clk_ops vco_ops = {
  234. .get_rate = vco_get_rate,
  235. };
  236. static struct clk_ops pll_ops = {
  237. .get_rate = pll_get_rate,
  238. .set_rate = pll_set_rate,
  239. };
  240. static struct clk_ops cclk_ops = {
  241. .get_rate = cclk_get_rate,
  242. };
  243. static struct clk_ops sys_clk_ops = {
  244. .get_rate = sys_clk_get_rate,
  245. .set_rate = sys_clk_set_rate,
  246. .round_rate = sys_clk_round_rate,
  247. };
  248. static struct clk_ops dummy_clk_ops = {
  249. .get_rate = dummy_get_rate,
  250. };
  251. static struct clk sys_clkin = {
  252. .name = "SYS_CLKIN",
  253. .rate = CONFIG_CLKIN_HZ,
  254. .ops = &vco_ops,
  255. };
  256. static struct clk pll_clk = {
  257. .name = "PLLCLK",
  258. .rate = 500000000,
  259. .parent = &sys_clkin,
  260. .ops = &pll_ops,
  261. .flags = NEEDS_INITIALIZATION,
  262. };
  263. static struct clk cclk = {
  264. .name = "CCLK",
  265. .rate = 500000000,
  266. .mask = CGU0_DIV_CSEL_MASK,
  267. .shift = CGU0_DIV_CSEL_SHIFT,
  268. .parent = &sys_clkin,
  269. .ops = &sys_clk_ops,
  270. .flags = NEEDS_INITIALIZATION,
  271. };
  272. static struct clk cclk0 = {
  273. .name = "CCLK0",
  274. .parent = &cclk,
  275. .ops = &cclk_ops,
  276. };
  277. static struct clk cclk1 = {
  278. .name = "CCLK1",
  279. .parent = &cclk,
  280. .ops = &cclk_ops,
  281. };
  282. static struct clk sysclk = {
  283. .name = "SYSCLK",
  284. .rate = 500000000,
  285. .mask = CGU0_DIV_SYSSEL_MASK,
  286. .shift = CGU0_DIV_SYSSEL_SHIFT,
  287. .parent = &sys_clkin,
  288. .ops = &sys_clk_ops,
  289. .flags = NEEDS_INITIALIZATION,
  290. };
  291. static struct clk sclk0 = {
  292. .name = "SCLK0",
  293. .rate = 500000000,
  294. .mask = CGU0_DIV_S0SEL_MASK,
  295. .shift = CGU0_DIV_S0SEL_SHIFT,
  296. .parent = &sysclk,
  297. .ops = &sys_clk_ops,
  298. };
  299. static struct clk sclk1 = {
  300. .name = "SCLK1",
  301. .rate = 500000000,
  302. .mask = CGU0_DIV_S1SEL_MASK,
  303. .shift = CGU0_DIV_S1SEL_SHIFT,
  304. .parent = &sysclk,
  305. .ops = &sys_clk_ops,
  306. };
  307. static struct clk dclk = {
  308. .name = "DCLK",
  309. .rate = 500000000,
  310. .mask = CGU0_DIV_DSEL_MASK,
  311. .shift = CGU0_DIV_DSEL_SHIFT,
  312. .parent = &sys_clkin,
  313. .ops = &sys_clk_ops,
  314. };
  315. static struct clk oclk = {
  316. .name = "OCLK",
  317. .rate = 500000000,
  318. .mask = CGU0_DIV_OSEL_MASK,
  319. .shift = CGU0_DIV_OSEL_SHIFT,
  320. .parent = &pll_clk,
  321. };
  322. static struct clk ethclk = {
  323. .name = "stmmaceth",
  324. .parent = &sclk0,
  325. .ops = &dummy_clk_ops,
  326. };
  327. static struct clk_lookup bf609_clks[] = {
  328. CLK(sys_clkin, NULL, "SYS_CLKIN"),
  329. CLK(pll_clk, NULL, "PLLCLK"),
  330. CLK(cclk, NULL, "CCLK"),
  331. CLK(cclk0, NULL, "CCLK0"),
  332. CLK(cclk1, NULL, "CCLK1"),
  333. CLK(sysclk, NULL, "SYSCLK"),
  334. CLK(sclk0, NULL, "SCLK0"),
  335. CLK(sclk1, NULL, "SCLK1"),
  336. CLK(dclk, NULL, "DCLK"),
  337. CLK(oclk, NULL, "OCLK"),
  338. CLK(ethclk, NULL, "stmmaceth"),
  339. };
  340. int __init clk_init(void)
  341. {
  342. int i;
  343. struct clk *clkp;
  344. for (i = 0; i < ARRAY_SIZE(bf609_clks); i++) {
  345. clkp = bf609_clks[i].clk;
  346. if (clkp->flags & NEEDS_INITIALIZATION)
  347. clk_get_rate(clkp);
  348. }
  349. clkdev_add_table(bf609_clks, ARRAY_SIZE(bf609_clks));
  350. return 0;
  351. }