Kconfig 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461
  1. config MMU
  2. def_bool n
  3. config FPU
  4. def_bool n
  5. config RWSEM_GENERIC_SPINLOCK
  6. def_bool y
  7. config RWSEM_XCHGADD_ALGORITHM
  8. def_bool n
  9. config BLACKFIN
  10. def_bool y
  11. select HAVE_ARCH_KGDB
  12. select HAVE_ARCH_TRACEHOOK
  13. select HAVE_DYNAMIC_FTRACE
  14. select HAVE_FTRACE_MCOUNT_RECORD
  15. select HAVE_FUNCTION_GRAPH_TRACER
  16. select HAVE_FUNCTION_TRACER
  17. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  18. select HAVE_IDE
  19. select HAVE_KERNEL_GZIP if RAMKERNEL
  20. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  21. select HAVE_KERNEL_LZMA if RAMKERNEL
  22. select HAVE_KERNEL_LZO if RAMKERNEL
  23. select HAVE_OPROFILE
  24. select HAVE_PERF_EVENTS
  25. select ARCH_HAVE_CUSTOM_GPIO_H
  26. select ARCH_REQUIRE_GPIOLIB
  27. select HAVE_UID16
  28. select HAVE_UNDERSCORE_SYMBOL_PREFIX
  29. select VIRT_TO_BUS
  30. select ARCH_WANT_IPC_PARSE_VERSION
  31. select GENERIC_ATOMIC64
  32. select GENERIC_IRQ_PROBE
  33. select USE_GENERIC_SMP_HELPERS if SMP
  34. select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
  35. select GENERIC_SMP_IDLE_THREAD
  36. select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
  37. select HAVE_MOD_ARCH_SPECIFIC
  38. select MODULES_USE_ELF_RELA
  39. select HAVE_DEBUG_STACKOVERFLOW
  40. config GENERIC_CSUM
  41. def_bool y
  42. config GENERIC_BUG
  43. def_bool y
  44. depends on BUG
  45. config ZONE_DMA
  46. def_bool y
  47. config FORCE_MAX_ZONEORDER
  48. int
  49. default "14"
  50. config GENERIC_CALIBRATE_DELAY
  51. def_bool y
  52. config LOCKDEP_SUPPORT
  53. def_bool y
  54. config STACKTRACE_SUPPORT
  55. def_bool y
  56. config TRACE_IRQFLAGS_SUPPORT
  57. def_bool y
  58. source "init/Kconfig"
  59. source "kernel/Kconfig.preempt"
  60. source "kernel/Kconfig.freezer"
  61. menu "Blackfin Processor Options"
  62. comment "Processor and Board Settings"
  63. choice
  64. prompt "CPU"
  65. default BF533
  66. config BF512
  67. bool "BF512"
  68. help
  69. BF512 Processor Support.
  70. config BF514
  71. bool "BF514"
  72. help
  73. BF514 Processor Support.
  74. config BF516
  75. bool "BF516"
  76. help
  77. BF516 Processor Support.
  78. config BF518
  79. bool "BF518"
  80. help
  81. BF518 Processor Support.
  82. config BF522
  83. bool "BF522"
  84. help
  85. BF522 Processor Support.
  86. config BF523
  87. bool "BF523"
  88. help
  89. BF523 Processor Support.
  90. config BF524
  91. bool "BF524"
  92. help
  93. BF524 Processor Support.
  94. config BF525
  95. bool "BF525"
  96. help
  97. BF525 Processor Support.
  98. config BF526
  99. bool "BF526"
  100. help
  101. BF526 Processor Support.
  102. config BF527
  103. bool "BF527"
  104. help
  105. BF527 Processor Support.
  106. config BF531
  107. bool "BF531"
  108. help
  109. BF531 Processor Support.
  110. config BF532
  111. bool "BF532"
  112. help
  113. BF532 Processor Support.
  114. config BF533
  115. bool "BF533"
  116. help
  117. BF533 Processor Support.
  118. config BF534
  119. bool "BF534"
  120. help
  121. BF534 Processor Support.
  122. config BF536
  123. bool "BF536"
  124. help
  125. BF536 Processor Support.
  126. config BF537
  127. bool "BF537"
  128. help
  129. BF537 Processor Support.
  130. config BF538
  131. bool "BF538"
  132. help
  133. BF538 Processor Support.
  134. config BF539
  135. bool "BF539"
  136. help
  137. BF539 Processor Support.
  138. config BF542_std
  139. bool "BF542"
  140. help
  141. BF542 Processor Support.
  142. config BF542M
  143. bool "BF542m"
  144. help
  145. BF542 Processor Support.
  146. config BF544_std
  147. bool "BF544"
  148. help
  149. BF544 Processor Support.
  150. config BF544M
  151. bool "BF544m"
  152. help
  153. BF544 Processor Support.
  154. config BF547_std
  155. bool "BF547"
  156. help
  157. BF547 Processor Support.
  158. config BF547M
  159. bool "BF547m"
  160. help
  161. BF547 Processor Support.
  162. config BF548_std
  163. bool "BF548"
  164. help
  165. BF548 Processor Support.
  166. config BF548M
  167. bool "BF548m"
  168. help
  169. BF548 Processor Support.
  170. config BF549_std
  171. bool "BF549"
  172. help
  173. BF549 Processor Support.
  174. config BF549M
  175. bool "BF549m"
  176. help
  177. BF549 Processor Support.
  178. config BF561
  179. bool "BF561"
  180. help
  181. BF561 Processor Support.
  182. config BF609
  183. bool "BF609"
  184. select CLKDEV_LOOKUP
  185. help
  186. BF609 Processor Support.
  187. endchoice
  188. config SMP
  189. depends on BF561
  190. select TICKSOURCE_CORETMR
  191. bool "Symmetric multi-processing support"
  192. ---help---
  193. This enables support for systems with more than one CPU,
  194. like the dual core BF561. If you have a system with only one
  195. CPU, say N. If you have a system with more than one CPU, say Y.
  196. If you don't know what to do here, say N.
  197. config NR_CPUS
  198. int
  199. depends on SMP
  200. default 2 if BF561
  201. config HOTPLUG_CPU
  202. bool "Support for hot-pluggable CPUs"
  203. depends on SMP
  204. default y
  205. config BF_REV_MIN
  206. int
  207. default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
  208. default 2 if (BF537 || BF536 || BF534)
  209. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  210. default 4 if (BF538 || BF539)
  211. config BF_REV_MAX
  212. int
  213. default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
  214. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  215. default 5 if (BF561 || BF538 || BF539)
  216. default 6 if (BF533 || BF532 || BF531)
  217. choice
  218. prompt "Silicon Rev"
  219. default BF_REV_0_0 if (BF51x || BF52x || BF60x)
  220. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  221. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  222. config BF_REV_0_0
  223. bool "0.0"
  224. depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
  225. config BF_REV_0_1
  226. bool "0.1"
  227. depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
  228. config BF_REV_0_2
  229. bool "0.2"
  230. depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  231. config BF_REV_0_3
  232. bool "0.3"
  233. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  234. config BF_REV_0_4
  235. bool "0.4"
  236. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
  237. config BF_REV_0_5
  238. bool "0.5"
  239. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  240. config BF_REV_0_6
  241. bool "0.6"
  242. depends on (BF533 || BF532 || BF531)
  243. config BF_REV_ANY
  244. bool "any"
  245. config BF_REV_NONE
  246. bool "none"
  247. endchoice
  248. config BF53x
  249. bool
  250. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  251. default y
  252. config MEM_MT48LC64M4A2FB_7E
  253. bool
  254. depends on (BFIN533_STAMP)
  255. default y
  256. config MEM_MT48LC16M16A2TG_75
  257. bool
  258. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  259. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  260. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  261. || BFIN527_BLUETECHNIX_CM)
  262. default y
  263. config MEM_MT48LC32M8A2_75
  264. bool
  265. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  266. default y
  267. config MEM_MT48LC8M32B2B5_7
  268. bool
  269. depends on (BFIN561_BLUETECHNIX_CM)
  270. default y
  271. config MEM_MT48LC32M16A2TG_75
  272. bool
  273. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
  274. default y
  275. config MEM_MT48H32M16LFCJ_75
  276. bool
  277. depends on (BFIN526_EZBRD)
  278. default y
  279. config MEM_MT47H64M16
  280. bool
  281. depends on (BFIN609_EZKIT)
  282. default y
  283. source "arch/blackfin/mach-bf518/Kconfig"
  284. source "arch/blackfin/mach-bf527/Kconfig"
  285. source "arch/blackfin/mach-bf533/Kconfig"
  286. source "arch/blackfin/mach-bf561/Kconfig"
  287. source "arch/blackfin/mach-bf537/Kconfig"
  288. source "arch/blackfin/mach-bf538/Kconfig"
  289. source "arch/blackfin/mach-bf548/Kconfig"
  290. source "arch/blackfin/mach-bf609/Kconfig"
  291. menu "Board customizations"
  292. config CMDLINE_BOOL
  293. bool "Default bootloader kernel arguments"
  294. config CMDLINE
  295. string "Initial kernel command string"
  296. depends on CMDLINE_BOOL
  297. default "console=ttyBF0,57600"
  298. help
  299. If you don't have a boot loader capable of passing a command line string
  300. to the kernel, you may specify one here. As a minimum, you should specify
  301. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  302. config BOOT_LOAD
  303. hex "Kernel load address for booting"
  304. default "0x1000"
  305. range 0x1000 0x20000000
  306. help
  307. This option allows you to set the load address of the kernel.
  308. This can be useful if you are on a board which has a small amount
  309. of memory or you wish to reserve some memory at the beginning of
  310. the address space.
  311. Note that you need to keep this value above 4k (0x1000) as this
  312. memory region is used to capture NULL pointer references as well
  313. as some core kernel functions.
  314. config PHY_RAM_BASE_ADDRESS
  315. hex "Physical RAM Base"
  316. default 0x0
  317. help
  318. set BF609 FPGA physical SRAM base address
  319. config ROM_BASE
  320. hex "Kernel ROM Base"
  321. depends on ROMKERNEL
  322. default "0x20040040"
  323. range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
  324. range 0x20000000 0x30000000 if (BF54x || BF561)
  325. range 0xB0000000 0xC0000000 if (BF60x)
  326. help
  327. Make sure your ROM base does not include any file-header
  328. information that is prepended to the kernel.
  329. For example, the bootable U-Boot format (created with
  330. mkimage) has a 64 byte header (0x40). So while the image
  331. you write to flash might start at say 0x20080000, you have
  332. to add 0x40 to get the kernel's ROM base as it will come
  333. after the header.
  334. comment "Clock/PLL Setup"
  335. config CLKIN_HZ
  336. int "Frequency of the crystal on the board in Hz"
  337. default "10000000" if BFIN532_IP0X
  338. default "11059200" if BFIN533_STAMP
  339. default "24576000" if PNAV10
  340. default "25000000" # most people use this
  341. default "27000000" if BFIN533_EZKIT
  342. default "30000000" if BFIN561_EZKIT
  343. default "24000000" if BFIN527_AD7160EVAL
  344. help
  345. The frequency of CLKIN crystal oscillator on the board in Hz.
  346. Warning: This value should match the crystal on the board. Otherwise,
  347. peripherals won't work properly.
  348. config BFIN_KERNEL_CLOCK
  349. bool "Re-program Clocks while Kernel boots?"
  350. default n
  351. help
  352. This option decides if kernel clocks are re-programed from the
  353. bootloader settings. If the clocks are not set, the SDRAM settings
  354. are also not changed, and the Bootloader does 100% of the hardware
  355. configuration.
  356. config PLL_BYPASS
  357. bool "Bypass PLL"
  358. depends on BFIN_KERNEL_CLOCK && (!BF60x)
  359. default n
  360. config CLKIN_HALF
  361. bool "Half Clock In"
  362. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  363. default n
  364. help
  365. If this is set the clock will be divided by 2, before it goes to the PLL.
  366. config VCO_MULT
  367. int "VCO Multiplier"
  368. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  369. range 1 64
  370. default "22" if BFIN533_EZKIT
  371. default "45" if BFIN533_STAMP
  372. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  373. default "22" if BFIN533_BLUETECHNIX_CM
  374. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  375. default "20" if (BFIN561_EZKIT || BF609)
  376. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  377. default "25" if BFIN527_AD7160EVAL
  378. help
  379. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  380. PLL Frequency = (Crystal Frequency) * (this setting)
  381. choice
  382. prompt "Core Clock Divider"
  383. depends on BFIN_KERNEL_CLOCK
  384. default CCLK_DIV_1
  385. help
  386. This sets the frequency of the core. It can be 1, 2, 4 or 8
  387. Core Frequency = (PLL frequency) / (this setting)
  388. config CCLK_DIV_1
  389. bool "1"
  390. config CCLK_DIV_2
  391. bool "2"
  392. config CCLK_DIV_4
  393. bool "4"
  394. config CCLK_DIV_8
  395. bool "8"
  396. endchoice
  397. config SCLK_DIV
  398. int "System Clock Divider"
  399. depends on BFIN_KERNEL_CLOCK
  400. range 1 15
  401. default 4
  402. help
  403. This sets the frequency of the system clock (including SDRAM or DDR) on
  404. !BF60x else it set the clock for system buses and provides the
  405. source from which SCLK0 and SCLK1 are derived.
  406. This can be between 1 and 15
  407. System Clock = (PLL frequency) / (this setting)
  408. config SCLK0_DIV
  409. int "System Clock0 Divider"
  410. depends on BFIN_KERNEL_CLOCK && BF60x
  411. range 1 15
  412. default 1
  413. help
  414. This sets the frequency of the system clock0 for PVP and all other
  415. peripherals not clocked by SCLK1.
  416. This can be between 1 and 15
  417. System Clock0 = (System Clock) / (this setting)
  418. config SCLK1_DIV
  419. int "System Clock1 Divider"
  420. depends on BFIN_KERNEL_CLOCK && BF60x
  421. range 1 15
  422. default 1
  423. help
  424. This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
  425. This can be between 1 and 15
  426. System Clock1 = (System Clock) / (this setting)
  427. config DCLK_DIV
  428. int "DDR Clock Divider"
  429. depends on BFIN_KERNEL_CLOCK && BF60x
  430. range 1 15
  431. default 2
  432. help
  433. This sets the frequency of the DDR memory.
  434. This can be between 1 and 15
  435. DDR Clock = (PLL frequency) / (this setting)
  436. choice
  437. prompt "DDR SDRAM Chip Type"
  438. depends on BFIN_KERNEL_CLOCK
  439. depends on BF54x
  440. default MEM_MT46V32M16_5B
  441. config MEM_MT46V32M16_6T
  442. bool "MT46V32M16_6T"
  443. config MEM_MT46V32M16_5B
  444. bool "MT46V32M16_5B"
  445. endchoice
  446. choice
  447. prompt "DDR/SDRAM Timing"
  448. depends on BFIN_KERNEL_CLOCK && !BF60x
  449. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  450. help
  451. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  452. The calculated SDRAM timing parameters may not be 100%
  453. accurate - This option is therefore marked experimental.
  454. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  455. bool "Calculate Timings"
  456. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  457. bool "Provide accurate Timings based on target SCLK"
  458. help
  459. Please consult the Blackfin Hardware Reference Manuals as well
  460. as the memory device datasheet.
  461. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  462. endchoice
  463. menu "Memory Init Control"
  464. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  465. config MEM_DDRCTL0
  466. depends on BF54x
  467. hex "DDRCTL0"
  468. default 0x0
  469. config MEM_DDRCTL1
  470. depends on BF54x
  471. hex "DDRCTL1"
  472. default 0x0
  473. config MEM_DDRCTL2
  474. depends on BF54x
  475. hex "DDRCTL2"
  476. default 0x0
  477. config MEM_EBIU_DDRQUE
  478. depends on BF54x
  479. hex "DDRQUE"
  480. default 0x0
  481. config MEM_SDRRC
  482. depends on !BF54x
  483. hex "SDRRC"
  484. default 0x0
  485. config MEM_SDGCTL
  486. depends on !BF54x
  487. hex "SDGCTL"
  488. default 0x0
  489. endmenu
  490. #
  491. # Max & Min Speeds for various Chips
  492. #
  493. config MAX_VCO_HZ
  494. int
  495. default 400000000 if BF512
  496. default 400000000 if BF514
  497. default 400000000 if BF516
  498. default 400000000 if BF518
  499. default 400000000 if BF522
  500. default 600000000 if BF523
  501. default 400000000 if BF524
  502. default 600000000 if BF525
  503. default 400000000 if BF526
  504. default 600000000 if BF527
  505. default 400000000 if BF531
  506. default 400000000 if BF532
  507. default 750000000 if BF533
  508. default 500000000 if BF534
  509. default 400000000 if BF536
  510. default 600000000 if BF537
  511. default 533333333 if BF538
  512. default 533333333 if BF539
  513. default 600000000 if BF542
  514. default 533333333 if BF544
  515. default 600000000 if BF547
  516. default 600000000 if BF548
  517. default 533333333 if BF549
  518. default 600000000 if BF561
  519. default 800000000 if BF609
  520. config MIN_VCO_HZ
  521. int
  522. default 50000000
  523. config MAX_SCLK_HZ
  524. int
  525. default 200000000 if BF609
  526. default 133333333
  527. config MIN_SCLK_HZ
  528. int
  529. default 27000000
  530. comment "Kernel Timer/Scheduler"
  531. source kernel/Kconfig.hz
  532. config SET_GENERIC_CLOCKEVENTS
  533. bool "Generic clock events"
  534. default y
  535. select GENERIC_CLOCKEVENTS
  536. menu "Clock event device"
  537. depends on GENERIC_CLOCKEVENTS
  538. config TICKSOURCE_GPTMR0
  539. bool "GPTimer0"
  540. depends on !SMP
  541. select BFIN_GPTIMERS
  542. config TICKSOURCE_CORETMR
  543. bool "Core timer"
  544. default y
  545. endmenu
  546. menu "Clock souce"
  547. depends on GENERIC_CLOCKEVENTS
  548. config CYCLES_CLOCKSOURCE
  549. bool "CYCLES"
  550. default y
  551. depends on !BFIN_SCRATCH_REG_CYCLES
  552. depends on !SMP
  553. help
  554. If you say Y here, you will enable support for using the 'cycles'
  555. registers as a clock source. Doing so means you will be unable to
  556. safely write to the 'cycles' register during runtime. You will
  557. still be able to read it (such as for performance monitoring), but
  558. writing the registers will most likely crash the kernel.
  559. config GPTMR0_CLOCKSOURCE
  560. bool "GPTimer0"
  561. select BFIN_GPTIMERS
  562. depends on !TICKSOURCE_GPTMR0
  563. endmenu
  564. comment "Misc"
  565. choice
  566. prompt "Blackfin Exception Scratch Register"
  567. default BFIN_SCRATCH_REG_RETN
  568. help
  569. Select the resource to reserve for the Exception handler:
  570. - RETN: Non-Maskable Interrupt (NMI)
  571. - RETE: Exception Return (JTAG/ICE)
  572. - CYCLES: Performance counter
  573. If you are unsure, please select "RETN".
  574. config BFIN_SCRATCH_REG_RETN
  575. bool "RETN"
  576. help
  577. Use the RETN register in the Blackfin exception handler
  578. as a stack scratch register. This means you cannot
  579. safely use NMI on the Blackfin while running Linux, but
  580. you can debug the system with a JTAG ICE and use the
  581. CYCLES performance registers.
  582. If you are unsure, please select "RETN".
  583. config BFIN_SCRATCH_REG_RETE
  584. bool "RETE"
  585. help
  586. Use the RETE register in the Blackfin exception handler
  587. as a stack scratch register. This means you cannot
  588. safely use a JTAG ICE while debugging a Blackfin board,
  589. but you can safely use the CYCLES performance registers
  590. and the NMI.
  591. If you are unsure, please select "RETN".
  592. config BFIN_SCRATCH_REG_CYCLES
  593. bool "CYCLES"
  594. help
  595. Use the CYCLES register in the Blackfin exception handler
  596. as a stack scratch register. This means you cannot
  597. safely use the CYCLES performance registers on a Blackfin
  598. board at anytime, but you can debug the system with a JTAG
  599. ICE and use the NMI.
  600. If you are unsure, please select "RETN".
  601. endchoice
  602. endmenu
  603. menu "Blackfin Kernel Optimizations"
  604. comment "Memory Optimizations"
  605. config I_ENTRY_L1
  606. bool "Locate interrupt entry code in L1 Memory"
  607. default y
  608. depends on !SMP
  609. help
  610. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  611. into L1 instruction memory. (less latency)
  612. config EXCPT_IRQ_SYSC_L1
  613. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  614. default y
  615. depends on !SMP
  616. help
  617. If enabled, the entire ASM lowlevel exception and interrupt entry code
  618. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  619. (less latency)
  620. config DO_IRQ_L1
  621. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  622. default y
  623. depends on !SMP
  624. help
  625. If enabled, the frequently called do_irq dispatcher function is linked
  626. into L1 instruction memory. (less latency)
  627. config CORE_TIMER_IRQ_L1
  628. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  629. default y
  630. depends on !SMP
  631. help
  632. If enabled, the frequently called timer_interrupt() function is linked
  633. into L1 instruction memory. (less latency)
  634. config IDLE_L1
  635. bool "Locate frequently idle function in L1 Memory"
  636. default y
  637. depends on !SMP
  638. help
  639. If enabled, the frequently called idle function is linked
  640. into L1 instruction memory. (less latency)
  641. config SCHEDULE_L1
  642. bool "Locate kernel schedule function in L1 Memory"
  643. default y
  644. depends on !SMP
  645. help
  646. If enabled, the frequently called kernel schedule is linked
  647. into L1 instruction memory. (less latency)
  648. config ARITHMETIC_OPS_L1
  649. bool "Locate kernel owned arithmetic functions in L1 Memory"
  650. default y
  651. depends on !SMP
  652. help
  653. If enabled, arithmetic functions are linked
  654. into L1 instruction memory. (less latency)
  655. config ACCESS_OK_L1
  656. bool "Locate access_ok function in L1 Memory"
  657. default y
  658. depends on !SMP
  659. help
  660. If enabled, the access_ok function is linked
  661. into L1 instruction memory. (less latency)
  662. config MEMSET_L1
  663. bool "Locate memset function in L1 Memory"
  664. default y
  665. depends on !SMP
  666. help
  667. If enabled, the memset function is linked
  668. into L1 instruction memory. (less latency)
  669. config MEMCPY_L1
  670. bool "Locate memcpy function in L1 Memory"
  671. default y
  672. depends on !SMP
  673. help
  674. If enabled, the memcpy function is linked
  675. into L1 instruction memory. (less latency)
  676. config STRCMP_L1
  677. bool "locate strcmp function in L1 Memory"
  678. default y
  679. depends on !SMP
  680. help
  681. If enabled, the strcmp function is linked
  682. into L1 instruction memory (less latency).
  683. config STRNCMP_L1
  684. bool "locate strncmp function in L1 Memory"
  685. default y
  686. depends on !SMP
  687. help
  688. If enabled, the strncmp function is linked
  689. into L1 instruction memory (less latency).
  690. config STRCPY_L1
  691. bool "locate strcpy function in L1 Memory"
  692. default y
  693. depends on !SMP
  694. help
  695. If enabled, the strcpy function is linked
  696. into L1 instruction memory (less latency).
  697. config STRNCPY_L1
  698. bool "locate strncpy function in L1 Memory"
  699. default y
  700. depends on !SMP
  701. help
  702. If enabled, the strncpy function is linked
  703. into L1 instruction memory (less latency).
  704. config SYS_BFIN_SPINLOCK_L1
  705. bool "Locate sys_bfin_spinlock function in L1 Memory"
  706. default y
  707. depends on !SMP
  708. help
  709. If enabled, sys_bfin_spinlock function is linked
  710. into L1 instruction memory. (less latency)
  711. config IP_CHECKSUM_L1
  712. bool "Locate IP Checksum function in L1 Memory"
  713. default n
  714. depends on !SMP
  715. help
  716. If enabled, the IP Checksum function is linked
  717. into L1 instruction memory. (less latency)
  718. config CACHELINE_ALIGNED_L1
  719. bool "Locate cacheline_aligned data to L1 Data Memory"
  720. default y if !BF54x
  721. default n if BF54x
  722. depends on !SMP && !BF531 && !CRC32
  723. help
  724. If enabled, cacheline_aligned data is linked
  725. into L1 data memory. (less latency)
  726. config SYSCALL_TAB_L1
  727. bool "Locate Syscall Table L1 Data Memory"
  728. default n
  729. depends on !SMP && !BF531
  730. help
  731. If enabled, the Syscall LUT is linked
  732. into L1 data memory. (less latency)
  733. config CPLB_SWITCH_TAB_L1
  734. bool "Locate CPLB Switch Tables L1 Data Memory"
  735. default n
  736. depends on !SMP && !BF531
  737. help
  738. If enabled, the CPLB Switch Tables are linked
  739. into L1 data memory. (less latency)
  740. config ICACHE_FLUSH_L1
  741. bool "Locate icache flush funcs in L1 Inst Memory"
  742. default y
  743. help
  744. If enabled, the Blackfin icache flushing functions are linked
  745. into L1 instruction memory.
  746. Note that this might be required to address anomalies, but
  747. these functions are pretty small, so it shouldn't be too bad.
  748. If you are using a processor affected by an anomaly, the build
  749. system will double check for you and prevent it.
  750. config DCACHE_FLUSH_L1
  751. bool "Locate dcache flush funcs in L1 Inst Memory"
  752. default y
  753. depends on !SMP
  754. help
  755. If enabled, the Blackfin dcache flushing functions are linked
  756. into L1 instruction memory.
  757. config APP_STACK_L1
  758. bool "Support locating application stack in L1 Scratch Memory"
  759. default y
  760. depends on !SMP
  761. help
  762. If enabled the application stack can be located in L1
  763. scratch memory (less latency).
  764. Currently only works with FLAT binaries.
  765. config EXCEPTION_L1_SCRATCH
  766. bool "Locate exception stack in L1 Scratch Memory"
  767. default n
  768. depends on !SMP && !APP_STACK_L1
  769. help
  770. Whenever an exception occurs, use the L1 Scratch memory for
  771. stack storage. You cannot place the stacks of FLAT binaries
  772. in L1 when using this option.
  773. If you don't use L1 Scratch, then you should say Y here.
  774. comment "Speed Optimizations"
  775. config BFIN_INS_LOWOVERHEAD
  776. bool "ins[bwl] low overhead, higher interrupt latency"
  777. default y
  778. depends on !SMP
  779. help
  780. Reads on the Blackfin are speculative. In Blackfin terms, this means
  781. they can be interrupted at any time (even after they have been issued
  782. on to the external bus), and re-issued after the interrupt occurs.
  783. For memory - this is not a big deal, since memory does not change if
  784. it sees a read.
  785. If a FIFO is sitting on the end of the read, it will see two reads,
  786. when the core only sees one since the FIFO receives both the read
  787. which is cancelled (and not delivered to the core) and the one which
  788. is re-issued (which is delivered to the core).
  789. To solve this, interrupts are turned off before reads occur to
  790. I/O space. This option controls which the overhead/latency of
  791. controlling interrupts during this time
  792. "n" turns interrupts off every read
  793. (higher overhead, but lower interrupt latency)
  794. "y" turns interrupts off every loop
  795. (low overhead, but longer interrupt latency)
  796. default behavior is to leave this set to on (type "Y"). If you are experiencing
  797. interrupt latency issues, it is safe and OK to turn this off.
  798. endmenu
  799. choice
  800. prompt "Kernel executes from"
  801. help
  802. Choose the memory type that the kernel will be running in.
  803. config RAMKERNEL
  804. bool "RAM"
  805. help
  806. The kernel will be resident in RAM when running.
  807. config ROMKERNEL
  808. bool "ROM"
  809. help
  810. The kernel will be resident in FLASH/ROM when running.
  811. endchoice
  812. # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
  813. config XIP_KERNEL
  814. bool
  815. default y
  816. depends on ROMKERNEL
  817. source "mm/Kconfig"
  818. config BFIN_GPTIMERS
  819. tristate "Enable Blackfin General Purpose Timers API"
  820. default n
  821. help
  822. Enable support for the General Purpose Timers API. If you
  823. are unsure, say N.
  824. To compile this driver as a module, choose M here: the module
  825. will be called gptimers.
  826. choice
  827. prompt "Uncached DMA region"
  828. default DMA_UNCACHED_1M
  829. config DMA_UNCACHED_32M
  830. bool "Enable 32M DMA region"
  831. config DMA_UNCACHED_16M
  832. bool "Enable 16M DMA region"
  833. config DMA_UNCACHED_8M
  834. bool "Enable 8M DMA region"
  835. config DMA_UNCACHED_4M
  836. bool "Enable 4M DMA region"
  837. config DMA_UNCACHED_2M
  838. bool "Enable 2M DMA region"
  839. config DMA_UNCACHED_1M
  840. bool "Enable 1M DMA region"
  841. config DMA_UNCACHED_512K
  842. bool "Enable 512K DMA region"
  843. config DMA_UNCACHED_256K
  844. bool "Enable 256K DMA region"
  845. config DMA_UNCACHED_128K
  846. bool "Enable 128K DMA region"
  847. config DMA_UNCACHED_NONE
  848. bool "Disable DMA region"
  849. endchoice
  850. comment "Cache Support"
  851. config BFIN_ICACHE
  852. bool "Enable ICACHE"
  853. default y
  854. config BFIN_EXTMEM_ICACHEABLE
  855. bool "Enable ICACHE for external memory"
  856. depends on BFIN_ICACHE
  857. default y
  858. config BFIN_L2_ICACHEABLE
  859. bool "Enable ICACHE for L2 SRAM"
  860. depends on BFIN_ICACHE
  861. depends on (BF54x || BF561 || BF60x) && !SMP
  862. default n
  863. config BFIN_DCACHE
  864. bool "Enable DCACHE"
  865. default y
  866. config BFIN_DCACHE_BANKA
  867. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  868. depends on BFIN_DCACHE && !BF531
  869. default n
  870. config BFIN_EXTMEM_DCACHEABLE
  871. bool "Enable DCACHE for external memory"
  872. depends on BFIN_DCACHE
  873. default y
  874. choice
  875. prompt "External memory DCACHE policy"
  876. depends on BFIN_EXTMEM_DCACHEABLE
  877. default BFIN_EXTMEM_WRITEBACK if !SMP
  878. default BFIN_EXTMEM_WRITETHROUGH if SMP
  879. config BFIN_EXTMEM_WRITEBACK
  880. bool "Write back"
  881. depends on !SMP
  882. help
  883. Write Back Policy:
  884. Cached data will be written back to SDRAM only when needed.
  885. This can give a nice increase in performance, but beware of
  886. broken drivers that do not properly invalidate/flush their
  887. cache.
  888. Write Through Policy:
  889. Cached data will always be written back to SDRAM when the
  890. cache is updated. This is a completely safe setting, but
  891. performance is worse than Write Back.
  892. If you are unsure of the options and you want to be safe,
  893. then go with Write Through.
  894. config BFIN_EXTMEM_WRITETHROUGH
  895. bool "Write through"
  896. help
  897. Write Back Policy:
  898. Cached data will be written back to SDRAM only when needed.
  899. This can give a nice increase in performance, but beware of
  900. broken drivers that do not properly invalidate/flush their
  901. cache.
  902. Write Through Policy:
  903. Cached data will always be written back to SDRAM when the
  904. cache is updated. This is a completely safe setting, but
  905. performance is worse than Write Back.
  906. If you are unsure of the options and you want to be safe,
  907. then go with Write Through.
  908. endchoice
  909. config BFIN_L2_DCACHEABLE
  910. bool "Enable DCACHE for L2 SRAM"
  911. depends on BFIN_DCACHE
  912. depends on (BF54x || BF561 || BF60x) && !SMP
  913. default n
  914. choice
  915. prompt "L2 SRAM DCACHE policy"
  916. depends on BFIN_L2_DCACHEABLE
  917. default BFIN_L2_WRITEBACK
  918. config BFIN_L2_WRITEBACK
  919. bool "Write back"
  920. config BFIN_L2_WRITETHROUGH
  921. bool "Write through"
  922. endchoice
  923. comment "Memory Protection Unit"
  924. config MPU
  925. bool "Enable the memory protection unit"
  926. default n
  927. help
  928. Use the processor's MPU to protect applications from accessing
  929. memory they do not own. This comes at a performance penalty
  930. and is recommended only for debugging.
  931. comment "Asynchronous Memory Configuration"
  932. menu "EBIU_AMGCTL Global Control"
  933. depends on !BF60x
  934. config C_AMCKEN
  935. bool "Enable CLKOUT"
  936. default y
  937. config C_CDPRIO
  938. bool "DMA has priority over core for ext. accesses"
  939. default n
  940. config C_B0PEN
  941. depends on BF561
  942. bool "Bank 0 16 bit packing enable"
  943. default y
  944. config C_B1PEN
  945. depends on BF561
  946. bool "Bank 1 16 bit packing enable"
  947. default y
  948. config C_B2PEN
  949. depends on BF561
  950. bool "Bank 2 16 bit packing enable"
  951. default y
  952. config C_B3PEN
  953. depends on BF561
  954. bool "Bank 3 16 bit packing enable"
  955. default n
  956. choice
  957. prompt "Enable Asynchronous Memory Banks"
  958. default C_AMBEN_ALL
  959. config C_AMBEN
  960. bool "Disable All Banks"
  961. config C_AMBEN_B0
  962. bool "Enable Bank 0"
  963. config C_AMBEN_B0_B1
  964. bool "Enable Bank 0 & 1"
  965. config C_AMBEN_B0_B1_B2
  966. bool "Enable Bank 0 & 1 & 2"
  967. config C_AMBEN_ALL
  968. bool "Enable All Banks"
  969. endchoice
  970. endmenu
  971. menu "EBIU_AMBCTL Control"
  972. depends on !BF60x
  973. config BANK_0
  974. hex "Bank 0 (AMBCTL0.L)"
  975. default 0x7BB0
  976. help
  977. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  978. used to control the Asynchronous Memory Bank 0 settings.
  979. config BANK_1
  980. hex "Bank 1 (AMBCTL0.H)"
  981. default 0x7BB0
  982. default 0x5558 if BF54x
  983. help
  984. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  985. used to control the Asynchronous Memory Bank 1 settings.
  986. config BANK_2
  987. hex "Bank 2 (AMBCTL1.L)"
  988. default 0x7BB0
  989. help
  990. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  991. used to control the Asynchronous Memory Bank 2 settings.
  992. config BANK_3
  993. hex "Bank 3 (AMBCTL1.H)"
  994. default 0x99B3
  995. help
  996. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  997. used to control the Asynchronous Memory Bank 3 settings.
  998. endmenu
  999. config EBIU_MBSCTLVAL
  1000. hex "EBIU Bank Select Control Register"
  1001. depends on BF54x
  1002. default 0
  1003. config EBIU_MODEVAL
  1004. hex "Flash Memory Mode Control Register"
  1005. depends on BF54x
  1006. default 1
  1007. config EBIU_FCTLVAL
  1008. hex "Flash Memory Bank Control Register"
  1009. depends on BF54x
  1010. default 6
  1011. endmenu
  1012. #############################################################################
  1013. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  1014. config PCI
  1015. bool "PCI support"
  1016. depends on BROKEN
  1017. help
  1018. Support for PCI bus.
  1019. source "drivers/pci/Kconfig"
  1020. source "drivers/pcmcia/Kconfig"
  1021. source "drivers/pci/hotplug/Kconfig"
  1022. endmenu
  1023. menu "Executable file formats"
  1024. source "fs/Kconfig.binfmt"
  1025. endmenu
  1026. menu "Power management options"
  1027. source "kernel/power/Kconfig"
  1028. config ARCH_SUSPEND_POSSIBLE
  1029. def_bool y
  1030. choice
  1031. prompt "Standby Power Saving Mode"
  1032. depends on PM && !BF60x
  1033. default PM_BFIN_SLEEP_DEEPER
  1034. config PM_BFIN_SLEEP_DEEPER
  1035. bool "Sleep Deeper"
  1036. help
  1037. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  1038. power dissipation by disabling the clock to the processor core (CCLK).
  1039. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  1040. to 0.85 V to provide the greatest power savings, while preserving the
  1041. processor state.
  1042. The PLL and system clock (SCLK) continue to operate at a very low
  1043. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  1044. the SDRAM is put into Self Refresh Mode. Typically an external event
  1045. such as GPIO interrupt or RTC activity wakes up the processor.
  1046. Various Peripherals such as UART, SPORT, PPI may not function as
  1047. normal during Sleep Deeper, due to the reduced SCLK frequency.
  1048. When in the sleep mode, system DMA access to L1 memory is not supported.
  1049. If unsure, select "Sleep Deeper".
  1050. config PM_BFIN_SLEEP
  1051. bool "Sleep"
  1052. help
  1053. Sleep Mode (High Power Savings) - The sleep mode reduces power
  1054. dissipation by disabling the clock to the processor core (CCLK).
  1055. The PLL and system clock (SCLK), however, continue to operate in
  1056. this mode. Typically an external event or RTC activity will wake
  1057. up the processor. When in the sleep mode, system DMA access to L1
  1058. memory is not supported.
  1059. If unsure, select "Sleep Deeper".
  1060. endchoice
  1061. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  1062. depends on PM
  1063. config PM_BFIN_WAKE_PH6
  1064. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  1065. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  1066. default n
  1067. help
  1068. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  1069. config PM_BFIN_WAKE_GP
  1070. bool "Allow Wake-Up from GPIOs"
  1071. depends on PM && BF54x
  1072. default n
  1073. help
  1074. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  1075. (all processors, except ADSP-BF549). This option sets
  1076. the general-purpose wake-up enable (GPWE) control bit to enable
  1077. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1078. On ADSP-BF549 this option enables the same functionality on the
  1079. /MRXON pin also PH7.
  1080. config PM_BFIN_WAKE_PA15
  1081. bool "Allow Wake-Up from PA15"
  1082. depends on PM && BF60x
  1083. default n
  1084. help
  1085. Enable PA15 Wake-Up
  1086. config PM_BFIN_WAKE_PA15_POL
  1087. int "Wake-up priority"
  1088. depends on PM_BFIN_WAKE_PA15
  1089. default 0
  1090. help
  1091. Wake-Up priority 0(low) 1(high)
  1092. config PM_BFIN_WAKE_PB15
  1093. bool "Allow Wake-Up from PB15"
  1094. depends on PM && BF60x
  1095. default n
  1096. help
  1097. Enable PB15 Wake-Up
  1098. config PM_BFIN_WAKE_PB15_POL
  1099. int "Wake-up priority"
  1100. depends on PM_BFIN_WAKE_PB15
  1101. default 0
  1102. help
  1103. Wake-Up priority 0(low) 1(high)
  1104. config PM_BFIN_WAKE_PC15
  1105. bool "Allow Wake-Up from PC15"
  1106. depends on PM && BF60x
  1107. default n
  1108. help
  1109. Enable PC15 Wake-Up
  1110. config PM_BFIN_WAKE_PC15_POL
  1111. int "Wake-up priority"
  1112. depends on PM_BFIN_WAKE_PC15
  1113. default 0
  1114. help
  1115. Wake-Up priority 0(low) 1(high)
  1116. config PM_BFIN_WAKE_PD06
  1117. bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
  1118. depends on PM && BF60x
  1119. default n
  1120. help
  1121. Enable PD06(ETH0_PHYINT) Wake-up
  1122. config PM_BFIN_WAKE_PD06_POL
  1123. int "Wake-up priority"
  1124. depends on PM_BFIN_WAKE_PD06
  1125. default 0
  1126. help
  1127. Wake-Up priority 0(low) 1(high)
  1128. config PM_BFIN_WAKE_PE12
  1129. bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
  1130. depends on PM && BF60x
  1131. default n
  1132. help
  1133. Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
  1134. config PM_BFIN_WAKE_PE12_POL
  1135. int "Wake-up priority"
  1136. depends on PM_BFIN_WAKE_PE12
  1137. default 0
  1138. help
  1139. Wake-Up priority 0(low) 1(high)
  1140. config PM_BFIN_WAKE_PG04
  1141. bool "Allow Wake-Up from PG04(CAN0_RX)"
  1142. depends on PM && BF60x
  1143. default n
  1144. help
  1145. Enable PG04(CAN0_RX) Wake-up
  1146. config PM_BFIN_WAKE_PG04_POL
  1147. int "Wake-up priority"
  1148. depends on PM_BFIN_WAKE_PG04
  1149. default 0
  1150. help
  1151. Wake-Up priority 0(low) 1(high)
  1152. config PM_BFIN_WAKE_PG13
  1153. bool "Allow Wake-Up from PG13"
  1154. depends on PM && BF60x
  1155. default n
  1156. help
  1157. Enable PG13 Wake-Up
  1158. config PM_BFIN_WAKE_PG13_POL
  1159. int "Wake-up priority"
  1160. depends on PM_BFIN_WAKE_PG13
  1161. default 0
  1162. help
  1163. Wake-Up priority 0(low) 1(high)
  1164. config PM_BFIN_WAKE_USB
  1165. bool "Allow Wake-Up from (USB)"
  1166. depends on PM && BF60x
  1167. default n
  1168. help
  1169. Enable (USB) Wake-up
  1170. config PM_BFIN_WAKE_USB_POL
  1171. int "Wake-up priority"
  1172. depends on PM_BFIN_WAKE_USB
  1173. default 0
  1174. help
  1175. Wake-Up priority 0(low) 1(high)
  1176. endmenu
  1177. menu "CPU Frequency scaling"
  1178. source "drivers/cpufreq/Kconfig"
  1179. config BFIN_CPU_FREQ
  1180. bool
  1181. depends on CPU_FREQ
  1182. select CPU_FREQ_TABLE
  1183. default y
  1184. config CPU_VOLTAGE
  1185. bool "CPU Voltage scaling"
  1186. depends on CPU_FREQ
  1187. default n
  1188. help
  1189. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1190. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1191. manuals. There is a theoretical risk that during VDDINT transitions
  1192. the PLL may unlock.
  1193. endmenu
  1194. source "net/Kconfig"
  1195. source "drivers/Kconfig"
  1196. source "drivers/firmware/Kconfig"
  1197. source "fs/Kconfig"
  1198. source "arch/blackfin/Kconfig.debug"
  1199. source "security/Kconfig"
  1200. source "crypto/Kconfig"
  1201. source "lib/Kconfig"