kvm_asm.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ARM_KVM_ASM_H__
  18. #define __ARM_KVM_ASM_H__
  19. /*
  20. * 0 is reserved as an invalid value.
  21. * Order *must* be kept in sync with the hyp switch code.
  22. */
  23. #define MPIDR_EL1 1 /* MultiProcessor Affinity Register */
  24. #define CSSELR_EL1 2 /* Cache Size Selection Register */
  25. #define SCTLR_EL1 3 /* System Control Register */
  26. #define ACTLR_EL1 4 /* Auxilliary Control Register */
  27. #define CPACR_EL1 5 /* Coprocessor Access Control */
  28. #define TTBR0_EL1 6 /* Translation Table Base Register 0 */
  29. #define TTBR1_EL1 7 /* Translation Table Base Register 1 */
  30. #define TCR_EL1 8 /* Translation Control Register */
  31. #define ESR_EL1 9 /* Exception Syndrome Register */
  32. #define AFSR0_EL1 10 /* Auxilary Fault Status Register 0 */
  33. #define AFSR1_EL1 11 /* Auxilary Fault Status Register 1 */
  34. #define FAR_EL1 12 /* Fault Address Register */
  35. #define MAIR_EL1 13 /* Memory Attribute Indirection Register */
  36. #define VBAR_EL1 14 /* Vector Base Address Register */
  37. #define CONTEXTIDR_EL1 15 /* Context ID Register */
  38. #define TPIDR_EL0 16 /* Thread ID, User R/W */
  39. #define TPIDRRO_EL0 17 /* Thread ID, User R/O */
  40. #define TPIDR_EL1 18 /* Thread ID, Privileged */
  41. #define AMAIR_EL1 19 /* Aux Memory Attribute Indirection Register */
  42. #define CNTKCTL_EL1 20 /* Timer Control Register (EL1) */
  43. #define PAR_EL1 21 /* Physical Address Register */
  44. /* 32bit specific registers. Keep them at the end of the range */
  45. #define DACR32_EL2 22 /* Domain Access Control Register */
  46. #define IFSR32_EL2 23 /* Instruction Fault Status Register */
  47. #define FPEXC32_EL2 24 /* Floating-Point Exception Control Register */
  48. #define DBGVCR32_EL2 25 /* Debug Vector Catch Register */
  49. #define TEECR32_EL1 26 /* ThumbEE Configuration Register */
  50. #define TEEHBR32_EL1 27 /* ThumbEE Handler Base Register */
  51. #define NR_SYS_REGS 28
  52. /* 32bit mapping */
  53. #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
  54. #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
  55. #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
  56. #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
  57. #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
  58. #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
  59. #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
  60. #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
  61. #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
  62. #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
  63. #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
  64. #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
  65. #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
  66. #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
  67. #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
  68. #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
  69. #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
  70. #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
  71. #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
  72. #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
  73. #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
  74. #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
  75. #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
  76. #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
  77. #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
  78. #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
  79. #define c10_AMAIR (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
  80. #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
  81. #define NR_CP15_REGS (NR_SYS_REGS * 2)
  82. #define ARM_EXCEPTION_IRQ 0
  83. #define ARM_EXCEPTION_TRAP 1
  84. #ifndef __ASSEMBLY__
  85. struct kvm;
  86. struct kvm_vcpu;
  87. extern char __kvm_hyp_init[];
  88. extern char __kvm_hyp_init_end[];
  89. extern char __kvm_hyp_vector[];
  90. extern char __kvm_hyp_code_start[];
  91. extern char __kvm_hyp_code_end[];
  92. extern void __kvm_flush_vm_context(void);
  93. extern void __kvm_tlb_flush_vmid_ipa(struct kvm *kvm, phys_addr_t ipa);
  94. extern int __kvm_vcpu_run(struct kvm_vcpu *vcpu);
  95. #endif
  96. #endif /* __ARM_KVM_ASM_H__ */