kvm_arm.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ARM64_KVM_ARM_H__
  18. #define __ARM64_KVM_ARM_H__
  19. #include <asm/types.h>
  20. /* Hyp Configuration Register (HCR) bits */
  21. #define HCR_ID (UL(1) << 33)
  22. #define HCR_CD (UL(1) << 32)
  23. #define HCR_RW_SHIFT 31
  24. #define HCR_RW (UL(1) << HCR_RW_SHIFT)
  25. #define HCR_TRVM (UL(1) << 30)
  26. #define HCR_HCD (UL(1) << 29)
  27. #define HCR_TDZ (UL(1) << 28)
  28. #define HCR_TGE (UL(1) << 27)
  29. #define HCR_TVM (UL(1) << 26)
  30. #define HCR_TTLB (UL(1) << 25)
  31. #define HCR_TPU (UL(1) << 24)
  32. #define HCR_TPC (UL(1) << 23)
  33. #define HCR_TSW (UL(1) << 22)
  34. #define HCR_TAC (UL(1) << 21)
  35. #define HCR_TIDCP (UL(1) << 20)
  36. #define HCR_TSC (UL(1) << 19)
  37. #define HCR_TID3 (UL(1) << 18)
  38. #define HCR_TID2 (UL(1) << 17)
  39. #define HCR_TID1 (UL(1) << 16)
  40. #define HCR_TID0 (UL(1) << 15)
  41. #define HCR_TWE (UL(1) << 14)
  42. #define HCR_TWI (UL(1) << 13)
  43. #define HCR_DC (UL(1) << 12)
  44. #define HCR_BSU (3 << 10)
  45. #define HCR_BSU_IS (UL(1) << 10)
  46. #define HCR_FB (UL(1) << 9)
  47. #define HCR_VA (UL(1) << 8)
  48. #define HCR_VI (UL(1) << 7)
  49. #define HCR_VF (UL(1) << 6)
  50. #define HCR_AMO (UL(1) << 5)
  51. #define HCR_IMO (UL(1) << 4)
  52. #define HCR_FMO (UL(1) << 3)
  53. #define HCR_PTW (UL(1) << 2)
  54. #define HCR_SWIO (UL(1) << 1)
  55. #define HCR_VM (UL(1) << 0)
  56. /*
  57. * The bits we set in HCR:
  58. * RW: 64bit by default, can be overriden for 32bit VMs
  59. * TAC: Trap ACTLR
  60. * TSC: Trap SMC
  61. * TSW: Trap cache operations by set/way
  62. * TWI: Trap WFI
  63. * TIDCP: Trap L2CTLR/L2ECTLR
  64. * BSU_IS: Upgrade barriers to the inner shareable domain
  65. * FB: Force broadcast of all maintainance operations
  66. * AMO: Override CPSR.A and enable signaling with VA
  67. * IMO: Override CPSR.I and enable signaling with VI
  68. * FMO: Override CPSR.F and enable signaling with VF
  69. * SWIO: Turn set/way invalidates into set/way clean+invalidate
  70. */
  71. #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWI | HCR_VM | HCR_BSU_IS | \
  72. HCR_FB | HCR_TAC | HCR_AMO | HCR_IMO | HCR_FMO | \
  73. HCR_SWIO | HCR_TIDCP | HCR_RW)
  74. #define HCR_VIRT_EXCP_MASK (HCR_VA | HCR_VI | HCR_VF)
  75. /* Hyp System Control Register (SCTLR_EL2) bits */
  76. #define SCTLR_EL2_EE (1 << 25)
  77. #define SCTLR_EL2_WXN (1 << 19)
  78. #define SCTLR_EL2_I (1 << 12)
  79. #define SCTLR_EL2_SA (1 << 3)
  80. #define SCTLR_EL2_C (1 << 2)
  81. #define SCTLR_EL2_A (1 << 1)
  82. #define SCTLR_EL2_M 1
  83. #define SCTLR_EL2_FLAGS (SCTLR_EL2_M | SCTLR_EL2_A | SCTLR_EL2_C | \
  84. SCTLR_EL2_SA | SCTLR_EL2_I)
  85. /* TCR_EL2 Registers bits */
  86. #define TCR_EL2_TBI (1 << 20)
  87. #define TCR_EL2_PS (7 << 16)
  88. #define TCR_EL2_PS_40B (2 << 16)
  89. #define TCR_EL2_TG0 (1 << 14)
  90. #define TCR_EL2_SH0 (3 << 12)
  91. #define TCR_EL2_ORGN0 (3 << 10)
  92. #define TCR_EL2_IRGN0 (3 << 8)
  93. #define TCR_EL2_T0SZ 0x3f
  94. #define TCR_EL2_MASK (TCR_EL2_TG0 | TCR_EL2_SH0 | \
  95. TCR_EL2_ORGN0 | TCR_EL2_IRGN0 | TCR_EL2_T0SZ)
  96. #define TCR_EL2_FLAGS (TCR_EL2_PS_40B)
  97. /* VTCR_EL2 Registers bits */
  98. #define VTCR_EL2_PS_MASK (7 << 16)
  99. #define VTCR_EL2_PS_40B (2 << 16)
  100. #define VTCR_EL2_TG0_MASK (1 << 14)
  101. #define VTCR_EL2_TG0_4K (0 << 14)
  102. #define VTCR_EL2_TG0_64K (1 << 14)
  103. #define VTCR_EL2_SH0_MASK (3 << 12)
  104. #define VTCR_EL2_SH0_INNER (3 << 12)
  105. #define VTCR_EL2_ORGN0_MASK (3 << 10)
  106. #define VTCR_EL2_ORGN0_WBWA (1 << 10)
  107. #define VTCR_EL2_IRGN0_MASK (3 << 8)
  108. #define VTCR_EL2_IRGN0_WBWA (1 << 8)
  109. #define VTCR_EL2_SL0_MASK (3 << 6)
  110. #define VTCR_EL2_SL0_LVL1 (1 << 6)
  111. #define VTCR_EL2_T0SZ_MASK 0x3f
  112. #define VTCR_EL2_T0SZ_40B 24
  113. #ifdef CONFIG_ARM64_64K_PAGES
  114. /*
  115. * Stage2 translation configuration:
  116. * 40bits output (PS = 2)
  117. * 40bits input (T0SZ = 24)
  118. * 64kB pages (TG0 = 1)
  119. * 2 level page tables (SL = 1)
  120. */
  121. #define VTCR_EL2_FLAGS (VTCR_EL2_PS_40B | VTCR_EL2_TG0_64K | \
  122. VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \
  123. VTCR_EL2_IRGN0_WBWA | VTCR_EL2_SL0_LVL1 | \
  124. VTCR_EL2_T0SZ_40B)
  125. #define VTTBR_X (38 - VTCR_EL2_T0SZ_40B)
  126. #else
  127. /*
  128. * Stage2 translation configuration:
  129. * 40bits output (PS = 2)
  130. * 40bits input (T0SZ = 24)
  131. * 4kB pages (TG0 = 0)
  132. * 3 level page tables (SL = 1)
  133. */
  134. #define VTCR_EL2_FLAGS (VTCR_EL2_PS_40B | VTCR_EL2_TG0_4K | \
  135. VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \
  136. VTCR_EL2_IRGN0_WBWA | VTCR_EL2_SL0_LVL1 | \
  137. VTCR_EL2_T0SZ_40B)
  138. #define VTTBR_X (37 - VTCR_EL2_T0SZ_40B)
  139. #endif
  140. #define VTTBR_BADDR_SHIFT (VTTBR_X - 1)
  141. #define VTTBR_BADDR_MASK (((1LLU << (40 - VTTBR_X)) - 1) << VTTBR_BADDR_SHIFT)
  142. #define VTTBR_VMID_SHIFT (48LLU)
  143. #define VTTBR_VMID_MASK (0xffLLU << VTTBR_VMID_SHIFT)
  144. /* Hyp System Trap Register */
  145. #define HSTR_EL2_TTEE (1 << 16)
  146. #define HSTR_EL2_T(x) (1 << x)
  147. /* Hyp Coprocessor Trap Register */
  148. #define CPTR_EL2_TCPAC (1 << 31)
  149. #define CPTR_EL2_TTA (1 << 20)
  150. #define CPTR_EL2_TFP (1 << 10)
  151. /* Hyp Debug Configuration Register bits */
  152. #define MDCR_EL2_TDRA (1 << 11)
  153. #define MDCR_EL2_TDOSA (1 << 10)
  154. #define MDCR_EL2_TDA (1 << 9)
  155. #define MDCR_EL2_TDE (1 << 8)
  156. #define MDCR_EL2_HPME (1 << 7)
  157. #define MDCR_EL2_TPM (1 << 6)
  158. #define MDCR_EL2_TPMCR (1 << 5)
  159. #define MDCR_EL2_HPMN_MASK (0x1F)
  160. /* Exception Syndrome Register (ESR) bits */
  161. #define ESR_EL2_EC_SHIFT (26)
  162. #define ESR_EL2_EC (0x3fU << ESR_EL2_EC_SHIFT)
  163. #define ESR_EL2_IL (1U << 25)
  164. #define ESR_EL2_ISS (ESR_EL2_IL - 1)
  165. #define ESR_EL2_ISV_SHIFT (24)
  166. #define ESR_EL2_ISV (1U << ESR_EL2_ISV_SHIFT)
  167. #define ESR_EL2_SAS_SHIFT (22)
  168. #define ESR_EL2_SAS (3U << ESR_EL2_SAS_SHIFT)
  169. #define ESR_EL2_SSE (1 << 21)
  170. #define ESR_EL2_SRT_SHIFT (16)
  171. #define ESR_EL2_SRT_MASK (0x1f << ESR_EL2_SRT_SHIFT)
  172. #define ESR_EL2_SF (1 << 15)
  173. #define ESR_EL2_AR (1 << 14)
  174. #define ESR_EL2_EA (1 << 9)
  175. #define ESR_EL2_CM (1 << 8)
  176. #define ESR_EL2_S1PTW (1 << 7)
  177. #define ESR_EL2_WNR (1 << 6)
  178. #define ESR_EL2_FSC (0x3f)
  179. #define ESR_EL2_FSC_TYPE (0x3c)
  180. #define ESR_EL2_CV_SHIFT (24)
  181. #define ESR_EL2_CV (1U << ESR_EL2_CV_SHIFT)
  182. #define ESR_EL2_COND_SHIFT (20)
  183. #define ESR_EL2_COND (0xfU << ESR_EL2_COND_SHIFT)
  184. #define FSC_FAULT (0x04)
  185. #define FSC_PERM (0x0c)
  186. /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
  187. #define HPFAR_MASK (~0xFUL)
  188. #define ESR_EL2_EC_UNKNOWN (0x00)
  189. #define ESR_EL2_EC_WFI (0x01)
  190. #define ESR_EL2_EC_CP15_32 (0x03)
  191. #define ESR_EL2_EC_CP15_64 (0x04)
  192. #define ESR_EL2_EC_CP14_MR (0x05)
  193. #define ESR_EL2_EC_CP14_LS (0x06)
  194. #define ESR_EL2_EC_FP_ASIMD (0x07)
  195. #define ESR_EL2_EC_CP10_ID (0x08)
  196. #define ESR_EL2_EC_CP14_64 (0x0C)
  197. #define ESR_EL2_EC_ILL_ISS (0x0E)
  198. #define ESR_EL2_EC_SVC32 (0x11)
  199. #define ESR_EL2_EC_HVC32 (0x12)
  200. #define ESR_EL2_EC_SMC32 (0x13)
  201. #define ESR_EL2_EC_SVC64 (0x15)
  202. #define ESR_EL2_EC_HVC64 (0x16)
  203. #define ESR_EL2_EC_SMC64 (0x17)
  204. #define ESR_EL2_EC_SYS64 (0x18)
  205. #define ESR_EL2_EC_IABT (0x20)
  206. #define ESR_EL2_EC_IABT_HYP (0x21)
  207. #define ESR_EL2_EC_PC_ALIGN (0x22)
  208. #define ESR_EL2_EC_DABT (0x24)
  209. #define ESR_EL2_EC_DABT_HYP (0x25)
  210. #define ESR_EL2_EC_SP_ALIGN (0x26)
  211. #define ESR_EL2_EC_FP_EXC32 (0x28)
  212. #define ESR_EL2_EC_FP_EXC64 (0x2C)
  213. #define ESR_EL2_EC_SERRROR (0x2F)
  214. #define ESR_EL2_EC_BREAKPT (0x30)
  215. #define ESR_EL2_EC_BREAKPT_HYP (0x31)
  216. #define ESR_EL2_EC_SOFTSTP (0x32)
  217. #define ESR_EL2_EC_SOFTSTP_HYP (0x33)
  218. #define ESR_EL2_EC_WATCHPT (0x34)
  219. #define ESR_EL2_EC_WATCHPT_HYP (0x35)
  220. #define ESR_EL2_EC_BKPT32 (0x38)
  221. #define ESR_EL2_EC_VECTOR32 (0x3A)
  222. #define ESR_EL2_EC_BRK64 (0x3C)
  223. #define ESR_EL2_EC_xABT_xFSR_EXTABT 0x10
  224. #endif /* __ARM64_KVM_ARM_H__ */