io.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Based on arch/arm/include/asm/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_IO_H
  20. #define __ASM_IO_H
  21. #ifdef __KERNEL__
  22. #include <linux/types.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/barrier.h>
  25. #include <asm/pgtable.h>
  26. /*
  27. * Generic IO read/write. These perform native-endian accesses.
  28. */
  29. static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
  30. {
  31. asm volatile("strb %w0, [%1]" : : "r" (val), "r" (addr));
  32. }
  33. static inline void __raw_writew(u16 val, volatile void __iomem *addr)
  34. {
  35. asm volatile("strh %w0, [%1]" : : "r" (val), "r" (addr));
  36. }
  37. static inline void __raw_writel(u32 val, volatile void __iomem *addr)
  38. {
  39. asm volatile("str %w0, [%1]" : : "r" (val), "r" (addr));
  40. }
  41. static inline void __raw_writeq(u64 val, volatile void __iomem *addr)
  42. {
  43. asm volatile("str %0, [%1]" : : "r" (val), "r" (addr));
  44. }
  45. static inline u8 __raw_readb(const volatile void __iomem *addr)
  46. {
  47. u8 val;
  48. asm volatile("ldrb %w0, [%1]" : "=r" (val) : "r" (addr));
  49. return val;
  50. }
  51. static inline u16 __raw_readw(const volatile void __iomem *addr)
  52. {
  53. u16 val;
  54. asm volatile("ldrh %w0, [%1]" : "=r" (val) : "r" (addr));
  55. return val;
  56. }
  57. static inline u32 __raw_readl(const volatile void __iomem *addr)
  58. {
  59. u32 val;
  60. asm volatile("ldr %w0, [%1]" : "=r" (val) : "r" (addr));
  61. return val;
  62. }
  63. static inline u64 __raw_readq(const volatile void __iomem *addr)
  64. {
  65. u64 val;
  66. asm volatile("ldr %0, [%1]" : "=r" (val) : "r" (addr));
  67. return val;
  68. }
  69. /* IO barriers */
  70. #define __iormb() rmb()
  71. #define __iowmb() wmb()
  72. #define mmiowb() do { } while (0)
  73. /*
  74. * Relaxed I/O memory access primitives. These follow the Device memory
  75. * ordering rules but do not guarantee any ordering relative to Normal memory
  76. * accesses.
  77. */
  78. #define readb_relaxed(c) ({ u8 __v = __raw_readb(c); __v; })
  79. #define readw_relaxed(c) ({ u16 __v = le16_to_cpu((__force __le16)__raw_readw(c)); __v; })
  80. #define readl_relaxed(c) ({ u32 __v = le32_to_cpu((__force __le32)__raw_readl(c)); __v; })
  81. #define readq_relaxed(c) ({ u64 __v = le64_to_cpu((__force __le64)__raw_readq(c)); __v; })
  82. #define writeb_relaxed(v,c) ((void)__raw_writeb((v),(c)))
  83. #define writew_relaxed(v,c) ((void)__raw_writew((__force u16)cpu_to_le16(v),(c)))
  84. #define writel_relaxed(v,c) ((void)__raw_writel((__force u32)cpu_to_le32(v),(c)))
  85. #define writeq_relaxed(v,c) ((void)__raw_writeq((__force u64)cpu_to_le64(v),(c)))
  86. /*
  87. * I/O memory access primitives. Reads are ordered relative to any
  88. * following Normal memory access. Writes are ordered relative to any prior
  89. * Normal memory access.
  90. */
  91. #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
  92. #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
  93. #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
  94. #define readq(c) ({ u64 __v = readq_relaxed(c); __iormb(); __v; })
  95. #define writeb(v,c) ({ __iowmb(); writeb_relaxed((v),(c)); })
  96. #define writew(v,c) ({ __iowmb(); writew_relaxed((v),(c)); })
  97. #define writel(v,c) ({ __iowmb(); writel_relaxed((v),(c)); })
  98. #define writeq(v,c) ({ __iowmb(); writeq_relaxed((v),(c)); })
  99. /*
  100. * I/O port access primitives.
  101. */
  102. #define IO_SPACE_LIMIT 0xffff
  103. #define PCI_IOBASE ((void __iomem *)(MODULES_VADDR - SZ_2M))
  104. static inline u8 inb(unsigned long addr)
  105. {
  106. return readb(addr + PCI_IOBASE);
  107. }
  108. static inline u16 inw(unsigned long addr)
  109. {
  110. return readw(addr + PCI_IOBASE);
  111. }
  112. static inline u32 inl(unsigned long addr)
  113. {
  114. return readl(addr + PCI_IOBASE);
  115. }
  116. static inline void outb(u8 b, unsigned long addr)
  117. {
  118. writeb(b, addr + PCI_IOBASE);
  119. }
  120. static inline void outw(u16 b, unsigned long addr)
  121. {
  122. writew(b, addr + PCI_IOBASE);
  123. }
  124. static inline void outl(u32 b, unsigned long addr)
  125. {
  126. writel(b, addr + PCI_IOBASE);
  127. }
  128. #define inb_p(addr) inb(addr)
  129. #define inw_p(addr) inw(addr)
  130. #define inl_p(addr) inl(addr)
  131. #define outb_p(x, addr) outb((x), (addr))
  132. #define outw_p(x, addr) outw((x), (addr))
  133. #define outl_p(x, addr) outl((x), (addr))
  134. static inline void insb(unsigned long addr, void *buffer, int count)
  135. {
  136. u8 *buf = buffer;
  137. while (count--)
  138. *buf++ = __raw_readb(addr + PCI_IOBASE);
  139. }
  140. static inline void insw(unsigned long addr, void *buffer, int count)
  141. {
  142. u16 *buf = buffer;
  143. while (count--)
  144. *buf++ = __raw_readw(addr + PCI_IOBASE);
  145. }
  146. static inline void insl(unsigned long addr, void *buffer, int count)
  147. {
  148. u32 *buf = buffer;
  149. while (count--)
  150. *buf++ = __raw_readl(addr + PCI_IOBASE);
  151. }
  152. static inline void outsb(unsigned long addr, const void *buffer, int count)
  153. {
  154. const u8 *buf = buffer;
  155. while (count--)
  156. __raw_writeb(*buf++, addr + PCI_IOBASE);
  157. }
  158. static inline void outsw(unsigned long addr, const void *buffer, int count)
  159. {
  160. const u16 *buf = buffer;
  161. while (count--)
  162. __raw_writew(*buf++, addr + PCI_IOBASE);
  163. }
  164. static inline void outsl(unsigned long addr, const void *buffer, int count)
  165. {
  166. const u32 *buf = buffer;
  167. while (count--)
  168. __raw_writel(*buf++, addr + PCI_IOBASE);
  169. }
  170. #define insb_p(port,to,len) insb(port,to,len)
  171. #define insw_p(port,to,len) insw(port,to,len)
  172. #define insl_p(port,to,len) insl(port,to,len)
  173. #define outsb_p(port,from,len) outsb(port,from,len)
  174. #define outsw_p(port,from,len) outsw(port,from,len)
  175. #define outsl_p(port,from,len) outsl(port,from,len)
  176. /*
  177. * String version of I/O memory access operations.
  178. */
  179. extern void __memcpy_fromio(void *, const volatile void __iomem *, size_t);
  180. extern void __memcpy_toio(volatile void __iomem *, const void *, size_t);
  181. extern void __memset_io(volatile void __iomem *, int, size_t);
  182. #define memset_io(c,v,l) __memset_io((c),(v),(l))
  183. #define memcpy_fromio(a,c,l) __memcpy_fromio((a),(c),(l))
  184. #define memcpy_toio(c,a,l) __memcpy_toio((c),(a),(l))
  185. /*
  186. * I/O memory mapping functions.
  187. */
  188. extern void __iomem *__ioremap(phys_addr_t phys_addr, size_t size, pgprot_t prot);
  189. extern void __iounmap(volatile void __iomem *addr);
  190. #define PROT_DEFAULT (PTE_TYPE_PAGE | PTE_AF | PTE_DIRTY)
  191. #define PROT_DEVICE_nGnRE (PROT_DEFAULT | PTE_PXN | PTE_UXN | PTE_ATTRINDX(MT_DEVICE_nGnRE))
  192. #define PROT_NORMAL_NC (PROT_DEFAULT | PTE_ATTRINDX(MT_NORMAL_NC))
  193. #define PROT_NORMAL (PROT_DEFAULT | PTE_ATTRINDX(MT_NORMAL))
  194. #define ioremap(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
  195. #define ioremap_nocache(addr, size) __ioremap((addr), (size), __pgprot(PROT_DEVICE_nGnRE))
  196. #define ioremap_wc(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL_NC))
  197. #define ioremap_cached(addr, size) __ioremap((addr), (size), __pgprot(PROT_NORMAL))
  198. #define iounmap __iounmap
  199. #define PROT_SECT_DEFAULT (PMD_TYPE_SECT | PMD_SECT_AF)
  200. #define PROT_SECT_DEVICE_nGnRE (PROT_SECT_DEFAULT | PTE_PXN | PTE_UXN | PMD_ATTRINDX(MT_DEVICE_nGnRE))
  201. #define ARCH_HAS_IOREMAP_WC
  202. #include <asm-generic/iomap.h>
  203. /*
  204. * More restrictive address range checking than the default implementation
  205. * (PHYS_OFFSET and PHYS_MASK taken into account).
  206. */
  207. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  208. extern int valid_phys_addr_range(unsigned long addr, size_t size);
  209. extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
  210. extern int devmem_is_allowed(unsigned long pfn);
  211. /*
  212. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  213. * access
  214. */
  215. #define xlate_dev_mem_ptr(p) __va(p)
  216. /*
  217. * Convert a virtual cached pointer to an uncached pointer
  218. */
  219. #define xlate_dev_kmem_ptr(p) p
  220. #endif /* __KERNEL__ */
  221. #endif /* __ASM_IO_H */