pm.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /* linux/arch/arm/plat-s3c/pm.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2004-2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C common power management (suspend to ram) support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/suspend.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/of.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/io.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/suspend.h>
  23. #include <plat/regs-serial.h>
  24. #ifdef CONFIG_SAMSUNG_ATAGS
  25. #include <mach/hardware.h>
  26. #include <mach/map.h>
  27. #include <mach/regs-clock.h>
  28. #include <mach/regs-irq.h>
  29. #include <mach/irqs.h>
  30. #endif
  31. #include <asm/irq.h>
  32. #include <plat/pm.h>
  33. #include <mach/pm-core.h>
  34. /* for external use */
  35. unsigned long s3c_pm_flags;
  36. /* Debug code:
  37. *
  38. * This code supports debug output to the low level UARTs for use on
  39. * resume before the console layer is available.
  40. */
  41. #ifdef CONFIG_SAMSUNG_PM_DEBUG
  42. extern void printascii(const char *);
  43. void s3c_pm_dbg(const char *fmt, ...)
  44. {
  45. va_list va;
  46. char buff[256];
  47. va_start(va, fmt);
  48. vsnprintf(buff, sizeof(buff), fmt, va);
  49. va_end(va);
  50. printascii(buff);
  51. }
  52. static inline void s3c_pm_debug_init(void)
  53. {
  54. /* restart uart clocks so we can use them to output */
  55. s3c_pm_debug_init_uart();
  56. }
  57. #else
  58. #define s3c_pm_debug_init() do { } while(0)
  59. #endif /* CONFIG_SAMSUNG_PM_DEBUG */
  60. /* Save the UART configurations if we are configured for debug. */
  61. unsigned char pm_uart_udivslot;
  62. #ifdef CONFIG_SAMSUNG_PM_DEBUG
  63. static struct pm_uart_save uart_save;
  64. static void s3c_pm_save_uart(unsigned int uart, struct pm_uart_save *save)
  65. {
  66. void __iomem *regs = S3C_VA_UARTx(uart);
  67. save->ulcon = __raw_readl(regs + S3C2410_ULCON);
  68. save->ucon = __raw_readl(regs + S3C2410_UCON);
  69. save->ufcon = __raw_readl(regs + S3C2410_UFCON);
  70. save->umcon = __raw_readl(regs + S3C2410_UMCON);
  71. save->ubrdiv = __raw_readl(regs + S3C2410_UBRDIV);
  72. if (pm_uart_udivslot)
  73. save->udivslot = __raw_readl(regs + S3C2443_DIVSLOT);
  74. S3C_PMDBG("UART[%d]: ULCON=%04x, UCON=%04x, UFCON=%04x, UBRDIV=%04x\n",
  75. uart, save->ulcon, save->ucon, save->ufcon, save->ubrdiv);
  76. }
  77. static void s3c_pm_save_uarts(void)
  78. {
  79. s3c_pm_save_uart(CONFIG_DEBUG_S3C_UART, &uart_save);
  80. }
  81. static void s3c_pm_restore_uart(unsigned int uart, struct pm_uart_save *save)
  82. {
  83. void __iomem *regs = S3C_VA_UARTx(uart);
  84. s3c_pm_arch_update_uart(regs, save);
  85. __raw_writel(save->ulcon, regs + S3C2410_ULCON);
  86. __raw_writel(save->ucon, regs + S3C2410_UCON);
  87. __raw_writel(save->ufcon, regs + S3C2410_UFCON);
  88. __raw_writel(save->umcon, regs + S3C2410_UMCON);
  89. __raw_writel(save->ubrdiv, regs + S3C2410_UBRDIV);
  90. if (pm_uart_udivslot)
  91. __raw_writel(save->udivslot, regs + S3C2443_DIVSLOT);
  92. }
  93. static void s3c_pm_restore_uarts(void)
  94. {
  95. s3c_pm_restore_uart(CONFIG_DEBUG_S3C_UART, &uart_save);
  96. }
  97. #else
  98. static void s3c_pm_save_uarts(void) { }
  99. static void s3c_pm_restore_uarts(void) { }
  100. #endif
  101. /* The IRQ ext-int code goes here, it is too small to currently bother
  102. * with its own file. */
  103. unsigned long s3c_irqwake_intmask = 0xffffffffL;
  104. unsigned long s3c_irqwake_eintmask = 0xffffffffL;
  105. int s3c_irqext_wake(struct irq_data *data, unsigned int state)
  106. {
  107. unsigned long bit = 1L << IRQ_EINT_BIT(data->irq);
  108. if (!(s3c_irqwake_eintallow & bit))
  109. return -ENOENT;
  110. printk(KERN_INFO "wake %s for irq %d\n",
  111. state ? "enabled" : "disabled", data->irq);
  112. if (!state)
  113. s3c_irqwake_eintmask |= bit;
  114. else
  115. s3c_irqwake_eintmask &= ~bit;
  116. return 0;
  117. }
  118. /* helper functions to save and restore register state */
  119. /**
  120. * s3c_pm_do_save() - save a set of registers for restoration on resume.
  121. * @ptr: Pointer to an array of registers.
  122. * @count: Size of the ptr array.
  123. *
  124. * Run through the list of registers given, saving their contents in the
  125. * array for later restoration when we wakeup.
  126. */
  127. void s3c_pm_do_save(struct sleep_save *ptr, int count)
  128. {
  129. for (; count > 0; count--, ptr++) {
  130. ptr->val = __raw_readl(ptr->reg);
  131. S3C_PMDBG("saved %p value %08lx\n", ptr->reg, ptr->val);
  132. }
  133. }
  134. /**
  135. * s3c_pm_do_restore() - restore register values from the save list.
  136. * @ptr: Pointer to an array of registers.
  137. * @count: Size of the ptr array.
  138. *
  139. * Restore the register values saved from s3c_pm_do_save().
  140. *
  141. * Note, we do not use S3C_PMDBG() in here, as the system may not have
  142. * restore the UARTs state yet
  143. */
  144. void s3c_pm_do_restore(struct sleep_save *ptr, int count)
  145. {
  146. for (; count > 0; count--, ptr++) {
  147. printk(KERN_DEBUG "restore %p (restore %08lx, was %08x)\n",
  148. ptr->reg, ptr->val, __raw_readl(ptr->reg));
  149. __raw_writel(ptr->val, ptr->reg);
  150. }
  151. }
  152. /**
  153. * s3c_pm_do_restore_core() - early restore register values from save list.
  154. *
  155. * This is similar to s3c_pm_do_restore() except we try and minimise the
  156. * side effects of the function in case registers that hardware might need
  157. * to work has been restored.
  158. *
  159. * WARNING: Do not put any debug in here that may effect memory or use
  160. * peripherals, as things may be changing!
  161. */
  162. void s3c_pm_do_restore_core(struct sleep_save *ptr, int count)
  163. {
  164. for (; count > 0; count--, ptr++)
  165. __raw_writel(ptr->val, ptr->reg);
  166. }
  167. /* s3c2410_pm_show_resume_irqs
  168. *
  169. * print any IRQs asserted at resume time (ie, we woke from)
  170. */
  171. static void __maybe_unused s3c_pm_show_resume_irqs(int start,
  172. unsigned long which,
  173. unsigned long mask)
  174. {
  175. int i;
  176. which &= ~mask;
  177. for (i = 0; i <= 31; i++) {
  178. if (which & (1L<<i)) {
  179. S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
  180. }
  181. }
  182. }
  183. void (*pm_cpu_prep)(void);
  184. int (*pm_cpu_sleep)(unsigned long);
  185. #define any_allowed(mask, allow) (((mask) & (allow)) != (allow))
  186. /* s3c_pm_enter
  187. *
  188. * central control for sleep/resume process
  189. */
  190. static int s3c_pm_enter(suspend_state_t state)
  191. {
  192. int ret;
  193. /* ensure the debug is initialised (if enabled) */
  194. s3c_pm_debug_init();
  195. S3C_PMDBG("%s(%d)\n", __func__, state);
  196. if (pm_cpu_prep == NULL || pm_cpu_sleep == NULL) {
  197. printk(KERN_ERR "%s: error: no cpu sleep function\n", __func__);
  198. return -EINVAL;
  199. }
  200. /* check if we have anything to wake-up with... bad things seem
  201. * to happen if you suspend with no wakeup (system will often
  202. * require a full power-cycle)
  203. */
  204. if (!of_have_populated_dt() &&
  205. !any_allowed(s3c_irqwake_intmask, s3c_irqwake_intallow) &&
  206. !any_allowed(s3c_irqwake_eintmask, s3c_irqwake_eintallow)) {
  207. printk(KERN_ERR "%s: No wake-up sources!\n", __func__);
  208. printk(KERN_ERR "%s: Aborting sleep\n", __func__);
  209. return -EINVAL;
  210. }
  211. /* save all necessary core registers not covered by the drivers */
  212. if (!of_have_populated_dt()) {
  213. samsung_pm_save_gpios();
  214. samsung_pm_saved_gpios();
  215. }
  216. s3c_pm_save_uarts();
  217. s3c_pm_save_core();
  218. /* set the irq configuration for wake */
  219. s3c_pm_configure_extint();
  220. S3C_PMDBG("sleep: irq wakeup masks: %08lx,%08lx\n",
  221. s3c_irqwake_intmask, s3c_irqwake_eintmask);
  222. s3c_pm_arch_prepare_irqs();
  223. /* call cpu specific preparation */
  224. pm_cpu_prep();
  225. /* flush cache back to ram */
  226. flush_cache_all();
  227. s3c_pm_check_store();
  228. /* send the cpu to sleep... */
  229. s3c_pm_arch_stop_clocks();
  230. /* this will also act as our return point from when
  231. * we resume as it saves its own register state and restores it
  232. * during the resume. */
  233. ret = cpu_suspend(0, pm_cpu_sleep);
  234. if (ret)
  235. return ret;
  236. /* restore the system state */
  237. s3c_pm_restore_core();
  238. s3c_pm_restore_uarts();
  239. if (!of_have_populated_dt()) {
  240. samsung_pm_restore_gpios();
  241. s3c_pm_restored_gpios();
  242. }
  243. s3c_pm_debug_init();
  244. /* check what irq (if any) restored the system */
  245. s3c_pm_arch_show_resume_irqs();
  246. S3C_PMDBG("%s: post sleep, preparing to return\n", __func__);
  247. /* LEDs should now be 1110 */
  248. s3c_pm_debug_smdkled(1 << 1, 0);
  249. s3c_pm_check_restore();
  250. /* ok, let's return from sleep */
  251. S3C_PMDBG("S3C PM Resume (post-restore)\n");
  252. return 0;
  253. }
  254. static int s3c_pm_prepare(void)
  255. {
  256. /* prepare check area if configured */
  257. s3c_pm_check_prepare();
  258. return 0;
  259. }
  260. static void s3c_pm_finish(void)
  261. {
  262. s3c_pm_check_cleanup();
  263. }
  264. static const struct platform_suspend_ops s3c_pm_ops = {
  265. .enter = s3c_pm_enter,
  266. .prepare = s3c_pm_prepare,
  267. .finish = s3c_pm_finish,
  268. .valid = suspend_valid_only_mem,
  269. };
  270. /* s3c_pm_init
  271. *
  272. * Attach the power management functions. This should be called
  273. * from the board specific initialisation if the board supports
  274. * it.
  275. */
  276. int __init s3c_pm_init(void)
  277. {
  278. printk("S3C Power Management, Copyright 2004 Simtec Electronics\n");
  279. suspend_set_ops(&s3c_pm_ops);
  280. return 0;
  281. }