board-mop500-pins.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <linux/pinctrl/pinconf-generic.h>
  12. #include <linux/platform_data/pinctrl-nomadik.h>
  13. #include <asm/mach-types.h>
  14. #include "board-mop500.h"
  15. enum custom_pin_cfg_t {
  16. PINS_FOR_DEFAULT,
  17. PINS_FOR_U9500,
  18. };
  19. static enum custom_pin_cfg_t pinsfor;
  20. /* These simply sets bias for pins */
  21. #define BIAS(a,b) static unsigned long a[] = { b }
  22. BIAS(pd, PIN_PULL_DOWN);
  23. BIAS(in_nopull, PIN_INPUT_NOPULL);
  24. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  25. BIAS(in_pu, PIN_INPUT_PULLUP);
  26. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  27. BIAS(out_hi, PIN_OUTPUT_HIGH);
  28. BIAS(out_lo, PIN_OUTPUT_LOW);
  29. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  30. BIAS(abx500_out_lo, PIN_CONF_PACKED(PIN_CONFIG_OUTPUT, 0));
  31. BIAS(abx500_in_pd, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 1));
  32. BIAS(abx500_in_nopull, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 0));
  33. /* These also force them into GPIO mode */
  34. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  35. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  36. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  37. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  38. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  39. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  40. /* Sleep modes */
  41. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  42. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  43. BIAS(slpm_in_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  44. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  45. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  46. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  47. BIAS(slpm_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  48. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  49. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  50. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  51. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  52. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  53. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  54. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  55. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  56. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  57. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  58. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  59. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  60. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  61. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  62. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  63. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  64. PIN_SLPM_PDIS_ENABLED);
  65. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  66. PIN_SLPM_PDIS_DISABLED);
  67. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  68. PIN_SLPM_PDIS_DISABLED);
  69. /* We use these to define hog settings that are always done on boot */
  70. #define DB8500_MUX_HOG(group,func) \
  71. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  72. #define DB8500_PIN_HOG(pin,conf) \
  73. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  74. /* These are default states associated with device and changed runtime */
  75. #define DB8500_MUX(group,func,dev) \
  76. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  77. #define DB8500_PIN(pin,conf,dev) \
  78. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  79. #define DB8500_PIN_IDLE(pin, conf, dev) \
  80. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  81. pin, conf)
  82. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  83. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  84. pin, conf)
  85. #define DB8500_MUX_STATE(group, func, dev, state) \
  86. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-db8500", group, func)
  87. #define DB8500_PIN_STATE(pin, conf, dev, state) \
  88. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-db8500", pin, conf)
  89. #define AB8500_MUX_HOG(group, func) \
  90. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8500.0", group, func)
  91. #define AB8500_PIN_HOG(pin, conf) \
  92. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8500.0", pin, abx500_##conf)
  93. #define AB8500_MUX_STATE(group, func, dev, state) \
  94. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8500.0", group, func)
  95. #define AB8500_PIN_STATE(pin, conf, dev, state) \
  96. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8500.0", pin, abx500_##conf)
  97. #define AB8505_MUX_HOG(group, func) \
  98. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8505.0", group, func)
  99. #define AB8505_PIN_HOG(pin, conf) \
  100. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8505.0", pin, abx500_##conf)
  101. #define AB8505_MUX_STATE(group, func, dev, state) \
  102. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8505.0", group, func)
  103. #define AB8505_PIN_STATE(pin, conf, dev, state) \
  104. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8505.0", pin, abx500_##conf)
  105. static struct pinctrl_map __initdata ab8500_pinmap[] = {
  106. /* Sysclkreq2 */
  107. AB8500_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.35", PINCTRL_STATE_DEFAULT),
  108. AB8500_PIN_STATE("GPIO1_T10", in_nopull, "regulator.35", PINCTRL_STATE_DEFAULT),
  109. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  110. AB8500_MUX_STATE("gpio1_a_1", "gpio", "regulator.35", PINCTRL_STATE_SLEEP),
  111. AB8500_PIN_STATE("GPIO1_T10", in_pd, "regulator.35", PINCTRL_STATE_SLEEP),
  112. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  113. AB8500_MUX_HOG("gpio2_a_1", "gpio"),
  114. AB8500_PIN_HOG("GPIO2_T9", in_pd),
  115. /* Sysclkreq4 */
  116. AB8500_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  117. AB8500_PIN_STATE("GPIO3_U9", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  118. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  119. AB8500_MUX_STATE("gpio3_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  120. AB8500_PIN_STATE("GPIO3_U9", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  121. /* pins 4 is muxed in GPIO, configured in INPUT PULL DOWN */
  122. AB8500_MUX_HOG("gpio4_a_1", "gpio"),
  123. AB8500_PIN_HOG("GPIO4_W2", in_pd),
  124. /*
  125. * pins 6,7,8 and 9 are muxed in YCBCR0123
  126. * configured in INPUT PULL UP
  127. */
  128. AB8500_MUX_HOG("ycbcr0123_d_1", "ycbcr"),
  129. AB8500_PIN_HOG("GPIO6_Y18", in_nopull),
  130. AB8500_PIN_HOG("GPIO7_AA20", in_nopull),
  131. AB8500_PIN_HOG("GPIO8_W18", in_nopull),
  132. AB8500_PIN_HOG("GPIO9_AA19", in_nopull),
  133. /*
  134. * pins 10,11,12 and 13 are muxed in GPIO
  135. * configured in INPUT PULL DOWN
  136. */
  137. AB8500_MUX_HOG("gpio10_d_1", "gpio"),
  138. AB8500_PIN_HOG("GPIO10_U17", in_pd),
  139. AB8500_MUX_HOG("gpio11_d_1", "gpio"),
  140. AB8500_PIN_HOG("GPIO11_AA18", in_pd),
  141. AB8500_MUX_HOG("gpio12_d_1", "gpio"),
  142. AB8500_PIN_HOG("GPIO12_U16", in_pd),
  143. AB8500_MUX_HOG("gpio13_d_1", "gpio"),
  144. AB8500_PIN_HOG("GPIO13_W17", in_pd),
  145. /*
  146. * pins 14,15 are muxed in PWM1 and PWM2
  147. * configured in INPUT PULL DOWN
  148. */
  149. AB8500_MUX_HOG("pwmout1_d_1", "pwmout"),
  150. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  151. AB8500_MUX_HOG("pwmout2_d_1", "pwmout"),
  152. AB8500_PIN_HOG("GPIO15_B17", in_pd),
  153. /*
  154. * pins 16 is muxed in GPIO
  155. * configured in INPUT PULL DOWN
  156. */
  157. AB8500_MUX_HOG("gpio16_a_1", "gpio"),
  158. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  159. /*
  160. * pins 17,18,19 and 20 are muxed in AUDIO interface 1
  161. * configured in INPUT PULL DOWN
  162. */
  163. AB8500_MUX_HOG("adi1_d_1", "adi1"),
  164. AB8500_PIN_HOG("GPIO17_P5", in_pd),
  165. AB8500_PIN_HOG("GPIO18_R5", in_pd),
  166. AB8500_PIN_HOG("GPIO19_U5", in_pd),
  167. AB8500_PIN_HOG("GPIO20_T5", in_pd),
  168. /*
  169. * pins 21,22 and 23 are muxed in USB UICC
  170. * configured in INPUT PULL DOWN
  171. */
  172. AB8500_MUX_HOG("usbuicc_d_1", "usbuicc"),
  173. AB8500_PIN_HOG("GPIO21_H19", in_pd),
  174. AB8500_PIN_HOG("GPIO22_G20", in_pd),
  175. AB8500_PIN_HOG("GPIO23_G19", in_pd),
  176. /*
  177. * pins 24,25 are muxed in GPIO
  178. * configured in INPUT PULL DOWN
  179. */
  180. AB8500_MUX_HOG("gpio24_a_1", "gpio"),
  181. AB8500_PIN_HOG("GPIO24_T14", in_pd),
  182. AB8500_MUX_HOG("gpio25_a_1", "gpio"),
  183. AB8500_PIN_HOG("GPIO25_R16", in_pd),
  184. /*
  185. * pins 26 is muxed in GPIO
  186. * configured in OUTPUT LOW
  187. */
  188. AB8500_MUX_HOG("gpio26_d_1", "gpio"),
  189. AB8500_PIN_HOG("GPIO26_M16", out_lo),
  190. /*
  191. * pins 27,28 are muxed in DMIC12
  192. * configured in INPUT PULL DOWN
  193. */
  194. AB8500_MUX_HOG("dmic12_d_1", "dmic"),
  195. AB8500_PIN_HOG("GPIO27_J6", in_pd),
  196. AB8500_PIN_HOG("GPIO28_K6", in_pd),
  197. /*
  198. * pins 29,30 are muxed in DMIC34
  199. * configured in INPUT PULL DOWN
  200. */
  201. AB8500_MUX_HOG("dmic34_d_1", "dmic"),
  202. AB8500_PIN_HOG("GPIO29_G6", in_pd),
  203. AB8500_PIN_HOG("GPIO30_H6", in_pd),
  204. /*
  205. * pins 31,32 are muxed in DMIC56
  206. * configured in INPUT PULL DOWN
  207. */
  208. AB8500_MUX_HOG("dmic56_d_1", "dmic"),
  209. AB8500_PIN_HOG("GPIO31_F5", in_pd),
  210. AB8500_PIN_HOG("GPIO32_G5", in_pd),
  211. /*
  212. * pins 34 is muxed in EXTCPENA
  213. * configured INPUT PULL DOWN
  214. */
  215. AB8500_MUX_HOG("extcpena_d_1", "extcpena"),
  216. AB8500_PIN_HOG("GPIO34_R17", in_pd),
  217. /*
  218. * pins 35 is muxed in GPIO
  219. * configured in OUTPUT LOW
  220. */
  221. AB8500_MUX_HOG("gpio35_d_1", "gpio"),
  222. AB8500_PIN_HOG("GPIO35_W15", in_pd),
  223. /*
  224. * pins 36,37,38 and 39 are muxed in GPIO
  225. * configured in INPUT PULL DOWN
  226. */
  227. AB8500_MUX_HOG("gpio36_a_1", "gpio"),
  228. AB8500_PIN_HOG("GPIO36_A17", in_pd),
  229. AB8500_MUX_HOG("gpio37_a_1", "gpio"),
  230. AB8500_PIN_HOG("GPIO37_E15", in_pd),
  231. AB8500_MUX_HOG("gpio38_a_1", "gpio"),
  232. AB8500_PIN_HOG("GPIO38_C17", in_pd),
  233. AB8500_MUX_HOG("gpio39_a_1", "gpio"),
  234. AB8500_PIN_HOG("GPIO39_E16", in_pd),
  235. /*
  236. * pins 40 and 41 are muxed in MODCSLSDA
  237. * configured INPUT PULL DOWN
  238. */
  239. AB8500_MUX_HOG("modsclsda_d_1", "modsclsda"),
  240. AB8500_PIN_HOG("GPIO40_T19", in_pd),
  241. AB8500_PIN_HOG("GPIO41_U19", in_pd),
  242. /*
  243. * pins 42 is muxed in GPIO
  244. * configured INPUT PULL DOWN
  245. */
  246. AB8500_MUX_HOG("gpio42_a_1", "gpio"),
  247. AB8500_PIN_HOG("GPIO42_U2", in_pd),
  248. };
  249. static struct pinctrl_map __initdata ab8505_pinmap[] = {
  250. /* Sysclkreq2 */
  251. AB8505_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  252. AB8505_PIN_STATE("GPIO1_N4", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  253. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  254. AB8505_MUX_STATE("gpio1_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  255. AB8505_PIN_STATE("GPIO1_N4", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  256. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  257. AB8505_MUX_HOG("gpio2_a_1", "gpio"),
  258. AB8505_PIN_HOG("GPIO2_R5", in_pd),
  259. /* Sysclkreq4 */
  260. AB8505_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.37", PINCTRL_STATE_DEFAULT),
  261. AB8505_PIN_STATE("GPIO3_P5", in_nopull, "regulator.37", PINCTRL_STATE_DEFAULT),
  262. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  263. AB8505_MUX_STATE("gpio3_a_1", "gpio", "regulator.37", PINCTRL_STATE_SLEEP),
  264. AB8505_PIN_STATE("GPIO3_P5", in_pd, "regulator.37", PINCTRL_STATE_SLEEP),
  265. AB8505_MUX_HOG("gpio10_d_1", "gpio"),
  266. AB8505_PIN_HOG("GPIO10_B16", in_pd),
  267. AB8505_MUX_HOG("gpio11_d_1", "gpio"),
  268. AB8505_PIN_HOG("GPIO11_B17", in_pd),
  269. AB8505_MUX_HOG("gpio13_d_1", "gpio"),
  270. AB8505_PIN_HOG("GPIO13_D17", in_nopull),
  271. AB8505_MUX_HOG("pwmout1_d_1", "pwmout"),
  272. AB8505_PIN_HOG("GPIO14_C16", in_pd),
  273. AB8505_MUX_HOG("adi2_d_1", "adi2"),
  274. AB8505_PIN_HOG("GPIO17_P2", in_pd),
  275. AB8505_PIN_HOG("GPIO18_N3", in_pd),
  276. AB8505_PIN_HOG("GPIO19_T1", in_pd),
  277. AB8505_PIN_HOG("GPIO20_P3", in_pd),
  278. AB8505_MUX_HOG("gpio34_a_1", "gpio"),
  279. AB8505_PIN_HOG("GPIO34_H14", in_pd),
  280. AB8505_MUX_HOG("modsclsda_d_1", "modsclsda"),
  281. AB8505_PIN_HOG("GPIO40_J15", in_pd),
  282. AB8505_PIN_HOG("GPIO41_J14", in_pd),
  283. AB8505_MUX_HOG("gpio50_d_1", "gpio"),
  284. AB8505_PIN_HOG("GPIO50_L4", in_nopull),
  285. AB8505_MUX_HOG("resethw_d_1", "resethw"),
  286. AB8505_PIN_HOG("GPIO52_D16", in_pd),
  287. AB8505_MUX_HOG("service_d_1", "service"),
  288. AB8505_PIN_HOG("GPIO53_D15", in_pd),
  289. };
  290. /* Pin control settings */
  291. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  292. /*
  293. * uMSP0, mux in 4 pins, regular placement of RX/TX
  294. * explicitly set the pins to no pull
  295. */
  296. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  297. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  298. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  299. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  300. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  301. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  302. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  303. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  304. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  305. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  306. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  307. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  308. /*
  309. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  310. * pull-up
  311. * TODO: is this really correct? Snowball doesn't have a LCD.
  312. */
  313. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  314. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  315. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  316. /*
  317. * STMPE1601/tc35893 keypad IRQ GPIO 218
  318. * TODO: set for snowball and HREF really??
  319. */
  320. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  321. /*
  322. * UART0, we do not mux in u0 here.
  323. * uart-0 pins gpio configuration should be kept intact to prevent
  324. * a glitch in tx line when the tty dev is opened. Later these pins
  325. * are configured by uart driver
  326. */
  327. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  328. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  329. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  330. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  331. /*
  332. * Mux in UART2 on altfunction C and set pull-ups.
  333. * TODO: is this used on U8500 variants and Snowball really?
  334. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  335. */
  336. /* default state for UART2 */
  337. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  338. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  339. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  340. /* Sleep state for UART2 */
  341. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  342. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  343. /*
  344. * The following pin sets were known as "runtime pins" before being
  345. * converted to the pinctrl model. Here we model them as "default"
  346. * states.
  347. */
  348. /* Mux in UART0 after initialization */
  349. DB8500_MUX("u0_a_1", "u0", "uart0"),
  350. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  351. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  352. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  353. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  354. /* Sleep state for UART0 */
  355. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  356. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  357. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  358. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  359. /* Mux in UART1 after initialization */
  360. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  361. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  362. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  363. /* Sleep state for UART1 */
  364. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  365. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  366. /* MSP1 for ALSA codec */
  367. DB8500_MUX_HOG("msp1txrx_a_1", "msp1"),
  368. DB8500_MUX_HOG("msp1_a_1", "msp1"),
  369. DB8500_PIN_HOG("GPIO33_AF2", out_lo_slpm_nowkup),
  370. DB8500_PIN_HOG("GPIO34_AE1", in_nopull_slpm_nowkup),
  371. DB8500_PIN_HOG("GPIO35_AE2", in_nopull_slpm_nowkup),
  372. DB8500_PIN_HOG("GPIO36_AG2", in_nopull_slpm_nowkup),
  373. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  374. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  375. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  376. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  377. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  378. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  379. /* LCD VSI1 sleep state */
  380. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  381. /* Mux in i2c0 block, default state */
  382. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  383. /* i2c0 sleep state */
  384. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  385. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  386. /* Mux in i2c1 block, default state */
  387. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  388. /* i2c1 sleep state */
  389. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  390. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  391. /* Mux in i2c2 block, default state */
  392. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  393. /* i2c2 sleep state */
  394. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  395. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  396. /* Mux in i2c3 block, default state */
  397. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  398. /* i2c3 sleep state */
  399. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  400. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  401. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  402. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  403. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  404. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  405. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  406. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  407. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  408. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  409. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  410. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  411. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  412. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  413. /* SDI0 sleep state */
  414. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  415. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  416. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  417. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  418. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  419. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  420. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  421. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  422. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  423. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  424. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  425. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  426. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  427. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  428. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  429. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  430. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  431. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  432. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  433. /* SDI1 sleep state */
  434. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  435. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  436. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  437. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  438. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  439. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  440. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  441. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  442. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  443. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  444. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  445. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  446. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  447. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  448. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  449. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  450. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  451. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  452. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  453. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  454. /* SDI2 sleep state */
  455. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  456. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  457. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  458. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  459. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  460. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  461. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  462. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  463. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  464. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  465. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  466. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  467. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  468. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  469. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  470. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  471. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  472. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  473. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  474. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  475. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  476. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  477. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  478. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  479. /*SDI4 sleep state */
  480. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  481. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  482. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  483. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  484. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  485. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  486. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  487. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  488. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  489. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  490. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  491. /* Mux in USB pins, drive STP high */
  492. /* USB default state */
  493. DB8500_MUX("usb_a_1", "usb", "ab8500-usb.0"),
  494. DB8500_PIN("GPIO257_AE29", out_hi, "ab8500-usb.0"), /* STP */
  495. /* USB sleep state */
  496. DB8500_PIN_SLEEP("GPIO256_AF28", slpm_wkup_pdis_en, "ab8500-usb.0"), /* NXT */
  497. DB8500_PIN_SLEEP("GPIO257_AE29", slpm_out_hi_wkup_pdis, "ab8500-usb.0"), /* STP */
  498. DB8500_PIN_SLEEP("GPIO258_AD29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* XCLK */
  499. DB8500_PIN_SLEEP("GPIO259_AC29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* DIR */
  500. DB8500_PIN_SLEEP("GPIO260_AD28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT7 */
  501. DB8500_PIN_SLEEP("GPIO261_AD26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT6 */
  502. DB8500_PIN_SLEEP("GPIO262_AE26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT5 */
  503. DB8500_PIN_SLEEP("GPIO263_AG29", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT4 */
  504. DB8500_PIN_SLEEP("GPIO264_AE27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT3 */
  505. DB8500_PIN_SLEEP("GPIO265_AD27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT2 */
  506. DB8500_PIN_SLEEP("GPIO266_AC28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT1 */
  507. DB8500_PIN_SLEEP("GPIO267_AC27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT0 */
  508. /* Mux in SPI2 pins on the "other C1" altfunction */
  509. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  510. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  511. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  512. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  513. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  514. /* SPI2 idle state */
  515. DB8500_PIN_IDLE("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  516. DB8500_PIN_IDLE("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  517. DB8500_PIN_IDLE("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  518. /* SPI2 sleep state */
  519. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  520. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  521. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  522. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  523. /* ske default state */
  524. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  525. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  526. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  527. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  528. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  529. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  530. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  531. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  532. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  533. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  534. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  535. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  536. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  537. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  538. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  539. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  540. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  541. /* ske sleep state */
  542. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  543. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  544. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  545. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  546. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  547. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  548. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  549. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  550. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  551. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  552. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  553. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  554. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  555. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  556. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  557. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  558. /* STM APE pins states */
  559. DB8500_MUX_STATE("stmape_c_1", "stmape",
  560. "stm", "ape_mipi34"),
  561. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  562. "stm", "ape_mipi34"), /* clk */
  563. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  564. "stm", "ape_mipi34"), /* dat3 */
  565. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  566. "stm", "ape_mipi34"), /* dat2 */
  567. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  568. "stm", "ape_mipi34"), /* dat1 */
  569. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  570. "stm", "ape_mipi34"), /* dat0 */
  571. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  572. "stm", "ape_mipi34_sleep"), /* clk */
  573. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  574. "stm", "ape_mipi34_sleep"), /* dat3 */
  575. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  576. "stm", "ape_mipi34_sleep"), /* dat2 */
  577. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  578. "stm", "ape_mipi34_sleep"), /* dat1 */
  579. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  580. "stm", "ape_mipi34_sleep"), /* dat0 */
  581. DB8500_MUX_STATE("stmape_oc1_1", "stmape",
  582. "stm", "ape_microsd"),
  583. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  584. "stm", "ape_microsd"), /* clk */
  585. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  586. "stm", "ape_microsd"), /* dat0 */
  587. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  588. "stm", "ape_microsd"), /* dat1 */
  589. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  590. "stm", "ape_microsd"), /* dat2 */
  591. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  592. "stm", "ape_microsd"), /* dat3 */
  593. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  594. "stm", "ape_microsd_sleep"), /* clk */
  595. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  596. "stm", "ape_microsd_sleep"), /* dat0 */
  597. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  598. "stm", "ape_microsd_sleep"), /* dat1 */
  599. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  600. "stm", "ape_microsd_sleep"), /* dat2 */
  601. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  602. "stm", "ape_microsd_sleep"), /* dat3 */
  603. /* STM Modem pins states */
  604. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  605. "stm", "mod_mipi34"),
  606. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  607. "stm", "mod_mipi34"),
  608. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  609. "stm", "mod_mipi34"),
  610. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  611. "stm", "mod_mipi34"), /* clk */
  612. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  613. "stm", "mod_mipi34"), /* dat3 */
  614. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  615. "stm", "mod_mipi34"), /* dat2 */
  616. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  617. "stm", "mod_mipi34"), /* dat1 */
  618. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  619. "stm", "mod_mipi34"), /* dat0 */
  620. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  621. "stm", "mod_mipi34"), /* uartmod rx */
  622. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  623. "stm", "mod_mipi34"), /* uartmod tx */
  624. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  625. "stm", "mod_mipi34_sleep"), /* clk */
  626. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  627. "stm", "mod_mipi34_sleep"), /* dat3 */
  628. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  629. "stm", "mod_mipi34_sleep"), /* dat2 */
  630. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  631. "stm", "mod_mipi34_sleep"), /* dat1 */
  632. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  633. "stm", "mod_mipi34_sleep"), /* dat0 */
  634. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  635. "stm", "mod_mipi34_sleep"), /* uartmod rx */
  636. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  637. "stm", "mod_mipi34_sleep"), /* uartmod tx */
  638. DB8500_MUX_STATE("stmmod_b_1", "stmmod",
  639. "stm", "mod_microsd"),
  640. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  641. "stm", "mod_microsd"),
  642. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  643. "stm", "mod_microsd"),
  644. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  645. "stm", "mod_microsd"), /* clk */
  646. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  647. "stm", "mod_microsd"), /* dat0 */
  648. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  649. "stm", "mod_microsd"), /* dat1 */
  650. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  651. "stm", "mod_microsd"), /* dat2 */
  652. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  653. "stm", "mod_microsd"), /* dat3 */
  654. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  655. "stm", "mod_microsd"), /* uartmod rx */
  656. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  657. "stm", "mod_microsd"), /* uartmod tx */
  658. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  659. "stm", "mod_microsd_sleep"), /* clk */
  660. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  661. "stm", "mod_microsd_sleep"), /* dat0 */
  662. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  663. "stm", "mod_microsd_sleep"), /* dat1 */
  664. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  665. "stm", "mod_microsd_sleep"), /* dat2 */
  666. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  667. "stm", "mod_microsd_sleep"), /* dat3 */
  668. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  669. "stm", "mod_microsd_sleep"), /* uartmod rx */
  670. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  671. "stm", "mod_microsd_sleep"), /* uartmod tx */
  672. /* STM dual Modem/APE pins state */
  673. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  674. "stm", "mod_mipi34_ape_mipi60"),
  675. DB8500_MUX_STATE("stmape_c_2", "stmape",
  676. "stm", "mod_mipi34_ape_mipi60"),
  677. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  678. "stm", "mod_mipi34_ape_mipi60"),
  679. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  680. "stm", "mod_mipi34_ape_mipi60"),
  681. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  682. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  683. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  684. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  685. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  686. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  687. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  688. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  689. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  690. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  691. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  692. "stm", "mod_mipi34_ape_mipi60"), /* uartmod rx */
  693. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  694. "stm", "mod_mipi34_ape_mipi60"), /* uartmod tx */
  695. DB8500_PIN_STATE("GPIO155_C19", in_nopull,
  696. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  697. DB8500_PIN_STATE("GPIO156_C17", in_nopull,
  698. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  699. DB8500_PIN_STATE("GPIO157_A18", in_nopull,
  700. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  701. DB8500_PIN_STATE("GPIO158_C18", in_nopull,
  702. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  703. DB8500_PIN_STATE("GPIO159_B19", in_nopull,
  704. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  705. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  706. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  707. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  708. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  709. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  710. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  711. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  712. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  713. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  714. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  715. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  716. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod rx */
  717. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  718. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod tx */
  719. DB8500_PIN_STATE("GPIO155_C19", slpm_in_wkup_pdis,
  720. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  721. DB8500_PIN_STATE("GPIO156_C17", slpm_in_wkup_pdis,
  722. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  723. DB8500_PIN_STATE("GPIO157_A18", slpm_in_wkup_pdis,
  724. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  725. DB8500_PIN_STATE("GPIO158_C18", slpm_in_wkup_pdis,
  726. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  727. DB8500_PIN_STATE("GPIO159_B19", slpm_in_wkup_pdis,
  728. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  729. };
  730. /*
  731. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  732. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  733. * on-chip pins as the HREFv60 and later does.
  734. */
  735. static struct pinctrl_map __initdata mop500_pinmap[] = {
  736. /* Mux in SSP0, pull down RXD pin */
  737. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  738. DB8500_PIN_HOG("GPIO145_C13", pd),
  739. /*
  740. * XENON Flashgun on image processor GPIO (controlled from image
  741. * processor firmware), mux in these image processor GPIO lines 0
  742. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  743. * the pins.
  744. */
  745. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  746. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  747. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  748. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  749. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  750. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  751. /* Mux in UART1 and set the pull-ups */
  752. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  753. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  754. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  755. /*
  756. * Runtime stuff: make it possible to mux in the SKE keypad
  757. * and bias the pins
  758. */
  759. /* ske default state */
  760. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  761. DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
  762. DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
  763. DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
  764. DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
  765. DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
  766. DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
  767. DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
  768. DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
  769. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  770. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  771. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  772. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  773. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  774. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  775. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  776. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  777. /* ske sleep state */
  778. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  779. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  780. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  781. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  782. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  783. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  784. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  785. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  786. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  787. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  788. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  789. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  790. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  791. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  792. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  793. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  794. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  795. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  796. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  797. };
  798. /*
  799. * The HREFv60 series of platforms is using available pins on the DB8500
  800. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  801. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  802. */
  803. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  804. /* Drive WLAN_ENA low */
  805. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  806. /*
  807. * XENON Flashgun on image processor GPIO (controlled from image
  808. * processor firmware), mux in these image processor GPIO lines 0
  809. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  810. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  811. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  812. */
  813. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  814. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  815. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  816. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  817. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  818. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  819. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  820. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  821. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  822. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  823. /*
  824. * Display Interface 1 uses GPIO 65 for RST (reset).
  825. * Display Interface 2 uses GPIO 66 for RST (reset).
  826. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  827. */
  828. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  829. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  830. /*
  831. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  832. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  833. * reset signals low.
  834. */
  835. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  836. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  837. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  838. /*
  839. * Drive D19-D23 for the ETM PTM trace interface low,
  840. * (presumably pins are unconnected therefore grounded here,
  841. * the "other alt C1" setting enables these pins)
  842. */
  843. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  844. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  845. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  846. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  847. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  848. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  849. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  850. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  851. /* NFC ENA and RESET to low, pulldown IRQ line */
  852. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  853. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  854. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  855. /*
  856. * SKE keyboard partly on alt A and partly on "Other alt C1"
  857. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  858. * rows of 6 keys, then pull up force sensing interrup and
  859. * drive reset and force sensing WU low.
  860. */
  861. DB8500_MUX_HOG("kp_a_1", "kp"),
  862. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  863. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  864. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  865. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  866. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  867. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  868. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  869. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  870. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  871. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  872. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  873. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  874. /* DiPro Sensor interrupt */
  875. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  876. /* Audio Amplifier HF enable */
  877. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  878. /* GBF interface, pull low to reset state */
  879. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  880. /* MSP : HDTV INTERFACE GPIO line */
  881. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  882. /* Accelerometer interrupt lines */
  883. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  884. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  885. /* SD card detect GPIO pin */
  886. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  887. /*
  888. * Runtime stuff
  889. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  890. * etc.
  891. */
  892. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  893. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  894. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  895. };
  896. static struct pinctrl_map __initdata u9500_pinmap[] = {
  897. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  898. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  899. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  900. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  901. /* WLAN_IRQ line */
  902. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  903. /* HSI */
  904. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  905. DB8500_MUX_HOG("hsit_a_2", "hsi"),
  906. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  907. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  908. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  909. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  910. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  911. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  912. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  913. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
  914. };
  915. static struct pinctrl_map __initdata u8500_pinmap[] = {
  916. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  917. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  918. };
  919. static struct pinctrl_map __initdata snowball_pinmap[] = {
  920. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  921. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  922. DB8500_PIN_HOG("GPIO145_C13", pd),
  923. /* Always drive the MC0 DAT31DIR line high on these boards */
  924. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  925. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  926. DB8500_MUX_HOG("sm_b_1", "sm"),
  927. /* User LED */
  928. DB8500_PIN_HOG("GPIO142_C11", gpio_out_hi),
  929. /* Drive RSTn_LAN high */
  930. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  931. /* Accelerometer/Magnetometer */
  932. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  933. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  934. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  935. /* WLAN/GBF */
  936. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  937. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  938. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  939. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  940. };
  941. /*
  942. * passing "pinsfor=" in kernel cmdline allows for custom
  943. * configuration of GPIOs on u8500 derived boards.
  944. */
  945. static int __init early_pinsfor(char *p)
  946. {
  947. pinsfor = PINS_FOR_DEFAULT;
  948. if (strcmp(p, "u9500-21") == 0)
  949. pinsfor = PINS_FOR_U9500;
  950. return 0;
  951. }
  952. early_param("pinsfor", early_pinsfor);
  953. int pins_for_u9500(void)
  954. {
  955. if (pinsfor == PINS_FOR_U9500)
  956. return 1;
  957. return 0;
  958. }
  959. static void __init mop500_href_family_pinmaps_init(void)
  960. {
  961. switch (pinsfor) {
  962. case PINS_FOR_U9500:
  963. pinctrl_register_mappings(u9500_pinmap,
  964. ARRAY_SIZE(u9500_pinmap));
  965. break;
  966. case PINS_FOR_DEFAULT:
  967. pinctrl_register_mappings(u8500_pinmap,
  968. ARRAY_SIZE(u8500_pinmap));
  969. default:
  970. break;
  971. }
  972. }
  973. void __init mop500_pinmaps_init(void)
  974. {
  975. pinctrl_register_mappings(mop500_family_pinmap,
  976. ARRAY_SIZE(mop500_family_pinmap));
  977. pinctrl_register_mappings(mop500_pinmap,
  978. ARRAY_SIZE(mop500_pinmap));
  979. mop500_href_family_pinmaps_init();
  980. if (machine_is_u8520())
  981. pinctrl_register_mappings(ab8505_pinmap,
  982. ARRAY_SIZE(ab8505_pinmap));
  983. else
  984. pinctrl_register_mappings(ab8500_pinmap,
  985. ARRAY_SIZE(ab8500_pinmap));
  986. }
  987. void __init snowball_pinmaps_init(void)
  988. {
  989. pinctrl_register_mappings(mop500_family_pinmap,
  990. ARRAY_SIZE(mop500_family_pinmap));
  991. pinctrl_register_mappings(snowball_pinmap,
  992. ARRAY_SIZE(snowball_pinmap));
  993. pinctrl_register_mappings(u8500_pinmap,
  994. ARRAY_SIZE(u8500_pinmap));
  995. pinctrl_register_mappings(ab8500_pinmap,
  996. ARRAY_SIZE(ab8500_pinmap));
  997. }
  998. void __init hrefv60_pinmaps_init(void)
  999. {
  1000. pinctrl_register_mappings(mop500_family_pinmap,
  1001. ARRAY_SIZE(mop500_family_pinmap));
  1002. pinctrl_register_mappings(hrefv60_pinmap,
  1003. ARRAY_SIZE(hrefv60_pinmap));
  1004. mop500_href_family_pinmaps_init();
  1005. pinctrl_register_mappings(ab8500_pinmap,
  1006. ARRAY_SIZE(ab8500_pinmap));
  1007. }