highbank.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Copyright 2010-2011 Calxeda, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/clkdev.h>
  18. #include <linux/clocksource.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/io.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/of.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/of_address.h>
  26. #include <linux/amba/bus.h>
  27. #include <linux/clk-provider.h>
  28. #include <asm/cacheflush.h>
  29. #include <asm/cputype.h>
  30. #include <asm/smp_plat.h>
  31. #include <asm/hardware/cache-l2x0.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include "core.h"
  35. #include "sysregs.h"
  36. void __iomem *sregs_base;
  37. void __iomem *scu_base_addr;
  38. static void __init highbank_scu_map_io(void)
  39. {
  40. unsigned long base;
  41. /* Get SCU base */
  42. asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
  43. scu_base_addr = ioremap(base, SZ_4K);
  44. }
  45. #define HB_JUMP_TABLE_PHYS(cpu) (0x40 + (0x10 * (cpu)))
  46. #define HB_JUMP_TABLE_VIRT(cpu) phys_to_virt(HB_JUMP_TABLE_PHYS(cpu))
  47. void highbank_set_cpu_jump(int cpu, void *jump_addr)
  48. {
  49. cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(cpu), 0);
  50. writel(virt_to_phys(jump_addr), HB_JUMP_TABLE_VIRT(cpu));
  51. __cpuc_flush_dcache_area(HB_JUMP_TABLE_VIRT(cpu), 16);
  52. outer_clean_range(HB_JUMP_TABLE_PHYS(cpu),
  53. HB_JUMP_TABLE_PHYS(cpu) + 15);
  54. }
  55. static void highbank_l2x0_disable(void)
  56. {
  57. /* Disable PL310 L2 Cache controller */
  58. highbank_smc1(0x102, 0x0);
  59. }
  60. static void __init highbank_init_irq(void)
  61. {
  62. irqchip_init();
  63. if (of_find_compatible_node(NULL, NULL, "arm,cortex-a9"))
  64. highbank_scu_map_io();
  65. /* Enable PL310 L2 Cache controller */
  66. if (IS_ENABLED(CONFIG_CACHE_L2X0) &&
  67. of_find_compatible_node(NULL, NULL, "arm,pl310-cache")) {
  68. highbank_smc1(0x102, 0x1);
  69. l2x0_of_init(0, ~0UL);
  70. outer_cache.disable = highbank_l2x0_disable;
  71. }
  72. }
  73. static void __init highbank_timer_init(void)
  74. {
  75. struct device_node *np;
  76. /* Map system registers */
  77. np = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
  78. sregs_base = of_iomap(np, 0);
  79. WARN_ON(!sregs_base);
  80. of_clk_init(NULL);
  81. clocksource_of_init();
  82. }
  83. static void highbank_power_off(void)
  84. {
  85. highbank_set_pwr_shutdown();
  86. while (1)
  87. cpu_do_idle();
  88. }
  89. static int highbank_platform_notifier(struct notifier_block *nb,
  90. unsigned long event, void *__dev)
  91. {
  92. struct resource *res;
  93. int reg = -1;
  94. u32 val;
  95. struct device *dev = __dev;
  96. if (event != BUS_NOTIFY_ADD_DEVICE)
  97. return NOTIFY_DONE;
  98. if (of_device_is_compatible(dev->of_node, "calxeda,hb-ahci"))
  99. reg = 0xc;
  100. else if (of_device_is_compatible(dev->of_node, "calxeda,hb-sdhci"))
  101. reg = 0x18;
  102. else if (of_device_is_compatible(dev->of_node, "arm,pl330"))
  103. reg = 0x20;
  104. else if (of_device_is_compatible(dev->of_node, "calxeda,hb-xgmac")) {
  105. res = platform_get_resource(to_platform_device(dev),
  106. IORESOURCE_MEM, 0);
  107. if (res) {
  108. if (res->start == 0xfff50000)
  109. reg = 0;
  110. else if (res->start == 0xfff51000)
  111. reg = 4;
  112. }
  113. }
  114. if (reg < 0)
  115. return NOTIFY_DONE;
  116. if (of_property_read_bool(dev->of_node, "dma-coherent")) {
  117. val = readl(sregs_base + reg);
  118. writel(val | 0xff01, sregs_base + reg);
  119. set_dma_ops(dev, &arm_coherent_dma_ops);
  120. }
  121. return NOTIFY_OK;
  122. }
  123. static struct notifier_block highbank_amba_nb = {
  124. .notifier_call = highbank_platform_notifier,
  125. };
  126. static struct notifier_block highbank_platform_nb = {
  127. .notifier_call = highbank_platform_notifier,
  128. };
  129. static void __init highbank_init(void)
  130. {
  131. pm_power_off = highbank_power_off;
  132. highbank_pm_init();
  133. bus_register_notifier(&platform_bus_type, &highbank_platform_nb);
  134. bus_register_notifier(&amba_bustype, &highbank_amba_nb);
  135. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  136. }
  137. static const char *highbank_match[] __initconst = {
  138. "calxeda,highbank",
  139. "calxeda,ecx-2000",
  140. NULL,
  141. };
  142. DT_MACHINE_START(HIGHBANK, "Highbank")
  143. #if defined(CONFIG_ZONE_DMA) && defined(CONFIG_ARM_LPAE)
  144. .dma_zone_size = (4ULL * SZ_1G),
  145. #endif
  146. .smp = smp_ops(highbank_smp_ops),
  147. .init_irq = highbank_init_irq,
  148. .init_time = highbank_timer_init,
  149. .init_machine = highbank_init,
  150. .dt_compat = highbank_match,
  151. .restart = highbank_restart,
  152. MACHINE_END