imx6qdl.dtsi 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 15 0x04>;
  82. interrupt-names = "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. status = "disabled";
  90. };
  91. timer@00a00600 {
  92. compatible = "arm,cortex-a9-twd-timer";
  93. reg = <0x00a00600 0x20>;
  94. interrupts = <1 13 0xf01>;
  95. clocks = <&clks 15>;
  96. };
  97. L2: l2-cache@00a02000 {
  98. compatible = "arm,pl310-cache";
  99. reg = <0x00a02000 0x1000>;
  100. interrupts = <0 92 0x04>;
  101. cache-unified;
  102. cache-level = <2>;
  103. arm,tag-latency = <4 2 3>;
  104. arm,data-latency = <4 2 3>;
  105. };
  106. pmu {
  107. compatible = "arm,cortex-a9-pmu";
  108. interrupts = <0 94 0x04>;
  109. };
  110. aips-bus@02000000 { /* AIPS1 */
  111. compatible = "fsl,aips-bus", "simple-bus";
  112. #address-cells = <1>;
  113. #size-cells = <1>;
  114. reg = <0x02000000 0x100000>;
  115. ranges;
  116. spba-bus@02000000 {
  117. compatible = "fsl,spba-bus", "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. reg = <0x02000000 0x40000>;
  121. ranges;
  122. spdif: spdif@02004000 {
  123. reg = <0x02004000 0x4000>;
  124. interrupts = <0 52 0x04>;
  125. };
  126. ecspi1: ecspi@02008000 {
  127. #address-cells = <1>;
  128. #size-cells = <0>;
  129. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  130. reg = <0x02008000 0x4000>;
  131. interrupts = <0 31 0x04>;
  132. clocks = <&clks 112>, <&clks 112>;
  133. clock-names = "ipg", "per";
  134. status = "disabled";
  135. };
  136. ecspi2: ecspi@0200c000 {
  137. #address-cells = <1>;
  138. #size-cells = <0>;
  139. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  140. reg = <0x0200c000 0x4000>;
  141. interrupts = <0 32 0x04>;
  142. clocks = <&clks 113>, <&clks 113>;
  143. clock-names = "ipg", "per";
  144. status = "disabled";
  145. };
  146. ecspi3: ecspi@02010000 {
  147. #address-cells = <1>;
  148. #size-cells = <0>;
  149. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  150. reg = <0x02010000 0x4000>;
  151. interrupts = <0 33 0x04>;
  152. clocks = <&clks 114>, <&clks 114>;
  153. clock-names = "ipg", "per";
  154. status = "disabled";
  155. };
  156. ecspi4: ecspi@02014000 {
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  160. reg = <0x02014000 0x4000>;
  161. interrupts = <0 34 0x04>;
  162. clocks = <&clks 115>, <&clks 115>;
  163. clock-names = "ipg", "per";
  164. status = "disabled";
  165. };
  166. uart1: serial@02020000 {
  167. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  168. reg = <0x02020000 0x4000>;
  169. interrupts = <0 26 0x04>;
  170. clocks = <&clks 160>, <&clks 161>;
  171. clock-names = "ipg", "per";
  172. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  173. dma-names = "rx", "tx";
  174. status = "disabled";
  175. };
  176. esai: esai@02024000 {
  177. reg = <0x02024000 0x4000>;
  178. interrupts = <0 51 0x04>;
  179. };
  180. ssi1: ssi@02028000 {
  181. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  182. reg = <0x02028000 0x4000>;
  183. interrupts = <0 46 0x04>;
  184. clocks = <&clks 178>;
  185. dmas = <&sdma 37 1 0>,
  186. <&sdma 38 1 0>;
  187. dma-names = "rx", "tx";
  188. fsl,fifo-depth = <15>;
  189. fsl,ssi-dma-events = <38 37>;
  190. status = "disabled";
  191. };
  192. ssi2: ssi@0202c000 {
  193. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  194. reg = <0x0202c000 0x4000>;
  195. interrupts = <0 47 0x04>;
  196. clocks = <&clks 179>;
  197. dmas = <&sdma 41 1 0>,
  198. <&sdma 42 1 0>;
  199. dma-names = "rx", "tx";
  200. fsl,fifo-depth = <15>;
  201. fsl,ssi-dma-events = <42 41>;
  202. status = "disabled";
  203. };
  204. ssi3: ssi@02030000 {
  205. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  206. reg = <0x02030000 0x4000>;
  207. interrupts = <0 48 0x04>;
  208. clocks = <&clks 180>;
  209. dmas = <&sdma 45 1 0>,
  210. <&sdma 46 1 0>;
  211. dma-names = "rx", "tx";
  212. fsl,fifo-depth = <15>;
  213. fsl,ssi-dma-events = <46 45>;
  214. status = "disabled";
  215. };
  216. asrc: asrc@02034000 {
  217. reg = <0x02034000 0x4000>;
  218. interrupts = <0 50 0x04>;
  219. };
  220. spba@0203c000 {
  221. reg = <0x0203c000 0x4000>;
  222. };
  223. };
  224. vpu: vpu@02040000 {
  225. reg = <0x02040000 0x3c000>;
  226. interrupts = <0 3 0x04 0 12 0x04>;
  227. };
  228. aipstz@0207c000 { /* AIPSTZ1 */
  229. reg = <0x0207c000 0x4000>;
  230. };
  231. pwm1: pwm@02080000 {
  232. #pwm-cells = <2>;
  233. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  234. reg = <0x02080000 0x4000>;
  235. interrupts = <0 83 0x04>;
  236. clocks = <&clks 62>, <&clks 145>;
  237. clock-names = "ipg", "per";
  238. };
  239. pwm2: pwm@02084000 {
  240. #pwm-cells = <2>;
  241. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  242. reg = <0x02084000 0x4000>;
  243. interrupts = <0 84 0x04>;
  244. clocks = <&clks 62>, <&clks 146>;
  245. clock-names = "ipg", "per";
  246. };
  247. pwm3: pwm@02088000 {
  248. #pwm-cells = <2>;
  249. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  250. reg = <0x02088000 0x4000>;
  251. interrupts = <0 85 0x04>;
  252. clocks = <&clks 62>, <&clks 147>;
  253. clock-names = "ipg", "per";
  254. };
  255. pwm4: pwm@0208c000 {
  256. #pwm-cells = <2>;
  257. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  258. reg = <0x0208c000 0x4000>;
  259. interrupts = <0 86 0x04>;
  260. clocks = <&clks 62>, <&clks 148>;
  261. clock-names = "ipg", "per";
  262. };
  263. can1: flexcan@02090000 {
  264. compatible = "fsl,imx6q-flexcan";
  265. reg = <0x02090000 0x4000>;
  266. interrupts = <0 110 0x04>;
  267. clocks = <&clks 108>, <&clks 109>;
  268. clock-names = "ipg", "per";
  269. };
  270. can2: flexcan@02094000 {
  271. compatible = "fsl,imx6q-flexcan";
  272. reg = <0x02094000 0x4000>;
  273. interrupts = <0 111 0x04>;
  274. clocks = <&clks 110>, <&clks 111>;
  275. clock-names = "ipg", "per";
  276. };
  277. gpt: gpt@02098000 {
  278. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  279. reg = <0x02098000 0x4000>;
  280. interrupts = <0 55 0x04>;
  281. clocks = <&clks 119>, <&clks 120>;
  282. clock-names = "ipg", "per";
  283. };
  284. gpio1: gpio@0209c000 {
  285. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  286. reg = <0x0209c000 0x4000>;
  287. interrupts = <0 66 0x04 0 67 0x04>;
  288. gpio-controller;
  289. #gpio-cells = <2>;
  290. interrupt-controller;
  291. #interrupt-cells = <2>;
  292. };
  293. gpio2: gpio@020a0000 {
  294. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  295. reg = <0x020a0000 0x4000>;
  296. interrupts = <0 68 0x04 0 69 0x04>;
  297. gpio-controller;
  298. #gpio-cells = <2>;
  299. interrupt-controller;
  300. #interrupt-cells = <2>;
  301. };
  302. gpio3: gpio@020a4000 {
  303. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  304. reg = <0x020a4000 0x4000>;
  305. interrupts = <0 70 0x04 0 71 0x04>;
  306. gpio-controller;
  307. #gpio-cells = <2>;
  308. interrupt-controller;
  309. #interrupt-cells = <2>;
  310. };
  311. gpio4: gpio@020a8000 {
  312. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  313. reg = <0x020a8000 0x4000>;
  314. interrupts = <0 72 0x04 0 73 0x04>;
  315. gpio-controller;
  316. #gpio-cells = <2>;
  317. interrupt-controller;
  318. #interrupt-cells = <2>;
  319. };
  320. gpio5: gpio@020ac000 {
  321. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  322. reg = <0x020ac000 0x4000>;
  323. interrupts = <0 74 0x04 0 75 0x04>;
  324. gpio-controller;
  325. #gpio-cells = <2>;
  326. interrupt-controller;
  327. #interrupt-cells = <2>;
  328. };
  329. gpio6: gpio@020b0000 {
  330. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  331. reg = <0x020b0000 0x4000>;
  332. interrupts = <0 76 0x04 0 77 0x04>;
  333. gpio-controller;
  334. #gpio-cells = <2>;
  335. interrupt-controller;
  336. #interrupt-cells = <2>;
  337. };
  338. gpio7: gpio@020b4000 {
  339. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  340. reg = <0x020b4000 0x4000>;
  341. interrupts = <0 78 0x04 0 79 0x04>;
  342. gpio-controller;
  343. #gpio-cells = <2>;
  344. interrupt-controller;
  345. #interrupt-cells = <2>;
  346. };
  347. kpp: kpp@020b8000 {
  348. reg = <0x020b8000 0x4000>;
  349. interrupts = <0 82 0x04>;
  350. };
  351. wdog1: wdog@020bc000 {
  352. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  353. reg = <0x020bc000 0x4000>;
  354. interrupts = <0 80 0x04>;
  355. clocks = <&clks 0>;
  356. };
  357. wdog2: wdog@020c0000 {
  358. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  359. reg = <0x020c0000 0x4000>;
  360. interrupts = <0 81 0x04>;
  361. clocks = <&clks 0>;
  362. status = "disabled";
  363. };
  364. clks: ccm@020c4000 {
  365. compatible = "fsl,imx6q-ccm";
  366. reg = <0x020c4000 0x4000>;
  367. interrupts = <0 87 0x04 0 88 0x04>;
  368. #clock-cells = <1>;
  369. };
  370. anatop: anatop@020c8000 {
  371. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  372. reg = <0x020c8000 0x1000>;
  373. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  374. regulator-1p1@110 {
  375. compatible = "fsl,anatop-regulator";
  376. regulator-name = "vdd1p1";
  377. regulator-min-microvolt = <800000>;
  378. regulator-max-microvolt = <1375000>;
  379. regulator-always-on;
  380. anatop-reg-offset = <0x110>;
  381. anatop-vol-bit-shift = <8>;
  382. anatop-vol-bit-width = <5>;
  383. anatop-min-bit-val = <4>;
  384. anatop-min-voltage = <800000>;
  385. anatop-max-voltage = <1375000>;
  386. };
  387. regulator-3p0@120 {
  388. compatible = "fsl,anatop-regulator";
  389. regulator-name = "vdd3p0";
  390. regulator-min-microvolt = <2800000>;
  391. regulator-max-microvolt = <3150000>;
  392. regulator-always-on;
  393. anatop-reg-offset = <0x120>;
  394. anatop-vol-bit-shift = <8>;
  395. anatop-vol-bit-width = <5>;
  396. anatop-min-bit-val = <0>;
  397. anatop-min-voltage = <2625000>;
  398. anatop-max-voltage = <3400000>;
  399. };
  400. regulator-2p5@130 {
  401. compatible = "fsl,anatop-regulator";
  402. regulator-name = "vdd2p5";
  403. regulator-min-microvolt = <2000000>;
  404. regulator-max-microvolt = <2750000>;
  405. regulator-always-on;
  406. anatop-reg-offset = <0x130>;
  407. anatop-vol-bit-shift = <8>;
  408. anatop-vol-bit-width = <5>;
  409. anatop-min-bit-val = <0>;
  410. anatop-min-voltage = <2000000>;
  411. anatop-max-voltage = <2750000>;
  412. };
  413. reg_arm: regulator-vddcore@140 {
  414. compatible = "fsl,anatop-regulator";
  415. regulator-name = "cpu";
  416. regulator-min-microvolt = <725000>;
  417. regulator-max-microvolt = <1450000>;
  418. regulator-always-on;
  419. anatop-reg-offset = <0x140>;
  420. anatop-vol-bit-shift = <0>;
  421. anatop-vol-bit-width = <5>;
  422. anatop-delay-reg-offset = <0x170>;
  423. anatop-delay-bit-shift = <24>;
  424. anatop-delay-bit-width = <2>;
  425. anatop-min-bit-val = <1>;
  426. anatop-min-voltage = <725000>;
  427. anatop-max-voltage = <1450000>;
  428. };
  429. reg_pu: regulator-vddpu@140 {
  430. compatible = "fsl,anatop-regulator";
  431. regulator-name = "vddpu";
  432. regulator-min-microvolt = <725000>;
  433. regulator-max-microvolt = <1450000>;
  434. regulator-always-on;
  435. anatop-reg-offset = <0x140>;
  436. anatop-vol-bit-shift = <9>;
  437. anatop-vol-bit-width = <5>;
  438. anatop-delay-reg-offset = <0x170>;
  439. anatop-delay-bit-shift = <26>;
  440. anatop-delay-bit-width = <2>;
  441. anatop-min-bit-val = <1>;
  442. anatop-min-voltage = <725000>;
  443. anatop-max-voltage = <1450000>;
  444. };
  445. reg_soc: regulator-vddsoc@140 {
  446. compatible = "fsl,anatop-regulator";
  447. regulator-name = "vddsoc";
  448. regulator-min-microvolt = <725000>;
  449. regulator-max-microvolt = <1450000>;
  450. regulator-always-on;
  451. anatop-reg-offset = <0x140>;
  452. anatop-vol-bit-shift = <18>;
  453. anatop-vol-bit-width = <5>;
  454. anatop-delay-reg-offset = <0x170>;
  455. anatop-delay-bit-shift = <28>;
  456. anatop-delay-bit-width = <2>;
  457. anatop-min-bit-val = <1>;
  458. anatop-min-voltage = <725000>;
  459. anatop-max-voltage = <1450000>;
  460. };
  461. };
  462. tempmon: tempmon {
  463. compatible = "fsl,imx6q-tempmon";
  464. interrupts = <0 49 0x04>;
  465. fsl,tempmon = <&anatop>;
  466. fsl,tempmon-data = <&ocotp>;
  467. };
  468. usbphy1: usbphy@020c9000 {
  469. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  470. reg = <0x020c9000 0x1000>;
  471. interrupts = <0 44 0x04>;
  472. clocks = <&clks 182>;
  473. };
  474. usbphy2: usbphy@020ca000 {
  475. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  476. reg = <0x020ca000 0x1000>;
  477. interrupts = <0 45 0x04>;
  478. clocks = <&clks 183>;
  479. };
  480. snvs@020cc000 {
  481. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  482. #address-cells = <1>;
  483. #size-cells = <1>;
  484. ranges = <0 0x020cc000 0x4000>;
  485. snvs-rtc-lp@34 {
  486. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  487. reg = <0x34 0x58>;
  488. interrupts = <0 19 0x04 0 20 0x04>;
  489. };
  490. };
  491. epit1: epit@020d0000 { /* EPIT1 */
  492. reg = <0x020d0000 0x4000>;
  493. interrupts = <0 56 0x04>;
  494. };
  495. epit2: epit@020d4000 { /* EPIT2 */
  496. reg = <0x020d4000 0x4000>;
  497. interrupts = <0 57 0x04>;
  498. };
  499. src: src@020d8000 {
  500. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  501. reg = <0x020d8000 0x4000>;
  502. interrupts = <0 91 0x04 0 96 0x04>;
  503. #reset-cells = <1>;
  504. };
  505. gpc: gpc@020dc000 {
  506. compatible = "fsl,imx6q-gpc";
  507. reg = <0x020dc000 0x4000>;
  508. interrupts = <0 89 0x04 0 90 0x04>;
  509. };
  510. gpr: iomuxc-gpr@020e0000 {
  511. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  512. reg = <0x020e0000 0x38>;
  513. };
  514. iomuxc: iomuxc@020e0000 {
  515. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  516. reg = <0x020e0000 0x4000>;
  517. audmux {
  518. pinctrl_audmux_1: audmux-1 {
  519. fsl,pins = <
  520. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  521. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  522. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  523. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  524. >;
  525. };
  526. pinctrl_audmux_2: audmux-2 {
  527. fsl,pins = <
  528. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  529. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  530. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  531. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  532. >;
  533. };
  534. pinctrl_audmux_3: audmux-3 {
  535. fsl,pins = <
  536. MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000
  537. MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
  538. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000
  539. >;
  540. };
  541. };
  542. ecspi1 {
  543. pinctrl_ecspi1_1: ecspi1grp-1 {
  544. fsl,pins = <
  545. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  546. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  547. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  548. >;
  549. };
  550. pinctrl_ecspi1_2: ecspi1grp-2 {
  551. fsl,pins = <
  552. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  553. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  554. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  555. >;
  556. };
  557. };
  558. ecspi3 {
  559. pinctrl_ecspi3_1: ecspi3grp-1 {
  560. fsl,pins = <
  561. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  562. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  563. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  564. >;
  565. };
  566. };
  567. enet {
  568. pinctrl_enet_1: enetgrp-1 {
  569. fsl,pins = <
  570. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  571. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  572. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  573. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  574. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  575. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  576. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  577. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  578. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  579. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  580. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  581. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  582. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  583. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  584. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  585. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  586. >;
  587. };
  588. pinctrl_enet_2: enetgrp-2 {
  589. fsl,pins = <
  590. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  591. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  592. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  593. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  594. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  595. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  596. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  597. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  598. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  599. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  600. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  601. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  602. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  603. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  604. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  605. >;
  606. };
  607. pinctrl_enet_3: enetgrp-3 {
  608. fsl,pins = <
  609. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  610. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  611. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  612. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  613. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  614. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  615. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  616. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  617. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  618. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  619. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  620. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  621. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  622. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  623. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  624. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  625. >;
  626. };
  627. };
  628. esai {
  629. pinctrl_esai_1: esaigrp-1 {
  630. fsl,pins = <
  631. MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
  632. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  633. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  634. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  635. MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030
  636. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  637. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  638. MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030
  639. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  640. >;
  641. };
  642. pinctrl_esai_2: esaigrp-2 {
  643. fsl,pins = <
  644. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  645. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  646. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  647. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  648. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  649. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  650. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  651. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  652. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  653. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  654. >;
  655. };
  656. };
  657. flexcan1 {
  658. pinctrl_flexcan1_1: flexcan1grp-1 {
  659. fsl,pins = <
  660. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  661. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
  662. >;
  663. };
  664. pinctrl_flexcan1_2: flexcan1grp-2 {
  665. fsl,pins = <
  666. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000
  667. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  668. >;
  669. };
  670. };
  671. flexcan2 {
  672. pinctrl_flexcan2_1: flexcan2grp-1 {
  673. fsl,pins = <
  674. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
  675. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
  676. >;
  677. };
  678. };
  679. gpmi-nand {
  680. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  681. fsl,pins = <
  682. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  683. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  684. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  685. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  686. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  687. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  688. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  689. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  690. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  691. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  692. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  693. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  694. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  695. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  696. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  697. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  698. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  699. >;
  700. };
  701. };
  702. hdmi_hdcp {
  703. pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
  704. fsl,pins = <
  705. MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
  706. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  707. >;
  708. };
  709. pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
  710. fsl,pins = <
  711. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  712. MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
  713. >;
  714. };
  715. pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
  716. fsl,pins = <
  717. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  718. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  719. >;
  720. };
  721. };
  722. hdmi_cec {
  723. pinctrl_hdmi_cec_1: hdmicecgrp-1 {
  724. fsl,pins = <
  725. MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
  726. >;
  727. };
  728. pinctrl_hdmi_cec_2: hdmicecgrp-2 {
  729. fsl,pins = <
  730. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  731. >;
  732. };
  733. };
  734. i2c1 {
  735. pinctrl_i2c1_1: i2c1grp-1 {
  736. fsl,pins = <
  737. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  738. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  739. >;
  740. };
  741. pinctrl_i2c1_2: i2c1grp-2 {
  742. fsl,pins = <
  743. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  744. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  745. >;
  746. };
  747. };
  748. i2c2 {
  749. pinctrl_i2c2_1: i2c2grp-1 {
  750. fsl,pins = <
  751. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  752. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  753. >;
  754. };
  755. pinctrl_i2c2_2: i2c2grp-2 {
  756. fsl,pins = <
  757. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  758. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  759. >;
  760. };
  761. pinctrl_i2c2_3: i2c2grp-3 {
  762. fsl,pins = <
  763. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  764. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  765. >;
  766. };
  767. };
  768. i2c3 {
  769. pinctrl_i2c3_1: i2c3grp-1 {
  770. fsl,pins = <
  771. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  772. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  773. >;
  774. };
  775. pinctrl_i2c3_2: i2c3grp-2 {
  776. fsl,pins = <
  777. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  778. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  779. >;
  780. };
  781. pinctrl_i2c3_3: i2c3grp-3 {
  782. fsl,pins = <
  783. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  784. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  785. >;
  786. };
  787. pinctrl_i2c3_4: i2c3grp-4 {
  788. fsl,pins = <
  789. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  790. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  791. >;
  792. };
  793. };
  794. ipu1 {
  795. pinctrl_ipu1_1: ipu1grp-1 {
  796. fsl,pins = <
  797. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  798. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  799. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  800. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  801. MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000
  802. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  803. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  804. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  805. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  806. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  807. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  808. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  809. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  810. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  811. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  812. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  813. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  814. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  815. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  816. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  817. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  818. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  819. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  820. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  821. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  822. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  823. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  824. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  825. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  826. >;
  827. };
  828. pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
  829. fsl,pins = <
  830. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  831. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  832. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  833. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  834. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  835. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  836. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  837. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  838. MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
  839. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  840. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  841. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  842. >;
  843. };
  844. pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
  845. fsl,pins = <
  846. MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000
  847. MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000
  848. MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000
  849. MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000
  850. MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000
  851. MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000
  852. MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000
  853. MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000
  854. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  855. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  856. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  857. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  858. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  859. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  860. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  861. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  862. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  863. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  864. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  865. >;
  866. };
  867. };
  868. mlb {
  869. pinctrl_mlb_1: mlbgrp-1 {
  870. fsl,pins = <
  871. MX6QDL_PAD_GPIO_3__MLB_CLK 0x71
  872. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  873. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  874. >;
  875. };
  876. pinctrl_mlb_2: mlbgrp-2 {
  877. fsl,pins = <
  878. MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
  879. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  880. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  881. >;
  882. };
  883. };
  884. pwm0 {
  885. pinctrl_pwm0_1: pwm0grp-1 {
  886. fsl,pins = <
  887. MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
  888. >;
  889. };
  890. };
  891. pwm3 {
  892. pinctrl_pwm3_1: pwm3grp-1 {
  893. fsl,pins = <
  894. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  895. >;
  896. };
  897. };
  898. spdif {
  899. pinctrl_spdif_1: spdifgrp-1 {
  900. fsl,pins = <
  901. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  902. >;
  903. };
  904. pinctrl_spdif_2: spdifgrp-2 {
  905. fsl,pins = <
  906. MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0
  907. MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
  908. >;
  909. };
  910. };
  911. uart1 {
  912. pinctrl_uart1_1: uart1grp-1 {
  913. fsl,pins = <
  914. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  915. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  916. >;
  917. };
  918. };
  919. uart2 {
  920. pinctrl_uart2_1: uart2grp-1 {
  921. fsl,pins = <
  922. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  923. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  924. >;
  925. };
  926. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  927. fsl,pins = <
  928. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  929. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  930. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  931. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  932. >;
  933. };
  934. };
  935. uart3 {
  936. pinctrl_uart3_1: uart3grp-1 {
  937. fsl,pins = <
  938. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
  939. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
  940. MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1
  941. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  942. >;
  943. };
  944. pinctrl_uart3_2: uart3grp-2 {
  945. fsl,pins = <
  946. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  947. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  948. MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1
  949. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  950. >;
  951. };
  952. };
  953. uart4 {
  954. pinctrl_uart4_1: uart4grp-1 {
  955. fsl,pins = <
  956. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  957. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  958. >;
  959. };
  960. };
  961. usbotg {
  962. pinctrl_usbotg_1: usbotggrp-1 {
  963. fsl,pins = <
  964. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  965. >;
  966. };
  967. pinctrl_usbotg_2: usbotggrp-2 {
  968. fsl,pins = <
  969. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  970. >;
  971. };
  972. };
  973. usbh2 {
  974. pinctrl_usbh2_1: usbh2grp-1 {
  975. fsl,pins = <
  976. MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030
  977. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
  978. >;
  979. };
  980. pinctrl_usbh2_2: usbh2grp-2 {
  981. fsl,pins = <
  982. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
  983. >;
  984. };
  985. };
  986. usbh3 {
  987. pinctrl_usbh3_1: usbh3grp-1 {
  988. fsl,pins = <
  989. MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
  990. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030
  991. >;
  992. };
  993. pinctrl_usbh3_2: usbh3grp-2 {
  994. fsl,pins = <
  995. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
  996. >;
  997. };
  998. };
  999. usdhc1 {
  1000. pinctrl_usdhc1_1: usdhc1grp-1 {
  1001. fsl,pins = <
  1002. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1003. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1004. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1005. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1006. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1007. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1008. MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059
  1009. MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059
  1010. MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059
  1011. MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059
  1012. >;
  1013. };
  1014. pinctrl_usdhc1_2: usdhc1grp-2 {
  1015. fsl,pins = <
  1016. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1017. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1018. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1019. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1020. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1021. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1022. >;
  1023. };
  1024. };
  1025. usdhc2 {
  1026. pinctrl_usdhc2_1: usdhc2grp-1 {
  1027. fsl,pins = <
  1028. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1029. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1030. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1031. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1032. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1033. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1034. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  1035. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  1036. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  1037. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  1038. >;
  1039. };
  1040. pinctrl_usdhc2_2: usdhc2grp-2 {
  1041. fsl,pins = <
  1042. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1043. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1044. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1045. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1046. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1047. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1048. >;
  1049. };
  1050. };
  1051. usdhc3 {
  1052. pinctrl_usdhc3_1: usdhc3grp-1 {
  1053. fsl,pins = <
  1054. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1055. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1056. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1057. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1058. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1059. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1060. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  1061. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  1062. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  1063. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  1064. >;
  1065. };
  1066. pinctrl_usdhc3_2: usdhc3grp-2 {
  1067. fsl,pins = <
  1068. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1069. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1070. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1071. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1072. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1073. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1074. >;
  1075. };
  1076. };
  1077. usdhc4 {
  1078. pinctrl_usdhc4_1: usdhc4grp-1 {
  1079. fsl,pins = <
  1080. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1081. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1082. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1083. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1084. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1085. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1086. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  1087. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  1088. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  1089. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  1090. >;
  1091. };
  1092. pinctrl_usdhc4_2: usdhc4grp-2 {
  1093. fsl,pins = <
  1094. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1095. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1096. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1097. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1098. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1099. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1100. >;
  1101. };
  1102. };
  1103. weim {
  1104. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  1105. fsl,pins = <
  1106. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  1107. >;
  1108. };
  1109. pinctrl_weim_nor_1: weim_norgrp-1 {
  1110. fsl,pins = <
  1111. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  1112. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  1113. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  1114. /* data */
  1115. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  1116. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  1117. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  1118. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  1119. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  1120. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  1121. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  1122. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  1123. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  1124. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  1125. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  1126. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  1127. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  1128. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  1129. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  1130. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  1131. /* address */
  1132. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  1133. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  1134. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  1135. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  1136. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  1137. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  1138. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  1139. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  1140. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  1141. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  1142. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  1143. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  1144. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  1145. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  1146. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  1147. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  1148. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  1149. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  1150. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  1151. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  1152. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  1153. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  1154. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  1155. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  1156. >;
  1157. };
  1158. };
  1159. };
  1160. ldb: ldb@020e0008 {
  1161. #address-cells = <1>;
  1162. #size-cells = <0>;
  1163. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  1164. gpr = <&gpr>;
  1165. status = "disabled";
  1166. lvds-channel@0 {
  1167. reg = <0>;
  1168. status = "disabled";
  1169. };
  1170. lvds-channel@1 {
  1171. reg = <1>;
  1172. status = "disabled";
  1173. };
  1174. };
  1175. dcic1: dcic@020e4000 {
  1176. reg = <0x020e4000 0x4000>;
  1177. interrupts = <0 124 0x04>;
  1178. };
  1179. dcic2: dcic@020e8000 {
  1180. reg = <0x020e8000 0x4000>;
  1181. interrupts = <0 125 0x04>;
  1182. };
  1183. sdma: sdma@020ec000 {
  1184. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  1185. reg = <0x020ec000 0x4000>;
  1186. interrupts = <0 2 0x04>;
  1187. clocks = <&clks 155>, <&clks 155>;
  1188. clock-names = "ipg", "ahb";
  1189. #dma-cells = <3>;
  1190. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  1191. };
  1192. };
  1193. aips-bus@02100000 { /* AIPS2 */
  1194. compatible = "fsl,aips-bus", "simple-bus";
  1195. #address-cells = <1>;
  1196. #size-cells = <1>;
  1197. reg = <0x02100000 0x100000>;
  1198. ranges;
  1199. caam@02100000 {
  1200. reg = <0x02100000 0x40000>;
  1201. interrupts = <0 105 0x04 0 106 0x04>;
  1202. };
  1203. aipstz@0217c000 { /* AIPSTZ2 */
  1204. reg = <0x0217c000 0x4000>;
  1205. };
  1206. usbotg: usb@02184000 {
  1207. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1208. reg = <0x02184000 0x200>;
  1209. interrupts = <0 43 0x04>;
  1210. clocks = <&clks 162>;
  1211. fsl,usbphy = <&usbphy1>;
  1212. fsl,usbmisc = <&usbmisc 0>;
  1213. status = "disabled";
  1214. };
  1215. usbh1: usb@02184200 {
  1216. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1217. reg = <0x02184200 0x200>;
  1218. interrupts = <0 40 0x04>;
  1219. clocks = <&clks 162>;
  1220. fsl,usbphy = <&usbphy2>;
  1221. fsl,usbmisc = <&usbmisc 1>;
  1222. status = "disabled";
  1223. };
  1224. usbh2: usb@02184400 {
  1225. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1226. reg = <0x02184400 0x200>;
  1227. interrupts = <0 41 0x04>;
  1228. clocks = <&clks 162>;
  1229. fsl,usbmisc = <&usbmisc 2>;
  1230. status = "disabled";
  1231. };
  1232. usbh3: usb@02184600 {
  1233. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1234. reg = <0x02184600 0x200>;
  1235. interrupts = <0 42 0x04>;
  1236. clocks = <&clks 162>;
  1237. fsl,usbmisc = <&usbmisc 3>;
  1238. status = "disabled";
  1239. };
  1240. usbmisc: usbmisc@02184800 {
  1241. #index-cells = <1>;
  1242. compatible = "fsl,imx6q-usbmisc";
  1243. reg = <0x02184800 0x200>;
  1244. clocks = <&clks 162>;
  1245. };
  1246. fec: ethernet@02188000 {
  1247. compatible = "fsl,imx6q-fec";
  1248. reg = <0x02188000 0x4000>;
  1249. interrupts = <0 118 0x04 0 119 0x04>;
  1250. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  1251. clock-names = "ipg", "ahb", "ptp";
  1252. status = "disabled";
  1253. };
  1254. mlb@0218c000 {
  1255. reg = <0x0218c000 0x4000>;
  1256. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  1257. };
  1258. usdhc1: usdhc@02190000 {
  1259. compatible = "fsl,imx6q-usdhc";
  1260. reg = <0x02190000 0x4000>;
  1261. interrupts = <0 22 0x04>;
  1262. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  1263. clock-names = "ipg", "ahb", "per";
  1264. bus-width = <4>;
  1265. status = "disabled";
  1266. };
  1267. usdhc2: usdhc@02194000 {
  1268. compatible = "fsl,imx6q-usdhc";
  1269. reg = <0x02194000 0x4000>;
  1270. interrupts = <0 23 0x04>;
  1271. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  1272. clock-names = "ipg", "ahb", "per";
  1273. bus-width = <4>;
  1274. status = "disabled";
  1275. };
  1276. usdhc3: usdhc@02198000 {
  1277. compatible = "fsl,imx6q-usdhc";
  1278. reg = <0x02198000 0x4000>;
  1279. interrupts = <0 24 0x04>;
  1280. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  1281. clock-names = "ipg", "ahb", "per";
  1282. bus-width = <4>;
  1283. status = "disabled";
  1284. };
  1285. usdhc4: usdhc@0219c000 {
  1286. compatible = "fsl,imx6q-usdhc";
  1287. reg = <0x0219c000 0x4000>;
  1288. interrupts = <0 25 0x04>;
  1289. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  1290. clock-names = "ipg", "ahb", "per";
  1291. bus-width = <4>;
  1292. status = "disabled";
  1293. };
  1294. i2c1: i2c@021a0000 {
  1295. #address-cells = <1>;
  1296. #size-cells = <0>;
  1297. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1298. reg = <0x021a0000 0x4000>;
  1299. interrupts = <0 36 0x04>;
  1300. clocks = <&clks 125>;
  1301. status = "disabled";
  1302. };
  1303. i2c2: i2c@021a4000 {
  1304. #address-cells = <1>;
  1305. #size-cells = <0>;
  1306. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1307. reg = <0x021a4000 0x4000>;
  1308. interrupts = <0 37 0x04>;
  1309. clocks = <&clks 126>;
  1310. status = "disabled";
  1311. };
  1312. i2c3: i2c@021a8000 {
  1313. #address-cells = <1>;
  1314. #size-cells = <0>;
  1315. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1316. reg = <0x021a8000 0x4000>;
  1317. interrupts = <0 38 0x04>;
  1318. clocks = <&clks 127>;
  1319. status = "disabled";
  1320. };
  1321. romcp@021ac000 {
  1322. reg = <0x021ac000 0x4000>;
  1323. };
  1324. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1325. compatible = "fsl,imx6q-mmdc";
  1326. reg = <0x021b0000 0x4000>;
  1327. };
  1328. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1329. reg = <0x021b4000 0x4000>;
  1330. };
  1331. weim: weim@021b8000 {
  1332. compatible = "fsl,imx6q-weim";
  1333. reg = <0x021b8000 0x4000>;
  1334. interrupts = <0 14 0x04>;
  1335. clocks = <&clks 196>;
  1336. };
  1337. ocotp: ocotp@021bc000 {
  1338. compatible = "fsl,imx6q-ocotp", "syscon";
  1339. reg = <0x021bc000 0x4000>;
  1340. };
  1341. tzasc@021d0000 { /* TZASC1 */
  1342. reg = <0x021d0000 0x4000>;
  1343. interrupts = <0 108 0x04>;
  1344. };
  1345. tzasc@021d4000 { /* TZASC2 */
  1346. reg = <0x021d4000 0x4000>;
  1347. interrupts = <0 109 0x04>;
  1348. };
  1349. audmux: audmux@021d8000 {
  1350. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1351. reg = <0x021d8000 0x4000>;
  1352. status = "disabled";
  1353. };
  1354. mipi@021dc000 { /* MIPI-CSI */
  1355. reg = <0x021dc000 0x4000>;
  1356. };
  1357. mipi@021e0000 { /* MIPI-DSI */
  1358. reg = <0x021e0000 0x4000>;
  1359. };
  1360. vdoa@021e4000 {
  1361. reg = <0x021e4000 0x4000>;
  1362. interrupts = <0 18 0x04>;
  1363. };
  1364. uart2: serial@021e8000 {
  1365. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1366. reg = <0x021e8000 0x4000>;
  1367. interrupts = <0 27 0x04>;
  1368. clocks = <&clks 160>, <&clks 161>;
  1369. clock-names = "ipg", "per";
  1370. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  1371. dma-names = "rx", "tx";
  1372. status = "disabled";
  1373. };
  1374. uart3: serial@021ec000 {
  1375. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1376. reg = <0x021ec000 0x4000>;
  1377. interrupts = <0 28 0x04>;
  1378. clocks = <&clks 160>, <&clks 161>;
  1379. clock-names = "ipg", "per";
  1380. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  1381. dma-names = "rx", "tx";
  1382. status = "disabled";
  1383. };
  1384. uart4: serial@021f0000 {
  1385. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1386. reg = <0x021f0000 0x4000>;
  1387. interrupts = <0 29 0x04>;
  1388. clocks = <&clks 160>, <&clks 161>;
  1389. clock-names = "ipg", "per";
  1390. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  1391. dma-names = "rx", "tx";
  1392. status = "disabled";
  1393. };
  1394. uart5: serial@021f4000 {
  1395. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1396. reg = <0x021f4000 0x4000>;
  1397. interrupts = <0 30 0x04>;
  1398. clocks = <&clks 160>, <&clks 161>;
  1399. clock-names = "ipg", "per";
  1400. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  1401. dma-names = "rx", "tx";
  1402. status = "disabled";
  1403. };
  1404. };
  1405. ipu1: ipu@02400000 {
  1406. #crtc-cells = <1>;
  1407. compatible = "fsl,imx6q-ipu";
  1408. reg = <0x02400000 0x400000>;
  1409. interrupts = <0 6 0x4 0 5 0x4>;
  1410. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1411. clock-names = "bus", "di0", "di1";
  1412. resets = <&src 2>;
  1413. };
  1414. };
  1415. };