exynos5250.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include "exynos5.dtsi"
  20. #include "exynos5250-pinctrl.dtsi"
  21. #include <dt-bindings/clk/exynos-audss-clk.h>
  22. / {
  23. compatible = "samsung,exynos5250";
  24. aliases {
  25. spi0 = &spi_0;
  26. spi1 = &spi_1;
  27. spi2 = &spi_2;
  28. gsc0 = &gsc_0;
  29. gsc1 = &gsc_1;
  30. gsc2 = &gsc_2;
  31. gsc3 = &gsc_3;
  32. mshc0 = &dwmmc_0;
  33. mshc1 = &dwmmc_1;
  34. mshc2 = &dwmmc_2;
  35. mshc3 = &dwmmc_3;
  36. i2c0 = &i2c_0;
  37. i2c1 = &i2c_1;
  38. i2c2 = &i2c_2;
  39. i2c3 = &i2c_3;
  40. i2c4 = &i2c_4;
  41. i2c5 = &i2c_5;
  42. i2c6 = &i2c_6;
  43. i2c7 = &i2c_7;
  44. i2c8 = &i2c_8;
  45. pinctrl0 = &pinctrl_0;
  46. pinctrl1 = &pinctrl_1;
  47. pinctrl2 = &pinctrl_2;
  48. pinctrl3 = &pinctrl_3;
  49. };
  50. cpus {
  51. #address-cells = <1>;
  52. #size-cells = <0>;
  53. cpu@0 {
  54. device_type = "cpu";
  55. compatible = "arm,cortex-a15";
  56. reg = <0>;
  57. };
  58. cpu@1 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a15";
  61. reg = <1>;
  62. };
  63. };
  64. pd_gsc: gsc-power-domain@10044000 {
  65. compatible = "samsung,exynos4210-pd";
  66. reg = <0x10044000 0x20>;
  67. };
  68. pd_mfc: mfc-power-domain@10044040 {
  69. compatible = "samsung,exynos4210-pd";
  70. reg = <0x10044040 0x20>;
  71. };
  72. clock: clock-controller@10010000 {
  73. compatible = "samsung,exynos5250-clock";
  74. reg = <0x10010000 0x30000>;
  75. #clock-cells = <1>;
  76. };
  77. clock_audss: audss-clock-controller@3810000 {
  78. compatible = "samsung,exynos5250-audss-clock";
  79. reg = <0x03810000 0x0C>;
  80. #clock-cells = <1>;
  81. };
  82. timer {
  83. compatible = "arm,armv7-timer";
  84. interrupts = <1 13 0xf08>,
  85. <1 14 0xf08>,
  86. <1 11 0xf08>,
  87. <1 10 0xf08>;
  88. };
  89. mct@101C0000 {
  90. compatible = "samsung,exynos4210-mct";
  91. reg = <0x101C0000 0x800>;
  92. interrupt-controller;
  93. #interrups-cells = <2>;
  94. interrupt-parent = <&mct_map>;
  95. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  96. <4 0>, <5 0>;
  97. clocks = <&clock 1>, <&clock 335>;
  98. clock-names = "fin_pll", "mct";
  99. mct_map: mct-map {
  100. #interrupt-cells = <2>;
  101. #address-cells = <0>;
  102. #size-cells = <0>;
  103. interrupt-map = <0x0 0 &combiner 23 3>,
  104. <0x1 0 &combiner 23 4>,
  105. <0x2 0 &combiner 25 2>,
  106. <0x3 0 &combiner 25 3>,
  107. <0x4 0 &gic 0 120 0>,
  108. <0x5 0 &gic 0 121 0>;
  109. };
  110. };
  111. pmu {
  112. compatible = "arm,cortex-a15-pmu";
  113. interrupt-parent = <&combiner>;
  114. interrupts = <1 2>, <22 4>;
  115. };
  116. pinctrl_0: pinctrl@11400000 {
  117. compatible = "samsung,exynos5250-pinctrl";
  118. reg = <0x11400000 0x1000>;
  119. interrupts = <0 46 0>;
  120. wakup_eint: wakeup-interrupt-controller {
  121. compatible = "samsung,exynos4210-wakeup-eint";
  122. interrupt-parent = <&gic>;
  123. interrupts = <0 32 0>;
  124. };
  125. };
  126. pinctrl_1: pinctrl@13400000 {
  127. compatible = "samsung,exynos5250-pinctrl";
  128. reg = <0x13400000 0x1000>;
  129. interrupts = <0 45 0>;
  130. };
  131. pinctrl_2: pinctrl@10d10000 {
  132. compatible = "samsung,exynos5250-pinctrl";
  133. reg = <0x10d10000 0x1000>;
  134. interrupts = <0 50 0>;
  135. };
  136. pinctrl_3: pinctrl@03860000 {
  137. compatible = "samsung,exynos5250-pinctrl";
  138. reg = <0x03860000 0x1000>;
  139. interrupts = <0 47 0>;
  140. };
  141. watchdog {
  142. clocks = <&clock 336>;
  143. clock-names = "watchdog";
  144. };
  145. g2d@10850000 {
  146. compatible = "samsung,exynos5250-g2d";
  147. reg = <0x10850000 0x1000>;
  148. interrupts = <0 91 0>;
  149. clocks = <&clock 345>;
  150. clock-names = "fimg2d";
  151. };
  152. codec@11000000 {
  153. compatible = "samsung,mfc-v6";
  154. reg = <0x11000000 0x10000>;
  155. interrupts = <0 96 0>;
  156. samsung,power-domain = <&pd_mfc>;
  157. clocks = <&clock 266>;
  158. clock-names = "mfc";
  159. };
  160. rtc@101E0000 {
  161. clocks = <&clock 337>;
  162. clock-names = "rtc";
  163. status = "okay";
  164. };
  165. tmu@10060000 {
  166. compatible = "samsung,exynos5250-tmu";
  167. reg = <0x10060000 0x100>;
  168. interrupts = <0 65 0>;
  169. clocks = <&clock 338>;
  170. clock-names = "tmu_apbif";
  171. };
  172. serial@12C00000 {
  173. clocks = <&clock 289>, <&clock 146>;
  174. clock-names = "uart", "clk_uart_baud0";
  175. };
  176. serial@12C10000 {
  177. clocks = <&clock 290>, <&clock 147>;
  178. clock-names = "uart", "clk_uart_baud0";
  179. };
  180. serial@12C20000 {
  181. clocks = <&clock 291>, <&clock 148>;
  182. clock-names = "uart", "clk_uart_baud0";
  183. };
  184. serial@12C30000 {
  185. clocks = <&clock 292>, <&clock 149>;
  186. clock-names = "uart", "clk_uart_baud0";
  187. };
  188. sata@122F0000 {
  189. compatible = "samsung,exynos5-sata-ahci";
  190. reg = <0x122F0000 0x1ff>;
  191. interrupts = <0 115 0>;
  192. clocks = <&clock 277>, <&clock 143>;
  193. clock-names = "sata", "sclk_sata";
  194. };
  195. sata-phy@12170000 {
  196. compatible = "samsung,exynos5-sata-phy";
  197. reg = <0x12170000 0x1ff>;
  198. };
  199. i2c_0: i2c@12C60000 {
  200. compatible = "samsung,s3c2440-i2c";
  201. reg = <0x12C60000 0x100>;
  202. interrupts = <0 56 0>;
  203. #address-cells = <1>;
  204. #size-cells = <0>;
  205. clocks = <&clock 294>;
  206. clock-names = "i2c";
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&i2c0_bus>;
  209. };
  210. i2c_1: i2c@12C70000 {
  211. compatible = "samsung,s3c2440-i2c";
  212. reg = <0x12C70000 0x100>;
  213. interrupts = <0 57 0>;
  214. #address-cells = <1>;
  215. #size-cells = <0>;
  216. clocks = <&clock 295>;
  217. clock-names = "i2c";
  218. pinctrl-names = "default";
  219. pinctrl-0 = <&i2c1_bus>;
  220. };
  221. i2c_2: i2c@12C80000 {
  222. compatible = "samsung,s3c2440-i2c";
  223. reg = <0x12C80000 0x100>;
  224. interrupts = <0 58 0>;
  225. #address-cells = <1>;
  226. #size-cells = <0>;
  227. clocks = <&clock 296>;
  228. clock-names = "i2c";
  229. pinctrl-names = "default";
  230. pinctrl-0 = <&i2c2_bus>;
  231. };
  232. i2c_3: i2c@12C90000 {
  233. compatible = "samsung,s3c2440-i2c";
  234. reg = <0x12C90000 0x100>;
  235. interrupts = <0 59 0>;
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. clocks = <&clock 297>;
  239. clock-names = "i2c";
  240. pinctrl-names = "default";
  241. pinctrl-0 = <&i2c3_bus>;
  242. };
  243. i2c_4: i2c@12CA0000 {
  244. compatible = "samsung,s3c2440-i2c";
  245. reg = <0x12CA0000 0x100>;
  246. interrupts = <0 60 0>;
  247. #address-cells = <1>;
  248. #size-cells = <0>;
  249. clocks = <&clock 298>;
  250. clock-names = "i2c";
  251. pinctrl-names = "default";
  252. pinctrl-0 = <&i2c4_bus>;
  253. };
  254. i2c_5: i2c@12CB0000 {
  255. compatible = "samsung,s3c2440-i2c";
  256. reg = <0x12CB0000 0x100>;
  257. interrupts = <0 61 0>;
  258. #address-cells = <1>;
  259. #size-cells = <0>;
  260. clocks = <&clock 299>;
  261. clock-names = "i2c";
  262. pinctrl-names = "default";
  263. pinctrl-0 = <&i2c5_bus>;
  264. };
  265. i2c_6: i2c@12CC0000 {
  266. compatible = "samsung,s3c2440-i2c";
  267. reg = <0x12CC0000 0x100>;
  268. interrupts = <0 62 0>;
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. clocks = <&clock 300>;
  272. clock-names = "i2c";
  273. pinctrl-names = "default";
  274. pinctrl-0 = <&i2c6_bus>;
  275. };
  276. i2c_7: i2c@12CD0000 {
  277. compatible = "samsung,s3c2440-i2c";
  278. reg = <0x12CD0000 0x100>;
  279. interrupts = <0 63 0>;
  280. #address-cells = <1>;
  281. #size-cells = <0>;
  282. clocks = <&clock 301>;
  283. clock-names = "i2c";
  284. pinctrl-names = "default";
  285. pinctrl-0 = <&i2c7_bus>;
  286. };
  287. i2c_8: i2c@12CE0000 {
  288. compatible = "samsung,s3c2440-hdmiphy-i2c";
  289. reg = <0x12CE0000 0x1000>;
  290. interrupts = <0 64 0>;
  291. #address-cells = <1>;
  292. #size-cells = <0>;
  293. clocks = <&clock 302>;
  294. clock-names = "i2c";
  295. };
  296. i2c@121D0000 {
  297. compatible = "samsung,exynos5-sata-phy-i2c";
  298. reg = <0x121D0000 0x100>;
  299. #address-cells = <1>;
  300. #size-cells = <0>;
  301. clocks = <&clock 288>;
  302. clock-names = "i2c";
  303. };
  304. spi_0: spi@12d20000 {
  305. compatible = "samsung,exynos4210-spi";
  306. reg = <0x12d20000 0x100>;
  307. interrupts = <0 66 0>;
  308. dmas = <&pdma0 5
  309. &pdma0 4>;
  310. dma-names = "tx", "rx";
  311. #address-cells = <1>;
  312. #size-cells = <0>;
  313. clocks = <&clock 304>, <&clock 154>;
  314. clock-names = "spi", "spi_busclk0";
  315. pinctrl-names = "default";
  316. pinctrl-0 = <&spi0_bus>;
  317. };
  318. spi_1: spi@12d30000 {
  319. compatible = "samsung,exynos4210-spi";
  320. reg = <0x12d30000 0x100>;
  321. interrupts = <0 67 0>;
  322. dmas = <&pdma1 5
  323. &pdma1 4>;
  324. dma-names = "tx", "rx";
  325. #address-cells = <1>;
  326. #size-cells = <0>;
  327. clocks = <&clock 305>, <&clock 155>;
  328. clock-names = "spi", "spi_busclk0";
  329. pinctrl-names = "default";
  330. pinctrl-0 = <&spi1_bus>;
  331. };
  332. spi_2: spi@12d40000 {
  333. compatible = "samsung,exynos4210-spi";
  334. reg = <0x12d40000 0x100>;
  335. interrupts = <0 68 0>;
  336. dmas = <&pdma0 7
  337. &pdma0 6>;
  338. dma-names = "tx", "rx";
  339. #address-cells = <1>;
  340. #size-cells = <0>;
  341. clocks = <&clock 306>, <&clock 156>;
  342. clock-names = "spi", "spi_busclk0";
  343. pinctrl-names = "default";
  344. pinctrl-0 = <&spi2_bus>;
  345. };
  346. dwmmc_0: dwmmc0@12200000 {
  347. reg = <0x12200000 0x1000>;
  348. clocks = <&clock 280>, <&clock 139>;
  349. clock-names = "biu", "ciu";
  350. };
  351. dwmmc_1: dwmmc1@12210000 {
  352. reg = <0x12210000 0x1000>;
  353. clocks = <&clock 281>, <&clock 140>;
  354. clock-names = "biu", "ciu";
  355. };
  356. dwmmc_2: dwmmc2@12220000 {
  357. reg = <0x12220000 0x1000>;
  358. clocks = <&clock 282>, <&clock 141>;
  359. clock-names = "biu", "ciu";
  360. };
  361. dwmmc_3: dwmmc3@12230000 {
  362. compatible = "samsung,exynos5250-dw-mshc";
  363. reg = <0x12230000 0x1000>;
  364. interrupts = <0 78 0>;
  365. #address-cells = <1>;
  366. #size-cells = <0>;
  367. clocks = <&clock 283>, <&clock 142>;
  368. clock-names = "biu", "ciu";
  369. };
  370. i2s0: i2s@03830000 {
  371. compatible = "samsung,s5pv210-i2s";
  372. reg = <0x03830000 0x100>;
  373. dmas = <&pdma0 10
  374. &pdma0 9
  375. &pdma0 8>;
  376. dma-names = "tx", "rx", "tx-sec";
  377. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  378. <&clock_audss EXYNOS_I2S_BUS>,
  379. <&clock_audss EXYNOS_SCLK_I2S>;
  380. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  381. samsung,idma-addr = <0x03000000>;
  382. pinctrl-names = "default";
  383. pinctrl-0 = <&i2s0_bus>;
  384. };
  385. i2s1: i2s@12D60000 {
  386. compatible = "samsung,s3c6410-i2s";
  387. reg = <0x12D60000 0x100>;
  388. dmas = <&pdma1 12
  389. &pdma1 11>;
  390. dma-names = "tx", "rx";
  391. clocks = <&clock 307>, <&clock 157>;
  392. clock-names = "iis", "i2s_opclk0";
  393. pinctrl-names = "default";
  394. pinctrl-0 = <&i2s1_bus>;
  395. };
  396. i2s2: i2s@12D70000 {
  397. compatible = "samsung,s3c6410-i2s";
  398. reg = <0x12D70000 0x100>;
  399. dmas = <&pdma0 12
  400. &pdma0 11>;
  401. dma-names = "tx", "rx";
  402. clocks = <&clock 308>, <&clock 158>;
  403. clock-names = "iis", "i2s_opclk0";
  404. pinctrl-names = "default";
  405. pinctrl-0 = <&i2s2_bus>;
  406. };
  407. usb@12000000 {
  408. compatible = "samsung,exynos5250-dwusb3";
  409. clocks = <&clock 286>;
  410. clock-names = "usbdrd30";
  411. #address-cells = <1>;
  412. #size-cells = <1>;
  413. ranges;
  414. dwc3 {
  415. compatible = "synopsys,dwc3";
  416. reg = <0x12000000 0x10000>;
  417. interrupts = <0 72 0>;
  418. usb-phy = <&usb2_phy &usb3_phy>;
  419. };
  420. };
  421. usb3_phy: usbphy@12100000 {
  422. compatible = "samsung,exynos5250-usb3phy";
  423. reg = <0x12100000 0x100>;
  424. clocks = <&clock 1>, <&clock 286>;
  425. clock-names = "ext_xtal", "usbdrd30";
  426. #address-cells = <1>;
  427. #size-cells = <1>;
  428. ranges;
  429. usbphy-sys {
  430. reg = <0x10040704 0x8>;
  431. };
  432. };
  433. usb@12110000 {
  434. compatible = "samsung,exynos4210-ehci";
  435. reg = <0x12110000 0x100>;
  436. interrupts = <0 71 0>;
  437. clocks = <&clock 285>;
  438. clock-names = "usbhost";
  439. };
  440. usb@12120000 {
  441. compatible = "samsung,exynos4210-ohci";
  442. reg = <0x12120000 0x100>;
  443. interrupts = <0 71 0>;
  444. clocks = <&clock 285>;
  445. clock-names = "usbhost";
  446. };
  447. usb2_phy: usbphy@12130000 {
  448. compatible = "samsung,exynos5250-usb2phy";
  449. reg = <0x12130000 0x100>;
  450. clocks = <&clock 1>, <&clock 285>;
  451. clock-names = "ext_xtal", "usbhost";
  452. #address-cells = <1>;
  453. #size-cells = <1>;
  454. ranges;
  455. usbphy-sys {
  456. reg = <0x10040704 0x8>,
  457. <0x10050230 0x4>;
  458. };
  459. };
  460. amba {
  461. #address-cells = <1>;
  462. #size-cells = <1>;
  463. compatible = "arm,amba-bus";
  464. interrupt-parent = <&gic>;
  465. ranges;
  466. pdma0: pdma@121A0000 {
  467. compatible = "arm,pl330", "arm,primecell";
  468. reg = <0x121A0000 0x1000>;
  469. interrupts = <0 34 0>;
  470. clocks = <&clock 275>;
  471. clock-names = "apb_pclk";
  472. #dma-cells = <1>;
  473. #dma-channels = <8>;
  474. #dma-requests = <32>;
  475. };
  476. pdma1: pdma@121B0000 {
  477. compatible = "arm,pl330", "arm,primecell";
  478. reg = <0x121B0000 0x1000>;
  479. interrupts = <0 35 0>;
  480. clocks = <&clock 276>;
  481. clock-names = "apb_pclk";
  482. #dma-cells = <1>;
  483. #dma-channels = <8>;
  484. #dma-requests = <32>;
  485. };
  486. mdma0: mdma@10800000 {
  487. compatible = "arm,pl330", "arm,primecell";
  488. reg = <0x10800000 0x1000>;
  489. interrupts = <0 33 0>;
  490. clocks = <&clock 271>;
  491. clock-names = "apb_pclk";
  492. #dma-cells = <1>;
  493. #dma-channels = <8>;
  494. #dma-requests = <1>;
  495. };
  496. mdma1: mdma@11C10000 {
  497. compatible = "arm,pl330", "arm,primecell";
  498. reg = <0x11C10000 0x1000>;
  499. interrupts = <0 124 0>;
  500. clocks = <&clock 271>;
  501. clock-names = "apb_pclk";
  502. #dma-cells = <1>;
  503. #dma-channels = <8>;
  504. #dma-requests = <1>;
  505. };
  506. };
  507. gsc_0: gsc@13e00000 {
  508. compatible = "samsung,exynos5-gsc";
  509. reg = <0x13e00000 0x1000>;
  510. interrupts = <0 85 0>;
  511. samsung,power-domain = <&pd_gsc>;
  512. clocks = <&clock 256>;
  513. clock-names = "gscl";
  514. };
  515. gsc_1: gsc@13e10000 {
  516. compatible = "samsung,exynos5-gsc";
  517. reg = <0x13e10000 0x1000>;
  518. interrupts = <0 86 0>;
  519. samsung,power-domain = <&pd_gsc>;
  520. clocks = <&clock 257>;
  521. clock-names = "gscl";
  522. };
  523. gsc_2: gsc@13e20000 {
  524. compatible = "samsung,exynos5-gsc";
  525. reg = <0x13e20000 0x1000>;
  526. interrupts = <0 87 0>;
  527. samsung,power-domain = <&pd_gsc>;
  528. clocks = <&clock 258>;
  529. clock-names = "gscl";
  530. };
  531. gsc_3: gsc@13e30000 {
  532. compatible = "samsung,exynos5-gsc";
  533. reg = <0x13e30000 0x1000>;
  534. interrupts = <0 88 0>;
  535. samsung,power-domain = <&pd_gsc>;
  536. clocks = <&clock 259>;
  537. clock-names = "gscl";
  538. };
  539. hdmi {
  540. compatible = "samsung,exynos4212-hdmi";
  541. reg = <0x14530000 0x70000>;
  542. interrupts = <0 95 0>;
  543. clocks = <&clock 333>, <&clock 136>, <&clock 137>,
  544. <&clock 333>, <&clock 333>;
  545. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  546. "sclk_hdmiphy", "hdmiphy";
  547. };
  548. mixer {
  549. compatible = "samsung,exynos5250-mixer";
  550. reg = <0x14450000 0x10000>;
  551. interrupts = <0 94 0>;
  552. };
  553. dp_phy: video-phy@10040720 {
  554. compatible = "samsung,exynos5250-dp-video-phy";
  555. reg = <0x10040720 4>;
  556. #phy-cells = <0>;
  557. };
  558. dp-controller@145B0000 {
  559. clocks = <&clock 342>;
  560. clock-names = "dp";
  561. phys = <&dp_phy>;
  562. phy-names = "dp";
  563. };
  564. fimd@14400000 {
  565. clocks = <&clock 133>, <&clock 339>;
  566. clock-names = "sclk_fimd", "fimd";
  567. };
  568. adc: adc@12D10000 {
  569. compatible = "samsung,exynos-adc-v1";
  570. reg = <0x12D10000 0x100>, <0x10040718 0x4>;
  571. interrupts = <0 106 0>;
  572. clocks = <&clock 303>;
  573. clock-names = "adc";
  574. #io-channel-cells = <1>;
  575. io-channel-ranges;
  576. status = "disabled";
  577. };
  578. };