armada-xp-gp.dts 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Device Tree file for Marvell Armada XP development board
  3. * (DB-MV784MP-GP)
  4. *
  5. * Copyright (C) 2013 Marvell
  6. *
  7. * Lior Amsalem <alior@marvell.com>
  8. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  9. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. */
  15. /dts-v1/;
  16. #include "armada-xp-mv78460.dtsi"
  17. / {
  18. model = "Marvell Armada XP Development Board DB-MV784MP-GP";
  19. compatible = "marvell,axp-gp", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
  20. chosen {
  21. bootargs = "console=ttyS0,115200 earlyprintk";
  22. };
  23. memory {
  24. device_type = "memory";
  25. /*
  26. * 8 GB of plug-in RAM modules by default.The amount
  27. * of memory available can be changed by the
  28. * bootloader according the size of the module
  29. * actually plugged. Only 7GB are usable because
  30. * addresses from 0xC0000000 to 0xffffffff are used by
  31. * the internal registers of the SoC.
  32. */
  33. reg = <0x00000000 0x00000000 0x00000000 0xC0000000>,
  34. <0x00000001 0x00000000 0x00000001 0x00000000>;
  35. };
  36. soc {
  37. ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xd0000000 0x100000
  38. MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
  39. MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000>;
  40. devbus-bootcs {
  41. status = "okay";
  42. /* Device Bus parameters are required */
  43. /* Read parameters */
  44. devbus,bus-width = <8>;
  45. devbus,turn-off-ps = <60000>;
  46. devbus,badr-skew-ps = <0>;
  47. devbus,acc-first-ps = <124000>;
  48. devbus,acc-next-ps = <248000>;
  49. devbus,rd-setup-ps = <0>;
  50. devbus,rd-hold-ps = <0>;
  51. /* Write parameters */
  52. devbus,sync-enable = <0>;
  53. devbus,wr-high-ps = <60000>;
  54. devbus,wr-low-ps = <60000>;
  55. devbus,ale-wr-ps = <60000>;
  56. /* NOR 16 MiB */
  57. nor@0 {
  58. compatible = "cfi-flash";
  59. reg = <0 0x1000000>;
  60. bank-width = <2>;
  61. };
  62. };
  63. pcie-controller {
  64. status = "okay";
  65. /*
  66. * The 3 slots are physically present as
  67. * standard PCIe slots on the board.
  68. */
  69. pcie@1,0 {
  70. /* Port 0, Lane 0 */
  71. status = "okay";
  72. };
  73. pcie@9,0 {
  74. /* Port 2, Lane 0 */
  75. status = "okay";
  76. };
  77. pcie@10,0 {
  78. /* Port 3, Lane 0 */
  79. status = "okay";
  80. };
  81. };
  82. internal-regs {
  83. serial@12000 {
  84. clock-frequency = <250000000>;
  85. status = "okay";
  86. };
  87. serial@12100 {
  88. clock-frequency = <250000000>;
  89. status = "okay";
  90. };
  91. serial@12200 {
  92. clock-frequency = <250000000>;
  93. status = "okay";
  94. };
  95. serial@12300 {
  96. clock-frequency = <250000000>;
  97. status = "okay";
  98. };
  99. sata@a0000 {
  100. nr-ports = <2>;
  101. status = "okay";
  102. };
  103. mdio {
  104. phy0: ethernet-phy@0 {
  105. reg = <16>;
  106. };
  107. phy1: ethernet-phy@1 {
  108. reg = <17>;
  109. };
  110. phy2: ethernet-phy@2 {
  111. reg = <18>;
  112. };
  113. phy3: ethernet-phy@3 {
  114. reg = <19>;
  115. };
  116. };
  117. ethernet@70000 {
  118. status = "okay";
  119. phy = <&phy0>;
  120. phy-mode = "rgmii-id";
  121. };
  122. ethernet@74000 {
  123. status = "okay";
  124. phy = <&phy1>;
  125. phy-mode = "rgmii-id";
  126. };
  127. ethernet@30000 {
  128. status = "okay";
  129. phy = <&phy2>;
  130. phy-mode = "rgmii-id";
  131. };
  132. ethernet@34000 {
  133. status = "okay";
  134. phy = <&phy3>;
  135. phy-mode = "rgmii-id";
  136. };
  137. /* Front-side USB slot */
  138. usb@50000 {
  139. status = "okay";
  140. };
  141. /* Back-side USB slot */
  142. usb@51000 {
  143. status = "okay";
  144. };
  145. spi0: spi@10600 {
  146. status = "okay";
  147. spi-flash@0 {
  148. #address-cells = <1>;
  149. #size-cells = <1>;
  150. compatible = "n25q128a13";
  151. reg = <0>; /* Chip select 0 */
  152. spi-max-frequency = <108000000>;
  153. };
  154. };
  155. };
  156. };
  157. };