armada-370-xp.dtsi 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Device Tree Include file for Marvell Armada 370 and Armada XP SoC
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. *
  15. * This file contains the definitions that are common to the Armada
  16. * 370 and Armada XP SoC.
  17. */
  18. /include/ "skeleton64.dtsi"
  19. #define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16))
  20. / {
  21. model = "Marvell Armada 370 and XP SoC";
  22. compatible = "marvell,armada-370-xp";
  23. aliases {
  24. eth0 = &eth0;
  25. eth1 = &eth1;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu@0 {
  31. compatible = "marvell,sheeva-v7";
  32. device_type = "cpu";
  33. reg = <0>;
  34. };
  35. };
  36. soc {
  37. #address-cells = <2>;
  38. #size-cells = <1>;
  39. controller = <&mbusc>;
  40. interrupt-parent = <&mpic>;
  41. pcie-mem-aperture = <0xe0000000 0x8000000>;
  42. pcie-io-aperture = <0xe8000000 0x100000>;
  43. devbus-bootcs {
  44. compatible = "marvell,mvebu-devbus";
  45. reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>;
  46. ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>;
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. clocks = <&coreclk 0>;
  50. status = "disabled";
  51. };
  52. devbus-cs0 {
  53. compatible = "marvell,mvebu-devbus";
  54. reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>;
  55. ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>;
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. clocks = <&coreclk 0>;
  59. status = "disabled";
  60. };
  61. devbus-cs1 {
  62. compatible = "marvell,mvebu-devbus";
  63. reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>;
  64. ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>;
  65. #address-cells = <1>;
  66. #size-cells = <1>;
  67. clocks = <&coreclk 0>;
  68. status = "disabled";
  69. };
  70. devbus-cs2 {
  71. compatible = "marvell,mvebu-devbus";
  72. reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>;
  73. ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>;
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. clocks = <&coreclk 0>;
  77. status = "disabled";
  78. };
  79. devbus-cs3 {
  80. compatible = "marvell,mvebu-devbus";
  81. reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>;
  82. ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>;
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. clocks = <&coreclk 0>;
  86. status = "disabled";
  87. };
  88. internal-regs {
  89. compatible = "simple-bus";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>;
  93. mbusc: mbus-controller@20000 {
  94. compatible = "marvell,mbus-controller";
  95. reg = <0x20000 0x100>, <0x20180 0x20>;
  96. };
  97. mpic: interrupt-controller@20000 {
  98. compatible = "marvell,mpic";
  99. #interrupt-cells = <1>;
  100. #size-cells = <1>;
  101. interrupt-controller;
  102. msi-controller;
  103. };
  104. coherency-fabric@20200 {
  105. compatible = "marvell,coherency-fabric";
  106. reg = <0x20200 0xb0>, <0x21810 0x1c>;
  107. };
  108. serial@12000 {
  109. compatible = "snps,dw-apb-uart";
  110. reg = <0x12000 0x100>;
  111. reg-shift = <2>;
  112. interrupts = <41>;
  113. reg-io-width = <1>;
  114. status = "disabled";
  115. };
  116. serial@12100 {
  117. compatible = "snps,dw-apb-uart";
  118. reg = <0x12100 0x100>;
  119. reg-shift = <2>;
  120. interrupts = <42>;
  121. reg-io-width = <1>;
  122. status = "disabled";
  123. };
  124. coredivclk: corediv-clock@18740 {
  125. compatible = "marvell,armada-370-corediv-clock";
  126. reg = <0x18740 0xc>;
  127. #clock-cells = <1>;
  128. clocks = <&mainpll>;
  129. clock-output-names = "nand";
  130. };
  131. timer@20300 {
  132. reg = <0x20300 0x30>, <0x21040 0x30>;
  133. interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
  134. };
  135. sata@a0000 {
  136. compatible = "marvell,orion-sata";
  137. reg = <0xa0000 0x5000>;
  138. interrupts = <55>;
  139. clocks = <&gateclk 15>, <&gateclk 30>;
  140. clock-names = "0", "1";
  141. status = "disabled";
  142. };
  143. mdio {
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. compatible = "marvell,orion-mdio";
  147. reg = <0x72004 0x4>;
  148. };
  149. eth0: ethernet@70000 {
  150. compatible = "marvell,armada-370-neta";
  151. reg = <0x70000 0x4000>;
  152. interrupts = <8>;
  153. clocks = <&gateclk 4>;
  154. status = "disabled";
  155. };
  156. eth1: ethernet@74000 {
  157. compatible = "marvell,armada-370-neta";
  158. reg = <0x74000 0x4000>;
  159. interrupts = <10>;
  160. clocks = <&gateclk 3>;
  161. status = "disabled";
  162. };
  163. i2c0: i2c@11000 {
  164. compatible = "marvell,mv64xxx-i2c";
  165. #address-cells = <1>;
  166. #size-cells = <0>;
  167. interrupts = <31>;
  168. timeout-ms = <1000>;
  169. clocks = <&coreclk 0>;
  170. status = "disabled";
  171. };
  172. i2c1: i2c@11100 {
  173. compatible = "marvell,mv64xxx-i2c";
  174. #address-cells = <1>;
  175. #size-cells = <0>;
  176. interrupts = <32>;
  177. timeout-ms = <1000>;
  178. clocks = <&coreclk 0>;
  179. status = "disabled";
  180. };
  181. rtc@10300 {
  182. compatible = "marvell,orion-rtc";
  183. reg = <0x10300 0x20>;
  184. interrupts = <50>;
  185. };
  186. mvsdio@d4000 {
  187. compatible = "marvell,orion-sdio";
  188. reg = <0xd4000 0x200>;
  189. interrupts = <54>;
  190. clocks = <&gateclk 17>;
  191. bus-width = <4>;
  192. cap-sdio-irq;
  193. cap-sd-highspeed;
  194. cap-mmc-highspeed;
  195. status = "disabled";
  196. };
  197. usb@50000 {
  198. compatible = "marvell,orion-ehci";
  199. reg = <0x50000 0x500>;
  200. interrupts = <45>;
  201. status = "disabled";
  202. };
  203. usb@51000 {
  204. compatible = "marvell,orion-ehci";
  205. reg = <0x51000 0x500>;
  206. interrupts = <46>;
  207. status = "disabled";
  208. };
  209. spi0: spi@10600 {
  210. compatible = "marvell,orion-spi";
  211. reg = <0x10600 0x28>;
  212. #address-cells = <1>;
  213. #size-cells = <0>;
  214. cell-index = <0>;
  215. interrupts = <30>;
  216. clocks = <&coreclk 0>;
  217. status = "disabled";
  218. };
  219. spi1: spi@10680 {
  220. compatible = "marvell,orion-spi";
  221. reg = <0x10680 0x28>;
  222. #address-cells = <1>;
  223. #size-cells = <0>;
  224. cell-index = <1>;
  225. interrupts = <92>;
  226. clocks = <&coreclk 0>;
  227. status = "disabled";
  228. };
  229. };
  230. };
  231. clocks {
  232. /* 2 GHz fixed main PLL */
  233. mainpll: mainpll {
  234. compatible = "fixed-clock";
  235. #clock-cells = <0>;
  236. clock-frequency = <2000000000>;
  237. };
  238. };
  239. };