board-dt-tegra20.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * nVidia Tegra device tree board support
  3. *
  4. * Copyright (C) 2010 Secret Lab Technologies, Ltd.
  5. * Copyright (C) 2010 Google, Inc.
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/clocksource.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/serial_8250.h>
  22. #include <linux/clk.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/irqdomain.h>
  25. #include <linux/of.h>
  26. #include <linux/of_address.h>
  27. #include <linux/of_fdt.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/pda_power.h>
  30. #include <linux/platform_data/tegra_usb.h>
  31. #include <linux/io.h>
  32. #include <linux/i2c.h>
  33. #include <linux/i2c-tegra.h>
  34. #include <linux/usb/tegra_usb_phy.h>
  35. #include <asm/mach-types.h>
  36. #include <asm/mach/arch.h>
  37. #include <asm/mach/time.h>
  38. #include <asm/setup.h>
  39. #include "board.h"
  40. #include "clock.h"
  41. #include "common.h"
  42. #include "iomap.h"
  43. static struct tegra_ehci_platform_data tegra_ehci1_pdata = {
  44. .operating_mode = TEGRA_USB_OTG,
  45. .power_down_on_bus_suspend = 1,
  46. .vbus_gpio = -1,
  47. };
  48. static struct tegra_ulpi_config tegra_ehci2_ulpi_phy_config = {
  49. .reset_gpio = -1,
  50. .clk = "cdev2",
  51. };
  52. static struct tegra_ehci_platform_data tegra_ehci2_pdata = {
  53. .phy_config = &tegra_ehci2_ulpi_phy_config,
  54. .operating_mode = TEGRA_USB_HOST,
  55. .power_down_on_bus_suspend = 1,
  56. .vbus_gpio = -1,
  57. };
  58. static struct tegra_ehci_platform_data tegra_ehci3_pdata = {
  59. .operating_mode = TEGRA_USB_HOST,
  60. .power_down_on_bus_suspend = 1,
  61. .vbus_gpio = -1,
  62. };
  63. static struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
  64. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
  65. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
  66. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
  67. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
  68. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
  69. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
  70. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
  71. OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
  72. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
  73. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
  74. OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
  75. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
  76. &tegra_ehci1_pdata),
  77. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
  78. &tegra_ehci2_pdata),
  79. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
  80. &tegra_ehci3_pdata),
  81. OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE, "tegra-apbdma", NULL),
  82. OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
  83. OF_DEV_AUXDATA("nvidia,tegra20-sflash", 0x7000c380, "spi", NULL),
  84. OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D400, "spi_tegra.0", NULL),
  85. OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D600, "spi_tegra.1", NULL),
  86. OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000D800, "spi_tegra.2", NULL),
  87. OF_DEV_AUXDATA("nvidia,tegra20-slink", 0x7000DA00, "spi_tegra.3", NULL),
  88. OF_DEV_AUXDATA("nvidia,tegra20-host1x", 0x50000000, "host1x", NULL),
  89. OF_DEV_AUXDATA("nvidia,tegra20-dc", 0x54200000, "tegradc.0", NULL),
  90. OF_DEV_AUXDATA("nvidia,tegra20-dc", 0x54240000, "tegradc.1", NULL),
  91. OF_DEV_AUXDATA("nvidia,tegra20-hdmi", 0x54280000, "hdmi", NULL),
  92. OF_DEV_AUXDATA("nvidia,tegra20-dsi", 0x54300000, "dsi", NULL),
  93. OF_DEV_AUXDATA("nvidia,tegra20-tvo", 0x542c0000, "tvo", NULL),
  94. {}
  95. };
  96. static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
  97. /* name parent rate enabled */
  98. { "uarta", "pll_p", 216000000, true },
  99. { "uartd", "pll_p", 216000000, true },
  100. { "usbd", "clk_m", 12000000, false },
  101. { "usb2", "clk_m", 12000000, false },
  102. { "usb3", "clk_m", 12000000, false },
  103. { "pll_a", "pll_p_out1", 56448000, true },
  104. { "pll_a_out0", "pll_a", 11289600, true },
  105. { "cdev1", NULL, 0, true },
  106. { "blink", "clk_32k", 32768, true },
  107. { "i2s1", "pll_a_out0", 11289600, false},
  108. { "i2s2", "pll_a_out0", 11289600, false},
  109. { "sdmmc1", "pll_p", 48000000, false},
  110. { "sdmmc3", "pll_p", 48000000, false},
  111. { "sdmmc4", "pll_p", 48000000, false},
  112. { "spi", "pll_p", 20000000, false },
  113. { "sbc1", "pll_p", 100000000, false },
  114. { "sbc2", "pll_p", 100000000, false },
  115. { "sbc3", "pll_p", 100000000, false },
  116. { "sbc4", "pll_p", 100000000, false },
  117. { "host1x", "pll_c", 150000000, false },
  118. { "disp1", "pll_p", 600000000, false },
  119. { "disp2", "pll_p", 600000000, false },
  120. { NULL, NULL, 0, 0},
  121. };
  122. static void __init tegra_dt_init(void)
  123. {
  124. tegra_clk_init_from_table(tegra_dt_clk_init_table);
  125. /*
  126. * Finished with the static registrations now; fill in the missing
  127. * devices
  128. */
  129. of_platform_populate(NULL, of_default_bus_match_table,
  130. tegra20_auxdata_lookup, NULL);
  131. }
  132. static void __init trimslice_init(void)
  133. {
  134. #ifdef CONFIG_TEGRA_PCI
  135. int ret;
  136. ret = tegra_pcie_init(true, true);
  137. if (ret)
  138. pr_err("tegra_pci_init() failed: %d\n", ret);
  139. #endif
  140. }
  141. static void __init harmony_init(void)
  142. {
  143. #ifdef CONFIG_TEGRA_PCI
  144. int ret;
  145. ret = harmony_pcie_init();
  146. if (ret)
  147. pr_err("harmony_pcie_init() failed: %d\n", ret);
  148. #endif
  149. }
  150. static void __init paz00_init(void)
  151. {
  152. tegra_paz00_wifikill_init();
  153. }
  154. static struct {
  155. char *machine;
  156. void (*init)(void);
  157. } board_init_funcs[] = {
  158. { "compulab,trimslice", trimslice_init },
  159. { "nvidia,harmony", harmony_init },
  160. { "compal,paz00", paz00_init },
  161. };
  162. static void __init tegra_dt_init_late(void)
  163. {
  164. int i;
  165. tegra_init_late();
  166. for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
  167. if (of_machine_is_compatible(board_init_funcs[i].machine)) {
  168. board_init_funcs[i].init();
  169. break;
  170. }
  171. }
  172. }
  173. static const char *tegra20_dt_board_compat[] = {
  174. "nvidia,tegra20",
  175. NULL
  176. };
  177. DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
  178. .map_io = tegra_map_common_io,
  179. .smp = smp_ops(tegra_smp_ops),
  180. .init_early = tegra20_init_early,
  181. .init_irq = tegra_dt_init_irq,
  182. .init_time = clocksource_of_init,
  183. .init_machine = tegra_dt_init,
  184. .init_late = tegra_dt_init_late,
  185. .restart = tegra_assert_system_reset,
  186. .dt_compat = tegra20_dt_board_compat,
  187. MACHINE_END