qlcnic_83xx_hw.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  64. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  65. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  66. };
  67. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  68. 0x38CC, /* Global Reset */
  69. 0x38F0, /* Wildcard */
  70. 0x38FC, /* Informant */
  71. 0x3038, /* Host MBX ctrl */
  72. 0x303C, /* FW MBX ctrl */
  73. 0x355C, /* BOOT LOADER ADDRESS REG */
  74. 0x3560, /* BOOT LOADER SIZE REG */
  75. 0x3564, /* FW IMAGE ADDR REG */
  76. 0x1000, /* MBX intr enable */
  77. 0x1200, /* Default Intr mask */
  78. 0x1204, /* Default Interrupt ID */
  79. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  80. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  81. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  82. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  83. 0x3790, /* QLC_83XX_IDC_CTRL */
  84. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  85. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  86. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  87. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  88. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  89. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  90. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  91. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  92. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  93. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  94. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  95. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  96. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  97. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  98. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  99. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  100. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  101. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  102. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  103. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  104. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  105. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  106. 0x37F4, /* QLC_83XX_VNIC_STATE */
  107. 0x3868, /* QLC_83XX_DRV_LOCK */
  108. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  109. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  110. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  111. };
  112. const u32 qlcnic_83xx_reg_tbl[] = {
  113. 0x34A8, /* PEG_HALT_STAT1 */
  114. 0x34AC, /* PEG_HALT_STAT2 */
  115. 0x34B0, /* FW_HEARTBEAT */
  116. 0x3500, /* FLASH LOCK_ID */
  117. 0x3528, /* FW_CAPABILITIES */
  118. 0x3538, /* Driver active, DRV_REG0 */
  119. 0x3540, /* Device state, DRV_REG1 */
  120. 0x3544, /* Driver state, DRV_REG2 */
  121. 0x3548, /* Driver scratch, DRV_REG3 */
  122. 0x354C, /* Device partiton info, DRV_REG4 */
  123. 0x3524, /* Driver IDC ver, DRV_REG5 */
  124. 0x3550, /* FW_VER_MAJOR */
  125. 0x3554, /* FW_VER_MINOR */
  126. 0x3558, /* FW_VER_SUB */
  127. 0x359C, /* NPAR STATE */
  128. 0x35FC, /* FW_IMG_VALID */
  129. 0x3650, /* CMD_PEG_STATE */
  130. 0x373C, /* RCV_PEG_STATE */
  131. 0x37B4, /* ASIC TEMP */
  132. 0x356C, /* FW API */
  133. 0x3570, /* DRV OP MODE */
  134. 0x3850, /* FLASH LOCK */
  135. 0x3854, /* FLASH UNLOCK */
  136. };
  137. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  138. .read_crb = qlcnic_83xx_read_crb,
  139. .write_crb = qlcnic_83xx_write_crb,
  140. .read_reg = qlcnic_83xx_rd_reg_indirect,
  141. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  142. .get_mac_address = qlcnic_83xx_get_mac_address,
  143. .setup_intr = qlcnic_83xx_setup_intr,
  144. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  145. .mbx_cmd = qlcnic_83xx_mbx_op,
  146. .get_func_no = qlcnic_83xx_get_func_no,
  147. .api_lock = qlcnic_83xx_cam_lock,
  148. .api_unlock = qlcnic_83xx_cam_unlock,
  149. .add_sysfs = qlcnic_83xx_add_sysfs,
  150. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  151. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  152. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  153. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  154. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  155. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  156. .setup_link_event = qlcnic_83xx_setup_link_event,
  157. .get_nic_info = qlcnic_83xx_get_nic_info,
  158. .get_pci_info = qlcnic_83xx_get_pci_info,
  159. .set_nic_info = qlcnic_83xx_set_nic_info,
  160. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  161. .napi_enable = qlcnic_83xx_napi_enable,
  162. .napi_disable = qlcnic_83xx_napi_disable,
  163. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  164. .config_rss = qlcnic_83xx_config_rss,
  165. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  166. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  167. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  168. .get_board_info = qlcnic_83xx_get_port_info,
  169. };
  170. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  171. .config_bridged_mode = qlcnic_config_bridged_mode,
  172. .config_led = qlcnic_config_led,
  173. .request_reset = qlcnic_83xx_idc_request_reset,
  174. .cancel_idc_work = qlcnic_83xx_idc_exit,
  175. .napi_add = qlcnic_83xx_napi_add,
  176. .napi_del = qlcnic_83xx_napi_del,
  177. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  178. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  179. };
  180. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  181. {
  182. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  183. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  184. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  185. }
  186. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  187. {
  188. u32 fw_major, fw_minor, fw_build;
  189. struct pci_dev *pdev = adapter->pdev;
  190. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  191. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  192. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  193. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  194. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  195. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  196. return adapter->fw_version;
  197. }
  198. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  199. {
  200. void __iomem *base;
  201. u32 val;
  202. base = adapter->ahw->pci_base0 +
  203. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  204. writel(addr, base);
  205. val = readl(base);
  206. if (val != addr)
  207. return -EIO;
  208. return 0;
  209. }
  210. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  211. {
  212. int ret;
  213. struct qlcnic_hardware_context *ahw = adapter->ahw;
  214. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  215. if (!ret) {
  216. return QLCRDX(ahw, QLCNIC_WILDCARD);
  217. } else {
  218. dev_err(&adapter->pdev->dev,
  219. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  220. return -EIO;
  221. }
  222. }
  223. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  224. u32 data)
  225. {
  226. int err;
  227. struct qlcnic_hardware_context *ahw = adapter->ahw;
  228. err = __qlcnic_set_win_base(adapter, (u32) addr);
  229. if (!err) {
  230. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  231. return 0;
  232. } else {
  233. dev_err(&adapter->pdev->dev,
  234. "%s failed, addr = 0x%x data = 0x%x\n",
  235. __func__, (int)addr, data);
  236. return err;
  237. }
  238. }
  239. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  240. {
  241. int err, i, num_msix;
  242. struct qlcnic_hardware_context *ahw = adapter->ahw;
  243. if (!num_intr)
  244. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  245. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  246. num_intr));
  247. /* account for AEN interrupt MSI-X based interrupts */
  248. num_msix += 1;
  249. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  250. num_msix += adapter->max_drv_tx_rings;
  251. err = qlcnic_enable_msix(adapter, num_msix);
  252. if (err == -ENOMEM)
  253. return err;
  254. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  255. num_msix = adapter->ahw->num_msix;
  256. else {
  257. if (qlcnic_sriov_vf_check(adapter))
  258. return -EINVAL;
  259. num_msix = 1;
  260. }
  261. /* setup interrupt mapping table for fw */
  262. ahw->intr_tbl = vzalloc(num_msix *
  263. sizeof(struct qlcnic_intrpt_config));
  264. if (!ahw->intr_tbl)
  265. return -ENOMEM;
  266. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  267. /* MSI-X enablement failed, use legacy interrupt */
  268. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  269. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  270. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  271. adapter->msix_entries[0].vector = adapter->pdev->irq;
  272. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  273. }
  274. for (i = 0; i < num_msix; i++) {
  275. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  276. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  277. else
  278. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  279. ahw->intr_tbl[i].id = i;
  280. ahw->intr_tbl[i].src = 0;
  281. }
  282. return 0;
  283. }
  284. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  285. {
  286. writel(0, adapter->tgt_mask_reg);
  287. }
  288. /* Enable MSI-x and INT-x interrupts */
  289. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  290. struct qlcnic_host_sds_ring *sds_ring)
  291. {
  292. writel(0, sds_ring->crb_intr_mask);
  293. }
  294. /* Disable MSI-x and INT-x interrupts */
  295. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  296. struct qlcnic_host_sds_ring *sds_ring)
  297. {
  298. writel(1, sds_ring->crb_intr_mask);
  299. }
  300. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  301. *adapter)
  302. {
  303. u32 mask;
  304. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  305. * source register. We could be here before contexts are created
  306. * and sds_ring->crb_intr_mask has not been initialized, calculate
  307. * BAR offset for Interrupt Source Register
  308. */
  309. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  310. writel(0, adapter->ahw->pci_base0 + mask);
  311. }
  312. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  313. {
  314. u32 mask;
  315. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  316. writel(1, adapter->ahw->pci_base0 + mask);
  317. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  318. }
  319. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  320. struct qlcnic_cmd_args *cmd)
  321. {
  322. int i;
  323. for (i = 0; i < cmd->rsp.num; i++)
  324. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  325. }
  326. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  327. {
  328. u32 intr_val;
  329. struct qlcnic_hardware_context *ahw = adapter->ahw;
  330. int retries = 0;
  331. intr_val = readl(adapter->tgt_status_reg);
  332. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  333. return IRQ_NONE;
  334. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  335. adapter->stats.spurious_intr++;
  336. return IRQ_NONE;
  337. }
  338. /* The barrier is required to ensure writes to the registers */
  339. wmb();
  340. /* clear the interrupt trigger control register */
  341. writel(0, adapter->isr_int_vec);
  342. intr_val = readl(adapter->isr_int_vec);
  343. do {
  344. intr_val = readl(adapter->tgt_status_reg);
  345. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  346. break;
  347. retries++;
  348. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  349. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  350. return IRQ_HANDLED;
  351. }
  352. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  353. {
  354. u32 resp, event;
  355. unsigned long flags;
  356. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  357. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  358. if (!(resp & QLCNIC_SET_OWNER))
  359. goto out;
  360. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  361. if (event & QLCNIC_MBX_ASYNC_EVENT)
  362. qlcnic_83xx_process_aen(adapter);
  363. out:
  364. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  365. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  366. }
  367. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  368. {
  369. struct qlcnic_adapter *adapter = data;
  370. struct qlcnic_host_sds_ring *sds_ring;
  371. struct qlcnic_hardware_context *ahw = adapter->ahw;
  372. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  373. return IRQ_NONE;
  374. qlcnic_83xx_poll_process_aen(adapter);
  375. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  376. ahw->diag_cnt++;
  377. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  378. return IRQ_HANDLED;
  379. }
  380. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  381. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  382. } else {
  383. sds_ring = &adapter->recv_ctx->sds_rings[0];
  384. napi_schedule(&sds_ring->napi);
  385. }
  386. return IRQ_HANDLED;
  387. }
  388. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  389. {
  390. struct qlcnic_host_sds_ring *sds_ring = data;
  391. struct qlcnic_adapter *adapter = sds_ring->adapter;
  392. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  393. goto done;
  394. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  395. return IRQ_NONE;
  396. done:
  397. adapter->ahw->diag_cnt++;
  398. qlcnic_83xx_enable_intr(adapter, sds_ring);
  399. return IRQ_HANDLED;
  400. }
  401. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  402. {
  403. u32 num_msix;
  404. qlcnic_83xx_disable_mbx_intr(adapter);
  405. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  406. num_msix = adapter->ahw->num_msix - 1;
  407. else
  408. num_msix = 0;
  409. msleep(20);
  410. synchronize_irq(adapter->msix_entries[num_msix].vector);
  411. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  412. }
  413. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  414. {
  415. irq_handler_t handler;
  416. u32 val;
  417. char name[32];
  418. int err = 0;
  419. unsigned long flags = 0;
  420. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  421. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  422. flags |= IRQF_SHARED;
  423. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  424. handler = qlcnic_83xx_handle_aen;
  425. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  426. snprintf(name, (IFNAMSIZ + 4),
  427. "%s[%s]", "qlcnic", "aen");
  428. err = request_irq(val, handler, flags, name, adapter);
  429. if (err) {
  430. dev_err(&adapter->pdev->dev,
  431. "failed to register MBX interrupt\n");
  432. return err;
  433. }
  434. } else {
  435. handler = qlcnic_83xx_intr;
  436. val = adapter->msix_entries[0].vector;
  437. err = request_irq(val, handler, flags, "qlcnic", adapter);
  438. if (err) {
  439. dev_err(&adapter->pdev->dev,
  440. "failed to register INTx interrupt\n");
  441. return err;
  442. }
  443. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  444. }
  445. /* Enable mailbox interrupt */
  446. qlcnic_83xx_enable_mbx_intrpt(adapter);
  447. return err;
  448. }
  449. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  450. {
  451. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  452. adapter->ahw->pci_func = (val >> 24) & 0xff;
  453. }
  454. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  455. {
  456. void __iomem *addr;
  457. u32 val, limit = 0;
  458. struct qlcnic_hardware_context *ahw = adapter->ahw;
  459. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  460. do {
  461. val = readl(addr);
  462. if (val) {
  463. /* write the function number to register */
  464. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  465. ahw->pci_func);
  466. return 0;
  467. }
  468. usleep_range(1000, 2000);
  469. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  470. return -EIO;
  471. }
  472. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  473. {
  474. void __iomem *addr;
  475. u32 val;
  476. struct qlcnic_hardware_context *ahw = adapter->ahw;
  477. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  478. val = readl(addr);
  479. }
  480. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  481. loff_t offset, size_t size)
  482. {
  483. int ret;
  484. u32 data;
  485. if (qlcnic_api_lock(adapter)) {
  486. dev_err(&adapter->pdev->dev,
  487. "%s: failed to acquire lock. addr offset 0x%x\n",
  488. __func__, (u32)offset);
  489. return;
  490. }
  491. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  492. qlcnic_api_unlock(adapter);
  493. if (ret == -EIO) {
  494. dev_err(&adapter->pdev->dev,
  495. "%s: failed. addr offset 0x%x\n",
  496. __func__, (u32)offset);
  497. return;
  498. }
  499. data = ret;
  500. memcpy(buf, &data, size);
  501. }
  502. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  503. loff_t offset, size_t size)
  504. {
  505. u32 data;
  506. memcpy(&data, buf, size);
  507. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  508. }
  509. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  510. {
  511. int status;
  512. status = qlcnic_83xx_get_port_config(adapter);
  513. if (status) {
  514. dev_err(&adapter->pdev->dev,
  515. "Get Port Info failed\n");
  516. } else {
  517. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  518. adapter->ahw->port_type = QLCNIC_XGBE;
  519. else
  520. adapter->ahw->port_type = QLCNIC_GBE;
  521. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  522. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  523. }
  524. return status;
  525. }
  526. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  527. {
  528. u32 val;
  529. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  530. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  531. else
  532. val = BIT_2;
  533. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  534. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  535. }
  536. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  537. const struct pci_device_id *ent)
  538. {
  539. u32 op_mode, priv_level;
  540. struct qlcnic_hardware_context *ahw = adapter->ahw;
  541. ahw->fw_hal_version = 2;
  542. qlcnic_get_func_no(adapter);
  543. if (qlcnic_sriov_vf_check(adapter)) {
  544. qlcnic_sriov_vf_set_ops(adapter);
  545. return;
  546. }
  547. /* Determine function privilege level */
  548. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  549. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  550. priv_level = QLCNIC_MGMT_FUNC;
  551. else
  552. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  553. ahw->pci_func);
  554. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  555. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  556. dev_info(&adapter->pdev->dev,
  557. "HAL Version: %d Non Privileged function\n",
  558. ahw->fw_hal_version);
  559. adapter->nic_ops = &qlcnic_vf_ops;
  560. } else {
  561. if (pci_find_ext_capability(adapter->pdev,
  562. PCI_EXT_CAP_ID_SRIOV))
  563. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  564. adapter->nic_ops = &qlcnic_83xx_ops;
  565. }
  566. }
  567. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  568. u32 data[]);
  569. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  570. u32 data[]);
  571. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  572. struct qlcnic_cmd_args *cmd)
  573. {
  574. int i;
  575. dev_info(&adapter->pdev->dev,
  576. "Host MBX regs(%d)\n", cmd->req.num);
  577. for (i = 0; i < cmd->req.num; i++) {
  578. if (i && !(i % 8))
  579. pr_info("\n");
  580. pr_info("%08x ", cmd->req.arg[i]);
  581. }
  582. pr_info("\n");
  583. dev_info(&adapter->pdev->dev,
  584. "FW MBX regs(%d)\n", cmd->rsp.num);
  585. for (i = 0; i < cmd->rsp.num; i++) {
  586. if (i && !(i % 8))
  587. pr_info("\n");
  588. pr_info("%08x ", cmd->rsp.arg[i]);
  589. }
  590. pr_info("\n");
  591. }
  592. /* Mailbox response for mac rcode */
  593. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  594. {
  595. u32 fw_data;
  596. u8 mac_cmd_rcode;
  597. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  598. mac_cmd_rcode = (u8)fw_data;
  599. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  600. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  601. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  602. return QLCNIC_RCODE_SUCCESS;
  603. return 1;
  604. }
  605. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  606. {
  607. u32 data;
  608. unsigned long wait_time = 0;
  609. struct qlcnic_hardware_context *ahw = adapter->ahw;
  610. /* wait for mailbox completion */
  611. do {
  612. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  613. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  614. data = QLCNIC_RCODE_TIMEOUT;
  615. break;
  616. }
  617. mdelay(1);
  618. } while (!data);
  619. return data;
  620. }
  621. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  622. struct qlcnic_cmd_args *cmd)
  623. {
  624. int i;
  625. u16 opcode;
  626. u8 mbx_err_code;
  627. unsigned long flags;
  628. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  629. struct qlcnic_hardware_context *ahw = adapter->ahw;
  630. opcode = LSW(cmd->req.arg[0]);
  631. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  632. dev_info(&adapter->pdev->dev,
  633. "Mailbox cmd attempted, 0x%x\n", opcode);
  634. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  635. return 0;
  636. }
  637. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  638. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  639. if (mbx_val) {
  640. QLCDB(adapter, DRV,
  641. "Mailbox cmd attempted, 0x%x\n", opcode);
  642. QLCDB(adapter, DRV,
  643. "Mailbox not available, 0x%x, collect FW dump\n",
  644. mbx_val);
  645. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  646. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  647. return cmd->rsp.arg[0];
  648. }
  649. /* Fill in mailbox registers */
  650. mbx_cmd = cmd->req.arg[0];
  651. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  652. for (i = 1; i < cmd->req.num; i++)
  653. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  654. /* Signal FW about the impending command */
  655. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  656. poll:
  657. rsp = qlcnic_83xx_mbx_poll(adapter);
  658. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  659. /* Get the FW response data */
  660. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  661. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  662. qlcnic_83xx_process_aen(adapter);
  663. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  664. if (mbx_val)
  665. goto poll;
  666. }
  667. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  668. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  669. opcode = QLCNIC_MBX_RSP(fw_data);
  670. qlcnic_83xx_get_mbx_data(adapter, cmd);
  671. switch (mbx_err_code) {
  672. case QLCNIC_MBX_RSP_OK:
  673. case QLCNIC_MBX_PORT_RSP_OK:
  674. rsp = QLCNIC_RCODE_SUCCESS;
  675. break;
  676. default:
  677. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  678. rsp = qlcnic_83xx_mac_rcode(adapter);
  679. if (!rsp)
  680. goto out;
  681. }
  682. dev_err(&adapter->pdev->dev,
  683. "MBX command 0x%x failed with err:0x%x\n",
  684. opcode, mbx_err_code);
  685. rsp = mbx_err_code;
  686. qlcnic_dump_mbx(adapter, cmd);
  687. break;
  688. }
  689. goto out;
  690. }
  691. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  692. QLCNIC_MBX_RSP(mbx_cmd));
  693. rsp = QLCNIC_RCODE_TIMEOUT;
  694. out:
  695. /* clear fw mbx control register */
  696. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  697. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  698. return rsp;
  699. }
  700. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  701. struct qlcnic_adapter *adapter, u32 type)
  702. {
  703. int i, size;
  704. u32 temp;
  705. const struct qlcnic_mailbox_metadata *mbx_tbl;
  706. mbx_tbl = qlcnic_83xx_mbx_tbl;
  707. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  708. for (i = 0; i < size; i++) {
  709. if (type == mbx_tbl[i].cmd) {
  710. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  711. mbx->req.num = mbx_tbl[i].in_args;
  712. mbx->rsp.num = mbx_tbl[i].out_args;
  713. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  714. GFP_ATOMIC);
  715. if (!mbx->req.arg)
  716. return -ENOMEM;
  717. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  718. GFP_ATOMIC);
  719. if (!mbx->rsp.arg) {
  720. kfree(mbx->req.arg);
  721. mbx->req.arg = NULL;
  722. return -ENOMEM;
  723. }
  724. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  725. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  726. temp = adapter->ahw->fw_hal_version << 29;
  727. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  728. return 0;
  729. }
  730. }
  731. return -EINVAL;
  732. }
  733. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  734. {
  735. struct qlcnic_adapter *adapter;
  736. struct qlcnic_cmd_args cmd;
  737. int i, err = 0;
  738. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  739. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  740. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  741. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  742. err = qlcnic_issue_cmd(adapter, &cmd);
  743. if (err)
  744. dev_info(&adapter->pdev->dev,
  745. "%s: Mailbox IDC ACK failed.\n", __func__);
  746. qlcnic_free_mbx_args(&cmd);
  747. }
  748. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  749. u32 data[])
  750. {
  751. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  752. QLCNIC_MBX_RSP(data[0]));
  753. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  754. return;
  755. }
  756. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  757. {
  758. u32 event[QLC_83XX_MBX_AEN_CNT];
  759. int i;
  760. struct qlcnic_hardware_context *ahw = adapter->ahw;
  761. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  762. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  763. switch (QLCNIC_MBX_RSP(event[0])) {
  764. case QLCNIC_MBX_LINK_EVENT:
  765. qlcnic_83xx_handle_link_aen(adapter, event);
  766. break;
  767. case QLCNIC_MBX_COMP_EVENT:
  768. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  769. break;
  770. case QLCNIC_MBX_REQUEST_EVENT:
  771. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  772. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  773. queue_delayed_work(adapter->qlcnic_wq,
  774. &adapter->idc_aen_work, 0);
  775. break;
  776. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  777. break;
  778. case QLCNIC_MBX_BC_EVENT:
  779. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  780. break;
  781. case QLCNIC_MBX_SFP_INSERT_EVENT:
  782. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  783. QLCNIC_MBX_RSP(event[0]));
  784. break;
  785. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  786. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  787. QLCNIC_MBX_RSP(event[0]));
  788. break;
  789. default:
  790. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  791. QLCNIC_MBX_RSP(event[0]));
  792. break;
  793. }
  794. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  795. }
  796. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  797. {
  798. int index, i, err, sds_mbx_size;
  799. u32 *buf, intrpt_id, intr_mask;
  800. u16 context_id;
  801. u8 num_sds;
  802. struct qlcnic_cmd_args cmd;
  803. struct qlcnic_host_sds_ring *sds;
  804. struct qlcnic_sds_mbx sds_mbx;
  805. struct qlcnic_add_rings_mbx_out *mbx_out;
  806. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  807. struct qlcnic_hardware_context *ahw = adapter->ahw;
  808. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  809. context_id = recv_ctx->context_id;
  810. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  811. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  812. QLCNIC_CMD_ADD_RCV_RINGS);
  813. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  814. /* set up status rings, mbx 2-81 */
  815. index = 2;
  816. for (i = 8; i < adapter->max_sds_rings; i++) {
  817. memset(&sds_mbx, 0, sds_mbx_size);
  818. sds = &recv_ctx->sds_rings[i];
  819. sds->consumer = 0;
  820. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  821. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  822. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  823. sds_mbx.sds_ring_size = sds->num_desc;
  824. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  825. intrpt_id = ahw->intr_tbl[i].id;
  826. else
  827. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  828. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  829. sds_mbx.intrpt_id = intrpt_id;
  830. else
  831. sds_mbx.intrpt_id = 0xffff;
  832. sds_mbx.intrpt_val = 0;
  833. buf = &cmd.req.arg[index];
  834. memcpy(buf, &sds_mbx, sds_mbx_size);
  835. index += sds_mbx_size / sizeof(u32);
  836. }
  837. /* send the mailbox command */
  838. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  839. if (err) {
  840. dev_err(&adapter->pdev->dev,
  841. "Failed to add rings %d\n", err);
  842. goto out;
  843. }
  844. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  845. index = 0;
  846. /* status descriptor ring */
  847. for (i = 8; i < adapter->max_sds_rings; i++) {
  848. sds = &recv_ctx->sds_rings[i];
  849. sds->crb_sts_consumer = ahw->pci_base0 +
  850. mbx_out->host_csmr[index];
  851. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  852. intr_mask = ahw->intr_tbl[i].src;
  853. else
  854. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  855. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  856. index++;
  857. }
  858. out:
  859. qlcnic_free_mbx_args(&cmd);
  860. return err;
  861. }
  862. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  863. {
  864. int err;
  865. u32 temp = 0;
  866. struct qlcnic_cmd_args cmd;
  867. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  868. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  869. return;
  870. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  871. cmd.req.arg[0] |= (0x3 << 29);
  872. if (qlcnic_sriov_pf_check(adapter))
  873. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  874. cmd.req.arg[1] = recv_ctx->context_id | temp;
  875. err = qlcnic_issue_cmd(adapter, &cmd);
  876. if (err)
  877. dev_err(&adapter->pdev->dev,
  878. "Failed to destroy rx ctx in firmware\n");
  879. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  880. qlcnic_free_mbx_args(&cmd);
  881. }
  882. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  883. {
  884. int i, err, index, sds_mbx_size, rds_mbx_size;
  885. u8 num_sds, num_rds;
  886. u32 *buf, intrpt_id, intr_mask, cap = 0;
  887. struct qlcnic_host_sds_ring *sds;
  888. struct qlcnic_host_rds_ring *rds;
  889. struct qlcnic_sds_mbx sds_mbx;
  890. struct qlcnic_rds_mbx rds_mbx;
  891. struct qlcnic_cmd_args cmd;
  892. struct qlcnic_rcv_mbx_out *mbx_out;
  893. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  894. struct qlcnic_hardware_context *ahw = adapter->ahw;
  895. num_rds = adapter->max_rds_rings;
  896. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  897. num_sds = adapter->max_sds_rings;
  898. else
  899. num_sds = QLCNIC_MAX_RING_SETS;
  900. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  901. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  902. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  903. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  904. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  905. /* set mailbox hdr and capabilities */
  906. qlcnic_alloc_mbx_args(&cmd, adapter,
  907. QLCNIC_CMD_CREATE_RX_CTX);
  908. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  909. cmd.req.arg[0] |= (0x3 << 29);
  910. cmd.req.arg[1] = cap;
  911. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  912. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  913. if (qlcnic_sriov_pf_check(adapter))
  914. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  915. &cmd.req.arg[6]);
  916. /* set up status rings, mbx 8-57/87 */
  917. index = QLC_83XX_HOST_SDS_MBX_IDX;
  918. for (i = 0; i < num_sds; i++) {
  919. memset(&sds_mbx, 0, sds_mbx_size);
  920. sds = &recv_ctx->sds_rings[i];
  921. sds->consumer = 0;
  922. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  923. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  924. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  925. sds_mbx.sds_ring_size = sds->num_desc;
  926. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  927. intrpt_id = ahw->intr_tbl[i].id;
  928. else
  929. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  930. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  931. sds_mbx.intrpt_id = intrpt_id;
  932. else
  933. sds_mbx.intrpt_id = 0xffff;
  934. sds_mbx.intrpt_val = 0;
  935. buf = &cmd.req.arg[index];
  936. memcpy(buf, &sds_mbx, sds_mbx_size);
  937. index += sds_mbx_size / sizeof(u32);
  938. }
  939. /* set up receive rings, mbx 88-111/135 */
  940. index = QLCNIC_HOST_RDS_MBX_IDX;
  941. rds = &recv_ctx->rds_rings[0];
  942. rds->producer = 0;
  943. memset(&rds_mbx, 0, rds_mbx_size);
  944. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  945. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  946. rds_mbx.reg_ring_sz = rds->dma_size;
  947. rds_mbx.reg_ring_len = rds->num_desc;
  948. /* Jumbo ring */
  949. rds = &recv_ctx->rds_rings[1];
  950. rds->producer = 0;
  951. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  952. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  953. rds_mbx.jmb_ring_sz = rds->dma_size;
  954. rds_mbx.jmb_ring_len = rds->num_desc;
  955. buf = &cmd.req.arg[index];
  956. memcpy(buf, &rds_mbx, rds_mbx_size);
  957. /* send the mailbox command */
  958. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  959. if (err) {
  960. dev_err(&adapter->pdev->dev,
  961. "Failed to create Rx ctx in firmware%d\n", err);
  962. goto out;
  963. }
  964. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  965. recv_ctx->context_id = mbx_out->ctx_id;
  966. recv_ctx->state = mbx_out->state;
  967. recv_ctx->virt_port = mbx_out->vport_id;
  968. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  969. recv_ctx->context_id, recv_ctx->state);
  970. /* Receive descriptor ring */
  971. /* Standard ring */
  972. rds = &recv_ctx->rds_rings[0];
  973. rds->crb_rcv_producer = ahw->pci_base0 +
  974. mbx_out->host_prod[0].reg_buf;
  975. /* Jumbo ring */
  976. rds = &recv_ctx->rds_rings[1];
  977. rds->crb_rcv_producer = ahw->pci_base0 +
  978. mbx_out->host_prod[0].jmb_buf;
  979. /* status descriptor ring */
  980. for (i = 0; i < num_sds; i++) {
  981. sds = &recv_ctx->sds_rings[i];
  982. sds->crb_sts_consumer = ahw->pci_base0 +
  983. mbx_out->host_csmr[i];
  984. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  985. intr_mask = ahw->intr_tbl[i].src;
  986. else
  987. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  988. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  989. }
  990. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  991. err = qlcnic_83xx_add_rings(adapter);
  992. out:
  993. qlcnic_free_mbx_args(&cmd);
  994. return err;
  995. }
  996. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  997. struct qlcnic_host_tx_ring *tx_ring)
  998. {
  999. struct qlcnic_cmd_args cmd;
  1000. u32 temp = 0;
  1001. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1002. return;
  1003. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1004. cmd.req.arg[0] |= (0x3 << 29);
  1005. if (qlcnic_sriov_pf_check(adapter))
  1006. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1007. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1008. if (qlcnic_issue_cmd(adapter, &cmd))
  1009. dev_err(&adapter->pdev->dev,
  1010. "Failed to destroy tx ctx in firmware\n");
  1011. qlcnic_free_mbx_args(&cmd);
  1012. }
  1013. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1014. struct qlcnic_host_tx_ring *tx, int ring)
  1015. {
  1016. int err;
  1017. u16 msix_id;
  1018. u32 *buf, intr_mask, temp = 0;
  1019. struct qlcnic_cmd_args cmd;
  1020. struct qlcnic_tx_mbx mbx;
  1021. struct qlcnic_tx_mbx_out *mbx_out;
  1022. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1023. u32 msix_vector;
  1024. /* Reset host resources */
  1025. tx->producer = 0;
  1026. tx->sw_consumer = 0;
  1027. *(tx->hw_consumer) = 0;
  1028. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1029. /* setup mailbox inbox registerss */
  1030. mbx.phys_addr_low = LSD(tx->phys_addr);
  1031. mbx.phys_addr_high = MSD(tx->phys_addr);
  1032. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1033. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1034. mbx.size = tx->num_desc;
  1035. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1036. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1037. msix_vector = adapter->max_sds_rings + ring;
  1038. else
  1039. msix_vector = adapter->max_sds_rings - 1;
  1040. msix_id = ahw->intr_tbl[msix_vector].id;
  1041. } else {
  1042. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1043. }
  1044. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1045. mbx.intr_id = msix_id;
  1046. else
  1047. mbx.intr_id = 0xffff;
  1048. mbx.src = 0;
  1049. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1050. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1051. cmd.req.arg[0] |= (0x3 << 29);
  1052. if (qlcnic_sriov_pf_check(adapter))
  1053. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1054. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1055. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1056. buf = &cmd.req.arg[6];
  1057. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1058. /* send the mailbox command*/
  1059. err = qlcnic_issue_cmd(adapter, &cmd);
  1060. if (err) {
  1061. dev_err(&adapter->pdev->dev,
  1062. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1063. goto out;
  1064. }
  1065. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1066. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1067. tx->ctx_id = mbx_out->ctx_id;
  1068. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1069. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1070. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1071. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1072. }
  1073. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1074. tx->ctx_id, mbx_out->state);
  1075. out:
  1076. qlcnic_free_mbx_args(&cmd);
  1077. return err;
  1078. }
  1079. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1080. {
  1081. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1082. struct qlcnic_host_sds_ring *sds_ring;
  1083. struct qlcnic_host_rds_ring *rds_ring;
  1084. u8 ring;
  1085. int ret;
  1086. netif_device_detach(netdev);
  1087. if (netif_running(netdev))
  1088. __qlcnic_down(adapter, netdev);
  1089. qlcnic_detach(adapter);
  1090. adapter->max_sds_rings = 1;
  1091. adapter->ahw->diag_test = test;
  1092. adapter->ahw->linkup = 0;
  1093. ret = qlcnic_attach(adapter);
  1094. if (ret) {
  1095. netif_device_attach(netdev);
  1096. return ret;
  1097. }
  1098. ret = qlcnic_fw_create_ctx(adapter);
  1099. if (ret) {
  1100. qlcnic_detach(adapter);
  1101. netif_device_attach(netdev);
  1102. return ret;
  1103. }
  1104. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1105. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1106. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1107. }
  1108. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1109. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1110. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1111. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1112. }
  1113. }
  1114. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1115. /* disable and free mailbox interrupt */
  1116. qlcnic_83xx_free_mbx_intr(adapter);
  1117. adapter->ahw->loopback_state = 0;
  1118. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1119. }
  1120. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1121. return 0;
  1122. }
  1123. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1124. int max_sds_rings)
  1125. {
  1126. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1127. struct qlcnic_host_sds_ring *sds_ring;
  1128. int ring, err;
  1129. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1130. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1131. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1132. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1133. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1134. }
  1135. }
  1136. qlcnic_fw_destroy_ctx(adapter);
  1137. qlcnic_detach(adapter);
  1138. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1139. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1140. if (err) {
  1141. dev_err(&adapter->pdev->dev,
  1142. "%s: failed to setup mbx interrupt\n",
  1143. __func__);
  1144. goto out;
  1145. }
  1146. }
  1147. adapter->ahw->diag_test = 0;
  1148. adapter->max_sds_rings = max_sds_rings;
  1149. if (qlcnic_attach(adapter))
  1150. goto out;
  1151. if (netif_running(netdev))
  1152. __qlcnic_up(adapter, netdev);
  1153. out:
  1154. netif_device_attach(netdev);
  1155. }
  1156. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1157. u32 beacon)
  1158. {
  1159. struct qlcnic_cmd_args cmd;
  1160. u32 mbx_in;
  1161. int i, status = 0;
  1162. if (state) {
  1163. /* Get LED configuration */
  1164. qlcnic_alloc_mbx_args(&cmd, adapter,
  1165. QLCNIC_CMD_GET_LED_CONFIG);
  1166. status = qlcnic_issue_cmd(adapter, &cmd);
  1167. if (status) {
  1168. dev_err(&adapter->pdev->dev,
  1169. "Get led config failed.\n");
  1170. goto mbx_err;
  1171. } else {
  1172. for (i = 0; i < 4; i++)
  1173. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1174. }
  1175. qlcnic_free_mbx_args(&cmd);
  1176. /* Set LED Configuration */
  1177. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1178. LSW(QLC_83XX_LED_CONFIG);
  1179. qlcnic_alloc_mbx_args(&cmd, adapter,
  1180. QLCNIC_CMD_SET_LED_CONFIG);
  1181. cmd.req.arg[1] = mbx_in;
  1182. cmd.req.arg[2] = mbx_in;
  1183. cmd.req.arg[3] = mbx_in;
  1184. if (beacon)
  1185. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1186. status = qlcnic_issue_cmd(adapter, &cmd);
  1187. if (status) {
  1188. dev_err(&adapter->pdev->dev,
  1189. "Set led config failed.\n");
  1190. }
  1191. mbx_err:
  1192. qlcnic_free_mbx_args(&cmd);
  1193. return status;
  1194. } else {
  1195. /* Restoring default LED configuration */
  1196. qlcnic_alloc_mbx_args(&cmd, adapter,
  1197. QLCNIC_CMD_SET_LED_CONFIG);
  1198. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1199. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1200. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1201. if (beacon)
  1202. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1203. status = qlcnic_issue_cmd(adapter, &cmd);
  1204. if (status)
  1205. dev_err(&adapter->pdev->dev,
  1206. "Restoring led config failed.\n");
  1207. qlcnic_free_mbx_args(&cmd);
  1208. return status;
  1209. }
  1210. }
  1211. int qlcnic_83xx_set_led(struct net_device *netdev,
  1212. enum ethtool_phys_id_state state)
  1213. {
  1214. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1215. int err = -EIO, active = 1;
  1216. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1217. netdev_warn(netdev,
  1218. "LED test is not supported in non-privileged mode\n");
  1219. return -EOPNOTSUPP;
  1220. }
  1221. switch (state) {
  1222. case ETHTOOL_ID_ACTIVE:
  1223. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1224. return -EBUSY;
  1225. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1226. break;
  1227. err = qlcnic_83xx_config_led(adapter, active, 0);
  1228. if (err)
  1229. netdev_err(netdev, "Failed to set LED blink state\n");
  1230. break;
  1231. case ETHTOOL_ID_INACTIVE:
  1232. active = 0;
  1233. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1234. break;
  1235. err = qlcnic_83xx_config_led(adapter, active, 0);
  1236. if (err)
  1237. netdev_err(netdev, "Failed to reset LED blink state\n");
  1238. break;
  1239. default:
  1240. return -EINVAL;
  1241. }
  1242. if (!active || err)
  1243. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1244. return err;
  1245. }
  1246. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1247. int enable)
  1248. {
  1249. struct qlcnic_cmd_args cmd;
  1250. int status;
  1251. if (qlcnic_sriov_vf_check(adapter))
  1252. return;
  1253. if (enable) {
  1254. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1255. cmd.req.arg[1] = BIT_0 | BIT_31;
  1256. } else {
  1257. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1258. cmd.req.arg[1] = BIT_0 | BIT_31;
  1259. }
  1260. status = qlcnic_issue_cmd(adapter, &cmd);
  1261. if (status)
  1262. dev_err(&adapter->pdev->dev,
  1263. "Failed to %s in NIC IDC function event.\n",
  1264. (enable ? "register" : "unregister"));
  1265. qlcnic_free_mbx_args(&cmd);
  1266. }
  1267. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1268. {
  1269. struct qlcnic_cmd_args cmd;
  1270. int err;
  1271. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1272. cmd.req.arg[1] = adapter->ahw->port_config;
  1273. err = qlcnic_issue_cmd(adapter, &cmd);
  1274. if (err)
  1275. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1276. qlcnic_free_mbx_args(&cmd);
  1277. return err;
  1278. }
  1279. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1280. {
  1281. struct qlcnic_cmd_args cmd;
  1282. int err;
  1283. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1284. err = qlcnic_issue_cmd(adapter, &cmd);
  1285. if (err)
  1286. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1287. else
  1288. adapter->ahw->port_config = cmd.rsp.arg[1];
  1289. qlcnic_free_mbx_args(&cmd);
  1290. return err;
  1291. }
  1292. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1293. {
  1294. int err;
  1295. u32 temp;
  1296. struct qlcnic_cmd_args cmd;
  1297. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1298. temp = adapter->recv_ctx->context_id << 16;
  1299. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1300. err = qlcnic_issue_cmd(adapter, &cmd);
  1301. if (err)
  1302. dev_info(&adapter->pdev->dev,
  1303. "Setup linkevent mailbox failed\n");
  1304. qlcnic_free_mbx_args(&cmd);
  1305. return err;
  1306. }
  1307. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1308. u32 *interface_id)
  1309. {
  1310. if (qlcnic_sriov_pf_check(adapter)) {
  1311. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1312. } else {
  1313. if (!qlcnic_sriov_vf_check(adapter))
  1314. *interface_id = adapter->recv_ctx->context_id << 16;
  1315. }
  1316. }
  1317. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1318. {
  1319. int err;
  1320. u32 temp = 0;
  1321. struct qlcnic_cmd_args cmd;
  1322. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1323. return -EIO;
  1324. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1325. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1326. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1327. err = qlcnic_issue_cmd(adapter, &cmd);
  1328. if (err)
  1329. dev_info(&adapter->pdev->dev,
  1330. "Promiscous mode config failed\n");
  1331. qlcnic_free_mbx_args(&cmd);
  1332. return err;
  1333. }
  1334. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1335. {
  1336. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1337. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1338. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1339. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1340. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1341. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1342. dev_warn(&adapter->pdev->dev,
  1343. "Loopback test not supported for non privilege function\n");
  1344. return ret;
  1345. }
  1346. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1347. return -EBUSY;
  1348. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1349. if (ret)
  1350. goto fail_diag_alloc;
  1351. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1352. if (ret)
  1353. goto free_diag_res;
  1354. /* Poll for link up event before running traffic */
  1355. do {
  1356. msleep(500);
  1357. qlcnic_83xx_process_aen(adapter);
  1358. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1359. dev_info(&adapter->pdev->dev,
  1360. "Firmware didn't sent link up event to loopback request\n");
  1361. ret = -QLCNIC_FW_NOT_RESPOND;
  1362. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1363. goto free_diag_res;
  1364. }
  1365. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1366. ret = qlcnic_do_lb_test(adapter, mode);
  1367. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1368. free_diag_res:
  1369. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1370. fail_diag_alloc:
  1371. adapter->max_sds_rings = max_sds_rings;
  1372. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1373. return ret;
  1374. }
  1375. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1376. {
  1377. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1378. int status = 0, loop = 0;
  1379. u32 config;
  1380. status = qlcnic_83xx_get_port_config(adapter);
  1381. if (status)
  1382. return status;
  1383. config = ahw->port_config;
  1384. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1385. if (mode == QLCNIC_ILB_MODE)
  1386. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1387. if (mode == QLCNIC_ELB_MODE)
  1388. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1389. status = qlcnic_83xx_set_port_config(adapter);
  1390. if (status) {
  1391. dev_err(&adapter->pdev->dev,
  1392. "Failed to Set Loopback Mode = 0x%x.\n",
  1393. ahw->port_config);
  1394. ahw->port_config = config;
  1395. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1396. return status;
  1397. }
  1398. /* Wait for Link and IDC Completion AEN */
  1399. do {
  1400. msleep(300);
  1401. qlcnic_83xx_process_aen(adapter);
  1402. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1403. dev_err(&adapter->pdev->dev,
  1404. "FW did not generate IDC completion AEN\n");
  1405. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1406. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1407. return -EIO;
  1408. }
  1409. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1410. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1411. QLCNIC_MAC_ADD);
  1412. return status;
  1413. }
  1414. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1415. {
  1416. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1417. int status = 0, loop = 0;
  1418. u32 config = ahw->port_config;
  1419. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1420. if (mode == QLCNIC_ILB_MODE)
  1421. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1422. if (mode == QLCNIC_ELB_MODE)
  1423. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1424. status = qlcnic_83xx_set_port_config(adapter);
  1425. if (status) {
  1426. dev_err(&adapter->pdev->dev,
  1427. "Failed to Clear Loopback Mode = 0x%x.\n",
  1428. ahw->port_config);
  1429. ahw->port_config = config;
  1430. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1431. return status;
  1432. }
  1433. /* Wait for Link and IDC Completion AEN */
  1434. do {
  1435. msleep(300);
  1436. qlcnic_83xx_process_aen(adapter);
  1437. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1438. dev_err(&adapter->pdev->dev,
  1439. "Firmware didn't sent IDC completion AEN\n");
  1440. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1441. return -EIO;
  1442. }
  1443. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1444. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1445. QLCNIC_MAC_DEL);
  1446. return status;
  1447. }
  1448. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1449. u32 *interface_id)
  1450. {
  1451. if (qlcnic_sriov_pf_check(adapter)) {
  1452. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1453. } else {
  1454. if (!qlcnic_sriov_vf_check(adapter))
  1455. *interface_id = adapter->recv_ctx->context_id << 16;
  1456. }
  1457. }
  1458. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1459. int mode)
  1460. {
  1461. int err;
  1462. u32 temp = 0, temp_ip;
  1463. struct qlcnic_cmd_args cmd;
  1464. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1465. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1466. if (mode == QLCNIC_IP_UP)
  1467. cmd.req.arg[1] = 1 | temp;
  1468. else
  1469. cmd.req.arg[1] = 2 | temp;
  1470. /*
  1471. * Adapter needs IP address in network byte order.
  1472. * But hardware mailbox registers go through writel(), hence IP address
  1473. * gets swapped on big endian architecture.
  1474. * To negate swapping of writel() on big endian architecture
  1475. * use swab32(value).
  1476. */
  1477. temp_ip = swab32(ntohl(ip));
  1478. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1479. err = qlcnic_issue_cmd(adapter, &cmd);
  1480. if (err != QLCNIC_RCODE_SUCCESS)
  1481. dev_err(&adapter->netdev->dev,
  1482. "could not notify %s IP 0x%x request\n",
  1483. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1484. qlcnic_free_mbx_args(&cmd);
  1485. }
  1486. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1487. {
  1488. int err;
  1489. u32 temp, arg1;
  1490. struct qlcnic_cmd_args cmd;
  1491. int lro_bit_mask;
  1492. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1493. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1494. return 0;
  1495. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1496. temp = adapter->recv_ctx->context_id << 16;
  1497. arg1 = lro_bit_mask | temp;
  1498. cmd.req.arg[1] = arg1;
  1499. err = qlcnic_issue_cmd(adapter, &cmd);
  1500. if (err)
  1501. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1502. qlcnic_free_mbx_args(&cmd);
  1503. return err;
  1504. }
  1505. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1506. {
  1507. int err;
  1508. u32 word;
  1509. struct qlcnic_cmd_args cmd;
  1510. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1511. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1512. 0x255b0ec26d5a56daULL };
  1513. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1514. /*
  1515. * RSS request:
  1516. * bits 3-0: Rsvd
  1517. * 5-4: hash_type_ipv4
  1518. * 7-6: hash_type_ipv6
  1519. * 8: enable
  1520. * 9: use indirection table
  1521. * 16-31: indirection table mask
  1522. */
  1523. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1524. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1525. ((u32)(enable & 0x1) << 8) |
  1526. ((0x7ULL) << 16);
  1527. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1528. cmd.req.arg[2] = word;
  1529. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1530. err = qlcnic_issue_cmd(adapter, &cmd);
  1531. if (err)
  1532. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1533. qlcnic_free_mbx_args(&cmd);
  1534. return err;
  1535. }
  1536. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1537. u32 *interface_id)
  1538. {
  1539. if (qlcnic_sriov_pf_check(adapter)) {
  1540. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1541. } else {
  1542. if (!qlcnic_sriov_vf_check(adapter))
  1543. *interface_id = adapter->recv_ctx->context_id << 16;
  1544. }
  1545. }
  1546. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1547. u16 vlan_id, u8 op)
  1548. {
  1549. int err;
  1550. u32 *buf, temp = 0;
  1551. struct qlcnic_cmd_args cmd;
  1552. struct qlcnic_macvlan_mbx mv;
  1553. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1554. return -EIO;
  1555. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1556. if (err)
  1557. return err;
  1558. cmd.req.arg[1] = op | (1 << 8);
  1559. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1560. cmd.req.arg[1] |= temp;
  1561. mv.vlan = vlan_id;
  1562. mv.mac_addr0 = addr[0];
  1563. mv.mac_addr1 = addr[1];
  1564. mv.mac_addr2 = addr[2];
  1565. mv.mac_addr3 = addr[3];
  1566. mv.mac_addr4 = addr[4];
  1567. mv.mac_addr5 = addr[5];
  1568. buf = &cmd.req.arg[2];
  1569. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1570. err = qlcnic_issue_cmd(adapter, &cmd);
  1571. if (err)
  1572. dev_err(&adapter->pdev->dev,
  1573. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1574. ((op == 1) ? "add " : "delete "), err);
  1575. qlcnic_free_mbx_args(&cmd);
  1576. return err;
  1577. }
  1578. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1579. u16 vlan_id)
  1580. {
  1581. u8 mac[ETH_ALEN];
  1582. memcpy(&mac, addr, ETH_ALEN);
  1583. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1584. }
  1585. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1586. u8 type, struct qlcnic_cmd_args *cmd)
  1587. {
  1588. switch (type) {
  1589. case QLCNIC_SET_STATION_MAC:
  1590. case QLCNIC_SET_FAC_DEF_MAC:
  1591. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1592. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1593. break;
  1594. }
  1595. cmd->req.arg[1] = type;
  1596. }
  1597. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1598. {
  1599. int err, i;
  1600. struct qlcnic_cmd_args cmd;
  1601. u32 mac_low, mac_high;
  1602. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1603. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1604. err = qlcnic_issue_cmd(adapter, &cmd);
  1605. if (err == QLCNIC_RCODE_SUCCESS) {
  1606. mac_low = cmd.rsp.arg[1];
  1607. mac_high = cmd.rsp.arg[2];
  1608. for (i = 0; i < 2; i++)
  1609. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1610. for (i = 2; i < 6; i++)
  1611. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1612. } else {
  1613. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1614. err);
  1615. err = -EIO;
  1616. }
  1617. qlcnic_free_mbx_args(&cmd);
  1618. return err;
  1619. }
  1620. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1621. {
  1622. int err;
  1623. u32 temp;
  1624. struct qlcnic_cmd_args cmd;
  1625. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1626. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1627. return;
  1628. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1629. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1630. cmd.req.arg[3] = coal->flag;
  1631. temp = coal->rx_time_us << 16;
  1632. cmd.req.arg[2] = coal->rx_packets | temp;
  1633. err = qlcnic_issue_cmd(adapter, &cmd);
  1634. if (err != QLCNIC_RCODE_SUCCESS)
  1635. dev_info(&adapter->pdev->dev,
  1636. "Failed to send interrupt coalescence parameters\n");
  1637. qlcnic_free_mbx_args(&cmd);
  1638. }
  1639. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1640. u32 data[])
  1641. {
  1642. u8 link_status, duplex;
  1643. /* link speed */
  1644. link_status = LSB(data[3]) & 1;
  1645. adapter->ahw->link_speed = MSW(data[2]);
  1646. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1647. adapter->ahw->module_type = MSB(LSW(data[3]));
  1648. duplex = LSB(MSW(data[3]));
  1649. if (duplex)
  1650. adapter->ahw->link_duplex = DUPLEX_FULL;
  1651. else
  1652. adapter->ahw->link_duplex = DUPLEX_HALF;
  1653. adapter->ahw->has_link_events = 1;
  1654. qlcnic_advert_link_change(adapter, link_status);
  1655. }
  1656. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1657. {
  1658. struct qlcnic_adapter *adapter = data;
  1659. unsigned long flags;
  1660. u32 mask, resp, event;
  1661. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1662. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1663. if (!(resp & QLCNIC_SET_OWNER))
  1664. goto out;
  1665. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1666. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1667. qlcnic_83xx_process_aen(adapter);
  1668. out:
  1669. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1670. writel(0, adapter->ahw->pci_base0 + mask);
  1671. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1672. return IRQ_HANDLED;
  1673. }
  1674. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1675. {
  1676. int err = -EIO;
  1677. struct qlcnic_cmd_args cmd;
  1678. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1679. dev_err(&adapter->pdev->dev,
  1680. "%s: Error, invoked by non management func\n",
  1681. __func__);
  1682. return err;
  1683. }
  1684. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1685. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1686. err = qlcnic_issue_cmd(adapter, &cmd);
  1687. if (err != QLCNIC_RCODE_SUCCESS) {
  1688. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1689. err);
  1690. err = -EIO;
  1691. }
  1692. qlcnic_free_mbx_args(&cmd);
  1693. return err;
  1694. }
  1695. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1696. struct qlcnic_info *nic)
  1697. {
  1698. int i, err = -EIO;
  1699. struct qlcnic_cmd_args cmd;
  1700. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1701. dev_err(&adapter->pdev->dev,
  1702. "%s: Error, invoked by non management func\n",
  1703. __func__);
  1704. return err;
  1705. }
  1706. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1707. cmd.req.arg[1] = (nic->pci_func << 16);
  1708. cmd.req.arg[2] = 0x1 << 16;
  1709. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1710. cmd.req.arg[4] = nic->capabilities;
  1711. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1712. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1713. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1714. for (i = 8; i < 32; i++)
  1715. cmd.req.arg[i] = 0;
  1716. err = qlcnic_issue_cmd(adapter, &cmd);
  1717. if (err != QLCNIC_RCODE_SUCCESS) {
  1718. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1719. err);
  1720. err = -EIO;
  1721. }
  1722. qlcnic_free_mbx_args(&cmd);
  1723. return err;
  1724. }
  1725. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1726. struct qlcnic_info *npar_info, u8 func_id)
  1727. {
  1728. int err;
  1729. u32 temp;
  1730. u8 op = 0;
  1731. struct qlcnic_cmd_args cmd;
  1732. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1733. if (func_id != adapter->ahw->pci_func) {
  1734. temp = func_id << 16;
  1735. cmd.req.arg[1] = op | BIT_31 | temp;
  1736. } else {
  1737. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1738. }
  1739. err = qlcnic_issue_cmd(adapter, &cmd);
  1740. if (err) {
  1741. dev_info(&adapter->pdev->dev,
  1742. "Failed to get nic info %d\n", err);
  1743. goto out;
  1744. }
  1745. npar_info->op_type = cmd.rsp.arg[1];
  1746. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1747. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1748. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1749. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1750. npar_info->capabilities = cmd.rsp.arg[4];
  1751. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1752. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1753. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1754. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1755. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1756. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1757. if (cmd.rsp.arg[8] & 0x1)
  1758. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1759. if (cmd.rsp.arg[8] & 0x10000) {
  1760. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1761. npar_info->max_linkspeed_reg_offset = temp;
  1762. }
  1763. out:
  1764. qlcnic_free_mbx_args(&cmd);
  1765. return err;
  1766. }
  1767. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1768. struct qlcnic_pci_info *pci_info)
  1769. {
  1770. int i, err = 0, j = 0;
  1771. u32 temp;
  1772. struct qlcnic_cmd_args cmd;
  1773. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1774. err = qlcnic_issue_cmd(adapter, &cmd);
  1775. adapter->ahw->act_pci_func = 0;
  1776. if (err == QLCNIC_RCODE_SUCCESS) {
  1777. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1778. dev_info(&adapter->pdev->dev,
  1779. "%s: total functions = %d\n",
  1780. __func__, pci_info->func_count);
  1781. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1782. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1783. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1784. i++;
  1785. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1786. if (pci_info->type == QLCNIC_TYPE_NIC)
  1787. adapter->ahw->act_pci_func++;
  1788. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1789. pci_info->default_port = temp;
  1790. i++;
  1791. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1792. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1793. pci_info->tx_max_bw = temp;
  1794. i = i + 2;
  1795. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1796. i++;
  1797. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1798. i = i + 3;
  1799. dev_info(&adapter->pdev->dev, "%s:\n"
  1800. "\tid = %d active = %d type = %d\n"
  1801. "\tport = %d min bw = %d max bw = %d\n"
  1802. "\tmac_addr = %pM\n", __func__,
  1803. pci_info->id, pci_info->active, pci_info->type,
  1804. pci_info->default_port, pci_info->tx_min_bw,
  1805. pci_info->tx_max_bw, pci_info->mac);
  1806. }
  1807. } else {
  1808. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1809. err);
  1810. err = -EIO;
  1811. }
  1812. qlcnic_free_mbx_args(&cmd);
  1813. return err;
  1814. }
  1815. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1816. {
  1817. int i, index, err;
  1818. u8 max_ints;
  1819. u32 val, temp, type;
  1820. struct qlcnic_cmd_args cmd;
  1821. max_ints = adapter->ahw->num_msix - 1;
  1822. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1823. cmd.req.arg[1] = max_ints;
  1824. if (qlcnic_sriov_vf_check(adapter))
  1825. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1826. for (i = 0, index = 2; i < max_ints; i++) {
  1827. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1828. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1829. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1830. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1831. cmd.req.arg[index++] = val;
  1832. }
  1833. err = qlcnic_issue_cmd(adapter, &cmd);
  1834. if (err) {
  1835. dev_err(&adapter->pdev->dev,
  1836. "Failed to configure interrupts 0x%x\n", err);
  1837. goto out;
  1838. }
  1839. max_ints = cmd.rsp.arg[1];
  1840. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1841. val = cmd.rsp.arg[index];
  1842. if (LSB(val)) {
  1843. dev_info(&adapter->pdev->dev,
  1844. "Can't configure interrupt %d\n",
  1845. adapter->ahw->intr_tbl[i].id);
  1846. continue;
  1847. }
  1848. if (op_type) {
  1849. adapter->ahw->intr_tbl[i].id = MSW(val);
  1850. adapter->ahw->intr_tbl[i].enabled = 1;
  1851. temp = cmd.rsp.arg[index + 1];
  1852. adapter->ahw->intr_tbl[i].src = temp;
  1853. } else {
  1854. adapter->ahw->intr_tbl[i].id = i;
  1855. adapter->ahw->intr_tbl[i].enabled = 0;
  1856. adapter->ahw->intr_tbl[i].src = 0;
  1857. }
  1858. }
  1859. out:
  1860. qlcnic_free_mbx_args(&cmd);
  1861. return err;
  1862. }
  1863. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1864. {
  1865. int id, timeout = 0;
  1866. u32 status = 0;
  1867. while (status == 0) {
  1868. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1869. if (status)
  1870. break;
  1871. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1872. id = QLC_SHARED_REG_RD32(adapter,
  1873. QLCNIC_FLASH_LOCK_OWNER);
  1874. dev_err(&adapter->pdev->dev,
  1875. "%s: failed, lock held by %d\n", __func__, id);
  1876. return -EIO;
  1877. }
  1878. usleep_range(1000, 2000);
  1879. }
  1880. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1881. return 0;
  1882. }
  1883. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1884. {
  1885. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1886. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1887. }
  1888. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1889. u32 flash_addr, u8 *p_data,
  1890. int count)
  1891. {
  1892. int i, ret;
  1893. u32 word, range, flash_offset, addr = flash_addr;
  1894. ulong indirect_add, direct_window;
  1895. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1896. if (addr & 0x3) {
  1897. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1898. return -EIO;
  1899. }
  1900. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1901. (addr));
  1902. range = flash_offset + (count * sizeof(u32));
  1903. /* Check if data is spread across multiple sectors */
  1904. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1905. /* Multi sector read */
  1906. for (i = 0; i < count; i++) {
  1907. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1908. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1909. indirect_add);
  1910. if (ret == -EIO)
  1911. return -EIO;
  1912. word = ret;
  1913. *(u32 *)p_data = word;
  1914. p_data = p_data + 4;
  1915. addr = addr + 4;
  1916. flash_offset = flash_offset + 4;
  1917. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1918. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1919. /* This write is needed once for each sector */
  1920. qlcnic_83xx_wrt_reg_indirect(adapter,
  1921. direct_window,
  1922. (addr));
  1923. flash_offset = 0;
  1924. }
  1925. }
  1926. } else {
  1927. /* Single sector read */
  1928. for (i = 0; i < count; i++) {
  1929. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1930. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1931. indirect_add);
  1932. if (ret == -EIO)
  1933. return -EIO;
  1934. word = ret;
  1935. *(u32 *)p_data = word;
  1936. p_data = p_data + 4;
  1937. addr = addr + 4;
  1938. }
  1939. }
  1940. return 0;
  1941. }
  1942. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1943. {
  1944. u32 status;
  1945. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1946. do {
  1947. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1948. QLC_83XX_FLASH_STATUS);
  1949. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1950. QLC_83XX_FLASH_STATUS_READY)
  1951. break;
  1952. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1953. } while (--retries);
  1954. if (!retries)
  1955. return -EIO;
  1956. return 0;
  1957. }
  1958. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  1959. {
  1960. int ret;
  1961. u32 cmd;
  1962. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1963. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1964. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1965. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1966. adapter->ahw->fdt.write_enable_bits);
  1967. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1968. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1969. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1970. if (ret)
  1971. return -EIO;
  1972. return 0;
  1973. }
  1974. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  1975. {
  1976. int ret;
  1977. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1978. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  1979. adapter->ahw->fdt.write_statusreg_cmd));
  1980. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1981. adapter->ahw->fdt.write_disable_bits);
  1982. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1983. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1984. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1985. if (ret)
  1986. return -EIO;
  1987. return 0;
  1988. }
  1989. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  1990. {
  1991. int ret, mfg_id;
  1992. if (qlcnic_83xx_lock_flash(adapter))
  1993. return -EIO;
  1994. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1995. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  1996. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1997. QLC_83XX_FLASH_READ_CTRL);
  1998. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1999. if (ret) {
  2000. qlcnic_83xx_unlock_flash(adapter);
  2001. return -EIO;
  2002. }
  2003. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2004. if (mfg_id == -EIO)
  2005. return -EIO;
  2006. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2007. qlcnic_83xx_unlock_flash(adapter);
  2008. return 0;
  2009. }
  2010. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2011. {
  2012. int count, fdt_size, ret = 0;
  2013. fdt_size = sizeof(struct qlcnic_fdt);
  2014. count = fdt_size / sizeof(u32);
  2015. if (qlcnic_83xx_lock_flash(adapter))
  2016. return -EIO;
  2017. memset(&adapter->ahw->fdt, 0, fdt_size);
  2018. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2019. (u8 *)&adapter->ahw->fdt,
  2020. count);
  2021. qlcnic_83xx_unlock_flash(adapter);
  2022. return ret;
  2023. }
  2024. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2025. u32 sector_start_addr)
  2026. {
  2027. u32 reversed_addr, addr1, addr2, cmd;
  2028. int ret = -EIO;
  2029. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2030. return -EIO;
  2031. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2032. ret = qlcnic_83xx_enable_flash_write(adapter);
  2033. if (ret) {
  2034. qlcnic_83xx_unlock_flash(adapter);
  2035. dev_err(&adapter->pdev->dev,
  2036. "%s failed at %d\n",
  2037. __func__, __LINE__);
  2038. return ret;
  2039. }
  2040. }
  2041. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2042. if (ret) {
  2043. qlcnic_83xx_unlock_flash(adapter);
  2044. dev_err(&adapter->pdev->dev,
  2045. "%s: failed at %d\n", __func__, __LINE__);
  2046. return -EIO;
  2047. }
  2048. addr1 = (sector_start_addr & 0xFF) << 16;
  2049. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2050. reversed_addr = addr1 | addr2;
  2051. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2052. reversed_addr);
  2053. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2054. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2055. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2056. else
  2057. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2058. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2059. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2060. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2061. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2062. if (ret) {
  2063. qlcnic_83xx_unlock_flash(adapter);
  2064. dev_err(&adapter->pdev->dev,
  2065. "%s: failed at %d\n", __func__, __LINE__);
  2066. return -EIO;
  2067. }
  2068. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2069. ret = qlcnic_83xx_disable_flash_write(adapter);
  2070. if (ret) {
  2071. qlcnic_83xx_unlock_flash(adapter);
  2072. dev_err(&adapter->pdev->dev,
  2073. "%s: failed at %d\n", __func__, __LINE__);
  2074. return ret;
  2075. }
  2076. }
  2077. qlcnic_83xx_unlock_flash(adapter);
  2078. return 0;
  2079. }
  2080. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2081. u32 *p_data)
  2082. {
  2083. int ret = -EIO;
  2084. u32 addr1 = 0x00800000 | (addr >> 2);
  2085. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2086. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2087. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2088. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2089. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2090. if (ret) {
  2091. dev_err(&adapter->pdev->dev,
  2092. "%s: failed at %d\n", __func__, __LINE__);
  2093. return -EIO;
  2094. }
  2095. return 0;
  2096. }
  2097. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2098. u32 *p_data, int count)
  2099. {
  2100. u32 temp;
  2101. int ret = -EIO;
  2102. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2103. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2104. dev_err(&adapter->pdev->dev,
  2105. "%s: Invalid word count\n", __func__);
  2106. return -EIO;
  2107. }
  2108. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2109. QLC_83XX_FLASH_SPI_CONTROL);
  2110. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2111. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2112. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2113. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2114. /* First DWORD write */
  2115. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2116. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2117. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2118. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2119. if (ret) {
  2120. dev_err(&adapter->pdev->dev,
  2121. "%s: failed at %d\n", __func__, __LINE__);
  2122. return -EIO;
  2123. }
  2124. count--;
  2125. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2126. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2127. /* Second to N-1 DWORD writes */
  2128. while (count != 1) {
  2129. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2130. *p_data++);
  2131. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2132. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2133. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2134. if (ret) {
  2135. dev_err(&adapter->pdev->dev,
  2136. "%s: failed at %d\n", __func__, __LINE__);
  2137. return -EIO;
  2138. }
  2139. count--;
  2140. }
  2141. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2142. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2143. (addr >> 2));
  2144. /* Last DWORD write */
  2145. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2146. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2147. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2148. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2149. if (ret) {
  2150. dev_err(&adapter->pdev->dev,
  2151. "%s: failed at %d\n", __func__, __LINE__);
  2152. return -EIO;
  2153. }
  2154. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2155. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2156. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2157. __func__, __LINE__);
  2158. /* Operation failed, clear error bit */
  2159. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2160. QLC_83XX_FLASH_SPI_CONTROL);
  2161. qlcnic_83xx_wrt_reg_indirect(adapter,
  2162. QLC_83XX_FLASH_SPI_CONTROL,
  2163. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2164. }
  2165. return 0;
  2166. }
  2167. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2168. {
  2169. u32 val, id;
  2170. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2171. /* Check if recovery need to be performed by the calling function */
  2172. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2173. val = val & ~0x3F;
  2174. val = val | ((adapter->portnum << 2) |
  2175. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2176. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2177. dev_info(&adapter->pdev->dev,
  2178. "%s: lock recovery initiated\n", __func__);
  2179. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2180. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2181. id = ((val >> 2) & 0xF);
  2182. if (id == adapter->portnum) {
  2183. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2184. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2185. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2186. /* Force release the lock */
  2187. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2188. /* Clear recovery bits */
  2189. val = val & ~0x3F;
  2190. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2191. dev_info(&adapter->pdev->dev,
  2192. "%s: lock recovery completed\n", __func__);
  2193. } else {
  2194. dev_info(&adapter->pdev->dev,
  2195. "%s: func %d to resume lock recovery process\n",
  2196. __func__, id);
  2197. }
  2198. } else {
  2199. dev_info(&adapter->pdev->dev,
  2200. "%s: lock recovery initiated by other functions\n",
  2201. __func__);
  2202. }
  2203. }
  2204. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2205. {
  2206. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2207. int max_attempt = 0;
  2208. while (status == 0) {
  2209. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2210. if (status)
  2211. break;
  2212. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2213. i++;
  2214. if (i == 1)
  2215. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2216. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2217. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2218. if (val == temp) {
  2219. id = val & 0xFF;
  2220. dev_info(&adapter->pdev->dev,
  2221. "%s: lock to be recovered from %d\n",
  2222. __func__, id);
  2223. qlcnic_83xx_recover_driver_lock(adapter);
  2224. i = 0;
  2225. max_attempt++;
  2226. } else {
  2227. dev_err(&adapter->pdev->dev,
  2228. "%s: failed to get lock\n", __func__);
  2229. return -EIO;
  2230. }
  2231. }
  2232. /* Force exit from while loop after few attempts */
  2233. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2234. dev_err(&adapter->pdev->dev,
  2235. "%s: failed to get lock\n", __func__);
  2236. return -EIO;
  2237. }
  2238. }
  2239. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2240. lock_alive_counter = val >> 8;
  2241. lock_alive_counter++;
  2242. val = lock_alive_counter << 8 | adapter->portnum;
  2243. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2244. return 0;
  2245. }
  2246. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2247. {
  2248. u32 val, lock_alive_counter, id;
  2249. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2250. id = val & 0xFF;
  2251. lock_alive_counter = val >> 8;
  2252. if (id != adapter->portnum)
  2253. dev_err(&adapter->pdev->dev,
  2254. "%s:Warning func %d is unlocking lock owned by %d\n",
  2255. __func__, adapter->portnum, id);
  2256. val = (lock_alive_counter << 8) | 0xFF;
  2257. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2258. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2259. }
  2260. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2261. u32 *data, u32 count)
  2262. {
  2263. int i, j, ret = 0;
  2264. u32 temp;
  2265. /* Check alignment */
  2266. if (addr & 0xF)
  2267. return -EIO;
  2268. mutex_lock(&adapter->ahw->mem_lock);
  2269. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2270. for (i = 0; i < count; i++, addr += 16) {
  2271. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2272. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2273. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2274. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2275. mutex_unlock(&adapter->ahw->mem_lock);
  2276. return -EIO;
  2277. }
  2278. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2279. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2280. *data++);
  2281. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2282. *data++);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2284. *data++);
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2286. *data++);
  2287. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2288. QLCNIC_TA_WRITE_ENABLE);
  2289. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2290. QLCNIC_TA_WRITE_START);
  2291. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2292. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2293. QLCNIC_MS_CTRL);
  2294. if ((temp & TA_CTL_BUSY) == 0)
  2295. break;
  2296. }
  2297. /* Status check failure */
  2298. if (j >= MAX_CTL_CHECK) {
  2299. printk_ratelimited(KERN_WARNING
  2300. "MS memory write failed\n");
  2301. mutex_unlock(&adapter->ahw->mem_lock);
  2302. return -EIO;
  2303. }
  2304. }
  2305. mutex_unlock(&adapter->ahw->mem_lock);
  2306. return ret;
  2307. }
  2308. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2309. u8 *p_data, int count)
  2310. {
  2311. int i, ret;
  2312. u32 word, addr = flash_addr;
  2313. ulong indirect_addr;
  2314. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2315. return -EIO;
  2316. if (addr & 0x3) {
  2317. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2318. qlcnic_83xx_unlock_flash(adapter);
  2319. return -EIO;
  2320. }
  2321. for (i = 0; i < count; i++) {
  2322. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2323. QLC_83XX_FLASH_DIRECT_WINDOW,
  2324. (addr))) {
  2325. qlcnic_83xx_unlock_flash(adapter);
  2326. return -EIO;
  2327. }
  2328. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2329. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2330. indirect_addr);
  2331. if (ret == -EIO)
  2332. return -EIO;
  2333. word = ret;
  2334. *(u32 *)p_data = word;
  2335. p_data = p_data + 4;
  2336. addr = addr + 4;
  2337. }
  2338. qlcnic_83xx_unlock_flash(adapter);
  2339. return 0;
  2340. }
  2341. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2342. {
  2343. u8 pci_func;
  2344. int err;
  2345. u32 config = 0, state;
  2346. struct qlcnic_cmd_args cmd;
  2347. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2348. if (qlcnic_sriov_vf_check(adapter))
  2349. pci_func = adapter->portnum;
  2350. else
  2351. pci_func = ahw->pci_func;
  2352. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2353. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2354. dev_info(&adapter->pdev->dev, "link state down\n");
  2355. return config;
  2356. }
  2357. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2358. err = qlcnic_issue_cmd(adapter, &cmd);
  2359. if (err) {
  2360. dev_info(&adapter->pdev->dev,
  2361. "Get Link Status Command failed: 0x%x\n", err);
  2362. goto out;
  2363. } else {
  2364. config = cmd.rsp.arg[1];
  2365. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2366. case QLC_83XX_10M_LINK:
  2367. ahw->link_speed = SPEED_10;
  2368. break;
  2369. case QLC_83XX_100M_LINK:
  2370. ahw->link_speed = SPEED_100;
  2371. break;
  2372. case QLC_83XX_1G_LINK:
  2373. ahw->link_speed = SPEED_1000;
  2374. break;
  2375. case QLC_83XX_10G_LINK:
  2376. ahw->link_speed = SPEED_10000;
  2377. break;
  2378. default:
  2379. ahw->link_speed = 0;
  2380. break;
  2381. }
  2382. config = cmd.rsp.arg[3];
  2383. if (config & 1)
  2384. err = 1;
  2385. }
  2386. out:
  2387. qlcnic_free_mbx_args(&cmd);
  2388. return config;
  2389. }
  2390. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2391. {
  2392. u32 config = 0;
  2393. int status = 0;
  2394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2395. /* Get port configuration info */
  2396. status = qlcnic_83xx_get_port_info(adapter);
  2397. /* Get Link Status related info */
  2398. config = qlcnic_83xx_test_link(adapter);
  2399. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2400. /* hard code until there is a way to get it from flash */
  2401. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2402. return status;
  2403. }
  2404. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2405. struct ethtool_cmd *ecmd)
  2406. {
  2407. int status = 0;
  2408. u32 config = adapter->ahw->port_config;
  2409. if (ecmd->autoneg)
  2410. adapter->ahw->port_config |= BIT_15;
  2411. switch (ethtool_cmd_speed(ecmd)) {
  2412. case SPEED_10:
  2413. adapter->ahw->port_config |= BIT_8;
  2414. break;
  2415. case SPEED_100:
  2416. adapter->ahw->port_config |= BIT_9;
  2417. break;
  2418. case SPEED_1000:
  2419. adapter->ahw->port_config |= BIT_10;
  2420. break;
  2421. case SPEED_10000:
  2422. adapter->ahw->port_config |= BIT_11;
  2423. break;
  2424. default:
  2425. return -EINVAL;
  2426. }
  2427. status = qlcnic_83xx_set_port_config(adapter);
  2428. if (status) {
  2429. dev_info(&adapter->pdev->dev,
  2430. "Faild to Set Link Speed and autoneg.\n");
  2431. adapter->ahw->port_config = config;
  2432. }
  2433. return status;
  2434. }
  2435. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2436. u64 *data, int index)
  2437. {
  2438. u32 low, hi;
  2439. u64 val;
  2440. low = cmd->rsp.arg[index];
  2441. hi = cmd->rsp.arg[index + 1];
  2442. val = (((u64) low) | (((u64) hi) << 32));
  2443. *data++ = val;
  2444. return data;
  2445. }
  2446. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2447. struct qlcnic_cmd_args *cmd, u64 *data,
  2448. int type, int *ret)
  2449. {
  2450. int err, k, total_regs;
  2451. *ret = 0;
  2452. err = qlcnic_issue_cmd(adapter, cmd);
  2453. if (err != QLCNIC_RCODE_SUCCESS) {
  2454. dev_info(&adapter->pdev->dev,
  2455. "Error in get statistics mailbox command\n");
  2456. *ret = -EIO;
  2457. return data;
  2458. }
  2459. total_regs = cmd->rsp.num;
  2460. switch (type) {
  2461. case QLC_83XX_STAT_MAC:
  2462. /* fill in MAC tx counters */
  2463. for (k = 2; k < 28; k += 2)
  2464. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2465. /* skip 24 bytes of reserved area */
  2466. /* fill in MAC rx counters */
  2467. for (k += 6; k < 60; k += 2)
  2468. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2469. /* skip 24 bytes of reserved area */
  2470. /* fill in MAC rx frame stats */
  2471. for (k += 6; k < 80; k += 2)
  2472. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2473. break;
  2474. case QLC_83XX_STAT_RX:
  2475. for (k = 2; k < 8; k += 2)
  2476. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2477. /* skip 8 bytes of reserved data */
  2478. for (k += 2; k < 24; k += 2)
  2479. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2480. /* skip 8 bytes containing RE1FBQ error data */
  2481. for (k += 2; k < total_regs; k += 2)
  2482. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2483. break;
  2484. case QLC_83XX_STAT_TX:
  2485. for (k = 2; k < 10; k += 2)
  2486. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2487. /* skip 8 bytes of reserved data */
  2488. for (k += 2; k < total_regs; k += 2)
  2489. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2490. break;
  2491. default:
  2492. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2493. *ret = -EIO;
  2494. }
  2495. return data;
  2496. }
  2497. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2498. {
  2499. struct qlcnic_cmd_args cmd;
  2500. int ret = 0;
  2501. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2502. /* Get Tx stats */
  2503. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2504. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2505. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2506. QLC_83XX_STAT_TX, &ret);
  2507. if (ret) {
  2508. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2509. goto out;
  2510. }
  2511. /* Get MAC stats */
  2512. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2513. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2514. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2515. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2516. QLC_83XX_STAT_MAC, &ret);
  2517. if (ret) {
  2518. dev_info(&adapter->pdev->dev,
  2519. "Error getting Rx stats\n");
  2520. goto out;
  2521. }
  2522. /* Get Rx stats */
  2523. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2524. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2525. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2526. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2527. QLC_83XX_STAT_RX, &ret);
  2528. if (ret)
  2529. dev_info(&adapter->pdev->dev,
  2530. "Error getting Tx stats\n");
  2531. out:
  2532. qlcnic_free_mbx_args(&cmd);
  2533. }
  2534. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2535. {
  2536. u32 major, minor, sub;
  2537. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2538. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2539. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2540. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2541. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2542. __func__);
  2543. return 1;
  2544. }
  2545. return 0;
  2546. }
  2547. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2548. {
  2549. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2550. sizeof(adapter->ahw->ext_reg_tbl)) +
  2551. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2552. sizeof(adapter->ahw->reg_tbl));
  2553. }
  2554. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2555. {
  2556. int i, j = 0;
  2557. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2558. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2559. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2560. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2561. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2562. return i;
  2563. }
  2564. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2565. {
  2566. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2567. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2568. struct qlcnic_cmd_args cmd;
  2569. u32 data;
  2570. u16 intrpt_id, id;
  2571. u8 val;
  2572. int ret, max_sds_rings = adapter->max_sds_rings;
  2573. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2574. return -EIO;
  2575. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2576. if (ret)
  2577. goto fail_diag_irq;
  2578. ahw->diag_cnt = 0;
  2579. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2580. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2581. intrpt_id = ahw->intr_tbl[0].id;
  2582. else
  2583. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2584. cmd.req.arg[1] = 1;
  2585. cmd.req.arg[2] = intrpt_id;
  2586. cmd.req.arg[3] = BIT_0;
  2587. ret = qlcnic_issue_cmd(adapter, &cmd);
  2588. data = cmd.rsp.arg[2];
  2589. id = LSW(data);
  2590. val = LSB(MSW(data));
  2591. if (id != intrpt_id)
  2592. dev_info(&adapter->pdev->dev,
  2593. "Interrupt generated: 0x%x, requested:0x%x\n",
  2594. id, intrpt_id);
  2595. if (val)
  2596. dev_err(&adapter->pdev->dev,
  2597. "Interrupt test error: 0x%x\n", val);
  2598. if (ret)
  2599. goto done;
  2600. msleep(20);
  2601. ret = !ahw->diag_cnt;
  2602. done:
  2603. qlcnic_free_mbx_args(&cmd);
  2604. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2605. fail_diag_irq:
  2606. adapter->max_sds_rings = max_sds_rings;
  2607. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2608. return ret;
  2609. }
  2610. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2611. struct ethtool_pauseparam *pause)
  2612. {
  2613. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2614. int status = 0;
  2615. u32 config;
  2616. status = qlcnic_83xx_get_port_config(adapter);
  2617. if (status) {
  2618. dev_err(&adapter->pdev->dev,
  2619. "%s: Get Pause Config failed\n", __func__);
  2620. return;
  2621. }
  2622. config = ahw->port_config;
  2623. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2624. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2625. pause->tx_pause = 1;
  2626. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2627. pause->rx_pause = 1;
  2628. }
  2629. if (QLC_83XX_AUTONEG(config))
  2630. pause->autoneg = 1;
  2631. }
  2632. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2633. struct ethtool_pauseparam *pause)
  2634. {
  2635. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2636. int status = 0;
  2637. u32 config;
  2638. status = qlcnic_83xx_get_port_config(adapter);
  2639. if (status) {
  2640. dev_err(&adapter->pdev->dev,
  2641. "%s: Get Pause Config failed.\n", __func__);
  2642. return status;
  2643. }
  2644. config = ahw->port_config;
  2645. if (ahw->port_type == QLCNIC_GBE) {
  2646. if (pause->autoneg)
  2647. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2648. if (!pause->autoneg)
  2649. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2650. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2651. return -EOPNOTSUPP;
  2652. }
  2653. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2654. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2655. if (pause->rx_pause && pause->tx_pause) {
  2656. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2657. } else if (pause->rx_pause && !pause->tx_pause) {
  2658. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2659. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2660. } else if (pause->tx_pause && !pause->rx_pause) {
  2661. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2662. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2663. } else if (!pause->rx_pause && !pause->tx_pause) {
  2664. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2665. }
  2666. status = qlcnic_83xx_set_port_config(adapter);
  2667. if (status) {
  2668. dev_err(&adapter->pdev->dev,
  2669. "%s: Set Pause Config failed.\n", __func__);
  2670. ahw->port_config = config;
  2671. }
  2672. return status;
  2673. }
  2674. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2675. {
  2676. int ret;
  2677. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2678. QLC_83XX_FLASH_OEM_READ_SIG);
  2679. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2680. QLC_83XX_FLASH_READ_CTRL);
  2681. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2682. if (ret)
  2683. return -EIO;
  2684. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2685. return ret & 0xFF;
  2686. }
  2687. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2688. {
  2689. int status;
  2690. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2691. if (status == -EIO) {
  2692. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2693. __func__);
  2694. return 1;
  2695. }
  2696. return 0;
  2697. }