at91sam9g45.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <asm/system_misc.h>
  18. #include <mach/at91sam9g45.h>
  19. #include <mach/at91_aic.h>
  20. #include <mach/at91_pmc.h>
  21. #include <mach/cpu.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. #include "sam9_smc.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioC_clk = {
  43. .name = "pioC_clk",
  44. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk pioDE_clk = {
  48. .name = "pioDE_clk",
  49. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk trng_clk = {
  53. .name = "trng_clk",
  54. .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart0_clk = {
  58. .name = "usart0_clk",
  59. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart1_clk = {
  63. .name = "usart1_clk",
  64. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart2_clk = {
  68. .name = "usart2_clk",
  69. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart3_clk = {
  73. .name = "usart3_clk",
  74. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk mmc0_clk = {
  78. .name = "mci0_clk",
  79. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk twi0_clk = {
  83. .name = "twi0_clk",
  84. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk twi1_clk = {
  88. .name = "twi1_clk",
  89. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk spi0_clk = {
  93. .name = "spi0_clk",
  94. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk spi1_clk = {
  98. .name = "spi1_clk",
  99. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ssc0_clk = {
  103. .name = "ssc0_clk",
  104. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk ssc1_clk = {
  108. .name = "ssc1_clk",
  109. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk tcb0_clk = {
  113. .name = "tcb0_clk",
  114. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk pwm_clk = {
  118. .name = "pwm_clk",
  119. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk tsc_clk = {
  123. .name = "tsc_clk",
  124. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk dma_clk = {
  128. .name = "dma_clk",
  129. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk uhphs_clk = {
  133. .name = "uhphs_clk",
  134. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk lcdc_clk = {
  138. .name = "lcdc_clk",
  139. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk ac97_clk = {
  143. .name = "ac97_clk",
  144. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk macb_clk = {
  148. .name = "pclk",
  149. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk isi_clk = {
  153. .name = "isi_clk",
  154. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk udphs_clk = {
  158. .name = "udphs_clk",
  159. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  160. .type = CLK_TYPE_PERIPHERAL,
  161. };
  162. static struct clk mmc1_clk = {
  163. .name = "mci1_clk",
  164. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  165. .type = CLK_TYPE_PERIPHERAL,
  166. };
  167. /* Video decoder clock - Only for sam9m10/sam9m11 */
  168. static struct clk vdec_clk = {
  169. .name = "vdec_clk",
  170. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  171. .type = CLK_TYPE_PERIPHERAL,
  172. };
  173. static struct clk adc_op_clk = {
  174. .name = "adc_op_clk",
  175. .type = CLK_TYPE_PERIPHERAL,
  176. .rate_hz = 13200000,
  177. };
  178. /* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */
  179. static struct clk aestdessha_clk = {
  180. .name = "aestdessha_clk",
  181. .pmc_mask = 1 << AT91SAM9G45_ID_AESTDESSHA,
  182. .type = CLK_TYPE_PERIPHERAL,
  183. };
  184. static struct clk *periph_clocks[] __initdata = {
  185. &pioA_clk,
  186. &pioB_clk,
  187. &pioC_clk,
  188. &pioDE_clk,
  189. &trng_clk,
  190. &usart0_clk,
  191. &usart1_clk,
  192. &usart2_clk,
  193. &usart3_clk,
  194. &mmc0_clk,
  195. &twi0_clk,
  196. &twi1_clk,
  197. &spi0_clk,
  198. &spi1_clk,
  199. &ssc0_clk,
  200. &ssc1_clk,
  201. &tcb0_clk,
  202. &pwm_clk,
  203. &tsc_clk,
  204. &dma_clk,
  205. &uhphs_clk,
  206. &lcdc_clk,
  207. &ac97_clk,
  208. &macb_clk,
  209. &isi_clk,
  210. &udphs_clk,
  211. &mmc1_clk,
  212. &adc_op_clk,
  213. &aestdessha_clk,
  214. // irq0
  215. };
  216. static struct clk_lookup periph_clocks_lookups[] = {
  217. /* One additional fake clock for macb_hclk */
  218. CLKDEV_CON_ID("hclk", &macb_clk),
  219. /* One additional fake clock for ohci */
  220. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  221. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  222. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  223. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  224. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  225. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  226. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  227. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  228. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  229. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  230. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk),
  231. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk),
  232. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  233. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  234. CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
  235. CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk),
  236. CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk),
  237. CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk),
  238. /* more usart lookup table for DT entries */
  239. CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
  240. CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
  241. CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
  242. CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
  243. CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
  244. /* more tc lookup table for DT entries */
  245. CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk),
  246. CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk),
  247. CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk),
  248. CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk),
  249. CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk),
  250. CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk),
  251. /* fake hclk clock */
  252. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
  253. CLKDEV_CON_ID("pioA", &pioA_clk),
  254. CLKDEV_CON_ID("pioB", &pioB_clk),
  255. CLKDEV_CON_ID("pioC", &pioC_clk),
  256. CLKDEV_CON_ID("pioD", &pioDE_clk),
  257. CLKDEV_CON_ID("pioE", &pioDE_clk),
  258. /* Fake adc clock */
  259. CLKDEV_CON_ID("adc_clk", &tsc_clk),
  260. };
  261. static struct clk_lookup usart_clocks_lookups[] = {
  262. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  263. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  264. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  265. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  266. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  267. };
  268. /*
  269. * The two programmable clocks.
  270. * You must configure pin multiplexing to bring these signals out.
  271. */
  272. static struct clk pck0 = {
  273. .name = "pck0",
  274. .pmc_mask = AT91_PMC_PCK0,
  275. .type = CLK_TYPE_PROGRAMMABLE,
  276. .id = 0,
  277. };
  278. static struct clk pck1 = {
  279. .name = "pck1",
  280. .pmc_mask = AT91_PMC_PCK1,
  281. .type = CLK_TYPE_PROGRAMMABLE,
  282. .id = 1,
  283. };
  284. static void __init at91sam9g45_register_clocks(void)
  285. {
  286. int i;
  287. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  288. clk_register(periph_clocks[i]);
  289. clkdev_add_table(periph_clocks_lookups,
  290. ARRAY_SIZE(periph_clocks_lookups));
  291. clkdev_add_table(usart_clocks_lookups,
  292. ARRAY_SIZE(usart_clocks_lookups));
  293. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  294. clk_register(&vdec_clk);
  295. clk_register(&pck0);
  296. clk_register(&pck1);
  297. }
  298. /* --------------------------------------------------------------------
  299. * GPIO
  300. * -------------------------------------------------------------------- */
  301. static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
  302. {
  303. .id = AT91SAM9G45_ID_PIOA,
  304. .regbase = AT91SAM9G45_BASE_PIOA,
  305. }, {
  306. .id = AT91SAM9G45_ID_PIOB,
  307. .regbase = AT91SAM9G45_BASE_PIOB,
  308. }, {
  309. .id = AT91SAM9G45_ID_PIOC,
  310. .regbase = AT91SAM9G45_BASE_PIOC,
  311. }, {
  312. .id = AT91SAM9G45_ID_PIODE,
  313. .regbase = AT91SAM9G45_BASE_PIOD,
  314. }, {
  315. .id = AT91SAM9G45_ID_PIODE,
  316. .regbase = AT91SAM9G45_BASE_PIOE,
  317. }
  318. };
  319. /* --------------------------------------------------------------------
  320. * AT91SAM9G45 processor initialization
  321. * -------------------------------------------------------------------- */
  322. static void __init at91sam9g45_map_io(void)
  323. {
  324. at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
  325. }
  326. static void __init at91sam9g45_ioremap_registers(void)
  327. {
  328. at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
  329. at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC);
  330. at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512);
  331. at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512);
  332. at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
  333. at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
  334. at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX);
  335. }
  336. static void __init at91sam9g45_initialize(void)
  337. {
  338. arm_pm_idle = at91sam9_idle;
  339. arm_pm_restart = at91sam9g45_restart;
  340. at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
  341. /* Register GPIO subsystem */
  342. at91_gpio_init(at91sam9g45_gpio, 5);
  343. }
  344. /* --------------------------------------------------------------------
  345. * Interrupt initialization
  346. * -------------------------------------------------------------------- */
  347. /*
  348. * The default interrupt priority levels (0 = lowest, 7 = highest).
  349. */
  350. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  351. 7, /* Advanced Interrupt Controller (FIQ) */
  352. 7, /* System Peripherals */
  353. 1, /* Parallel IO Controller A */
  354. 1, /* Parallel IO Controller B */
  355. 1, /* Parallel IO Controller C */
  356. 1, /* Parallel IO Controller D and E */
  357. 0,
  358. 5, /* USART 0 */
  359. 5, /* USART 1 */
  360. 5, /* USART 2 */
  361. 5, /* USART 3 */
  362. 0, /* Multimedia Card Interface 0 */
  363. 6, /* Two-Wire Interface 0 */
  364. 6, /* Two-Wire Interface 1 */
  365. 5, /* Serial Peripheral Interface 0 */
  366. 5, /* Serial Peripheral Interface 1 */
  367. 4, /* Serial Synchronous Controller 0 */
  368. 4, /* Serial Synchronous Controller 1 */
  369. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  370. 0, /* Pulse Width Modulation Controller */
  371. 0, /* Touch Screen Controller */
  372. 0, /* DMA Controller */
  373. 2, /* USB Host High Speed port */
  374. 3, /* LDC Controller */
  375. 5, /* AC97 Controller */
  376. 3, /* Ethernet */
  377. 0, /* Image Sensor Interface */
  378. 2, /* USB Device High speed port */
  379. 0, /* AESTDESSHA Crypto HW Accelerators */
  380. 0, /* Multimedia Card Interface 1 */
  381. 0,
  382. 0, /* Advanced Interrupt Controller (IRQ0) */
  383. };
  384. struct at91_init_soc __initdata at91sam9g45_soc = {
  385. .map_io = at91sam9g45_map_io,
  386. .default_irq_priority = at91sam9g45_default_irq_priority,
  387. .ioremap_registers = at91sam9g45_ioremap_registers,
  388. .register_clocks = at91sam9g45_register_clocks,
  389. .init = at91sam9g45_initialize,
  390. };