4965.h 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __il_4965_h__
  30. #define __il_4965_h__
  31. struct il_rx_queue;
  32. struct il_rx_buf;
  33. struct il_rx_pkt;
  34. struct il_tx_queue;
  35. struct il_rxon_context;
  36. /* configuration for the _4965 devices */
  37. extern struct il_cfg il4965_cfg;
  38. extern struct il_mod_params il4965_mod_params;
  39. extern struct ieee80211_ops il4965_hw_ops;
  40. /* tx queue */
  41. void il4965_free_tfds_in_queue(struct il_priv *il,
  42. int sta_id, int tid, int freed);
  43. /* RXON */
  44. void il4965_set_rxon_chain(struct il_priv *il,
  45. struct il_rxon_context *ctx);
  46. /* uCode */
  47. int il4965_verify_ucode(struct il_priv *il);
  48. /* lib */
  49. void il4965_check_abort_status(struct il_priv *il,
  50. u8 frame_count, u32 status);
  51. void il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq);
  52. int il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq);
  53. int il4965_hw_nic_init(struct il_priv *il);
  54. int il4965_dump_fh(struct il_priv *il, char **buf, bool display);
  55. /* rx */
  56. void il4965_rx_queue_restock(struct il_priv *il);
  57. void il4965_rx_replenish(struct il_priv *il);
  58. void il4965_rx_replenish_now(struct il_priv *il);
  59. void il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq);
  60. int il4965_rxq_stop(struct il_priv *il);
  61. int il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band);
  62. void il4965_hdl_rx(struct il_priv *il,
  63. struct il_rx_buf *rxb);
  64. void il4965_hdl_rx_phy(struct il_priv *il,
  65. struct il_rx_buf *rxb);
  66. void il4965_rx_handle(struct il_priv *il);
  67. /* tx */
  68. void il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq);
  69. int il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il,
  70. struct il_tx_queue *txq,
  71. dma_addr_t addr, u16 len, u8 reset, u8 pad);
  72. int il4965_hw_tx_queue_init(struct il_priv *il,
  73. struct il_tx_queue *txq);
  74. void il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  75. struct ieee80211_tx_info *info);
  76. int il4965_tx_skb(struct il_priv *il, struct sk_buff *skb);
  77. int il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  78. struct ieee80211_sta *sta, u16 tid, u16 *ssn);
  79. int il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  80. struct ieee80211_sta *sta, u16 tid);
  81. int il4965_txq_check_empty(struct il_priv *il,
  82. int sta_id, u8 tid, int txq_id);
  83. void il4965_hdl_compressed_ba(struct il_priv *il,
  84. struct il_rx_buf *rxb);
  85. int il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx);
  86. void il4965_hw_txq_ctx_free(struct il_priv *il);
  87. int il4965_txq_ctx_alloc(struct il_priv *il);
  88. void il4965_txq_ctx_reset(struct il_priv *il);
  89. void il4965_txq_ctx_stop(struct il_priv *il);
  90. void il4965_txq_set_sched(struct il_priv *il, u32 mask);
  91. /*
  92. * Acquire il->lock before calling this function !
  93. */
  94. void il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx);
  95. /**
  96. * il4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  97. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  98. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  99. *
  100. * NOTE: Acquire il->lock before calling this function !
  101. */
  102. void il4965_tx_queue_set_status(struct il_priv *il,
  103. struct il_tx_queue *txq,
  104. int tx_fifo_id, int scd_retry);
  105. u8 il4965_toggle_tx_ant(struct il_priv *il, u8 ant_idx, u8 valid);
  106. /* rx */
  107. void il4965_hdl_missed_beacon(struct il_priv *il,
  108. struct il_rx_buf *rxb);
  109. bool il4965_good_plcp_health(struct il_priv *il,
  110. struct il_rx_pkt *pkt);
  111. void il4965_hdl_stats(struct il_priv *il,
  112. struct il_rx_buf *rxb);
  113. void il4965_hdl_c_stats(struct il_priv *il,
  114. struct il_rx_buf *rxb);
  115. /* scan */
  116. int il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif);
  117. /* station mgmt */
  118. int il4965_manage_ibss_station(struct il_priv *il,
  119. struct ieee80211_vif *vif, bool add);
  120. /* hcmd */
  121. int il4965_send_beacon_cmd(struct il_priv *il);
  122. #ifdef CONFIG_IWLEGACY_DEBUG
  123. const char *il4965_get_tx_fail_reason(u32 status);
  124. #else
  125. static inline const char *
  126. il4965_get_tx_fail_reason(u32 status) { return ""; }
  127. #endif
  128. /* station management */
  129. int il4965_alloc_bcast_station(struct il_priv *il,
  130. struct il_rxon_context *ctx);
  131. int il4965_add_bssid_station(struct il_priv *il,
  132. struct il_rxon_context *ctx,
  133. const u8 *addr, u8 *sta_id_r);
  134. int il4965_remove_default_wep_key(struct il_priv *il,
  135. struct il_rxon_context *ctx,
  136. struct ieee80211_key_conf *key);
  137. int il4965_set_default_wep_key(struct il_priv *il,
  138. struct il_rxon_context *ctx,
  139. struct ieee80211_key_conf *key);
  140. int il4965_restore_default_wep_keys(struct il_priv *il,
  141. struct il_rxon_context *ctx);
  142. int il4965_set_dynamic_key(struct il_priv *il,
  143. struct il_rxon_context *ctx,
  144. struct ieee80211_key_conf *key, u8 sta_id);
  145. int il4965_remove_dynamic_key(struct il_priv *il,
  146. struct il_rxon_context *ctx,
  147. struct ieee80211_key_conf *key, u8 sta_id);
  148. void il4965_update_tkip_key(struct il_priv *il,
  149. struct il_rxon_context *ctx,
  150. struct ieee80211_key_conf *keyconf,
  151. struct ieee80211_sta *sta, u32 iv32, u16 *phase1key);
  152. int il4965_sta_tx_modify_enable_tid(struct il_priv *il,
  153. int sta_id, int tid);
  154. int il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta,
  155. int tid, u16 ssn);
  156. int il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta,
  157. int tid);
  158. void il4965_sta_modify_sleep_tx_count(struct il_priv *il,
  159. int sta_id, int cnt);
  160. int il4965_update_bcast_stations(struct il_priv *il);
  161. /* rate */
  162. static inline u8 il4965_hw_get_rate(__le32 rate_n_flags)
  163. {
  164. return le32_to_cpu(rate_n_flags) & 0xFF;
  165. }
  166. static inline __le32 il4965_hw_set_rate_n_flags(u8 rate, u32 flags)
  167. {
  168. return cpu_to_le32(flags|(u32)rate);
  169. }
  170. /* eeprom */
  171. void il4965_eeprom_get_mac(const struct il_priv *il, u8 *mac);
  172. int il4965_eeprom_acquire_semaphore(struct il_priv *il);
  173. void il4965_eeprom_release_semaphore(struct il_priv *il);
  174. int il4965_eeprom_check_version(struct il_priv *il);
  175. /* mac80211 handlers (for 4965) */
  176. void il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  177. int il4965_mac_start(struct ieee80211_hw *hw);
  178. void il4965_mac_stop(struct ieee80211_hw *hw);
  179. void il4965_configure_filter(struct ieee80211_hw *hw,
  180. unsigned int changed_flags,
  181. unsigned int *total_flags,
  182. u64 multicast);
  183. int il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  184. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  185. struct ieee80211_key_conf *key);
  186. void il4965_mac_update_tkip_key(struct ieee80211_hw *hw,
  187. struct ieee80211_vif *vif,
  188. struct ieee80211_key_conf *keyconf,
  189. struct ieee80211_sta *sta,
  190. u32 iv32, u16 *phase1key);
  191. int il4965_mac_ampdu_action(struct ieee80211_hw *hw,
  192. struct ieee80211_vif *vif,
  193. enum ieee80211_ampdu_mlme_action action,
  194. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  195. u8 buf_size);
  196. int il4965_mac_sta_add(struct ieee80211_hw *hw,
  197. struct ieee80211_vif *vif,
  198. struct ieee80211_sta *sta);
  199. void il4965_mac_channel_switch(struct ieee80211_hw *hw,
  200. struct ieee80211_channel_switch *ch_switch);
  201. void il4965_led_enable(struct il_priv *il);
  202. /* EEPROM */
  203. #define IL4965_EEPROM_IMG_SIZE 1024
  204. /*
  205. * uCode queue management definitions ...
  206. * The first queue used for block-ack aggregation is #7 (4965 only).
  207. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  208. */
  209. #define IL49_FIRST_AMPDU_QUEUE 7
  210. /* Sizes and addresses for instruction and data memory (SRAM) in
  211. * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  212. #define IL49_RTC_INST_LOWER_BOUND (0x000000)
  213. #define IL49_RTC_INST_UPPER_BOUND (0x018000)
  214. #define IL49_RTC_DATA_LOWER_BOUND (0x800000)
  215. #define IL49_RTC_DATA_UPPER_BOUND (0x80A000)
  216. #define IL49_RTC_INST_SIZE (IL49_RTC_INST_UPPER_BOUND - \
  217. IL49_RTC_INST_LOWER_BOUND)
  218. #define IL49_RTC_DATA_SIZE (IL49_RTC_DATA_UPPER_BOUND - \
  219. IL49_RTC_DATA_LOWER_BOUND)
  220. #define IL49_MAX_INST_SIZE IL49_RTC_INST_SIZE
  221. #define IL49_MAX_DATA_SIZE IL49_RTC_DATA_SIZE
  222. /* Size of uCode instruction memory in bootstrap state machine */
  223. #define IL49_MAX_BSM_SIZE BSM_SRAM_SIZE
  224. static inline int il4965_hw_valid_rtc_data_addr(u32 addr)
  225. {
  226. return (addr >= IL49_RTC_DATA_LOWER_BOUND &&
  227. addr < IL49_RTC_DATA_UPPER_BOUND);
  228. }
  229. /********************* START TEMPERATURE *************************************/
  230. /**
  231. * 4965 temperature calculation.
  232. *
  233. * The driver must calculate the device temperature before calculating
  234. * a txpower setting (amplifier gain is temperature dependent). The
  235. * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
  236. * values used for the life of the driver, and one of which (R4) is the
  237. * real-time temperature indicator.
  238. *
  239. * uCode provides all 4 values to the driver via the "initialize alive"
  240. * notification (see struct il4965_init_alive_resp). After the runtime uCode
  241. * image loads, uCode updates the R4 value via stats notifications
  242. * (see N_STATS), which occur after each received beacon
  243. * when associated, or can be requested via C_STATS.
  244. *
  245. * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
  246. * must sign-extend to 32 bits before applying formula below.
  247. *
  248. * Formula:
  249. *
  250. * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
  251. *
  252. * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
  253. * an additional correction, which should be centered around 0 degrees
  254. * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
  255. * centering the 97/100 correction around 0 degrees K.
  256. *
  257. * Add 273 to Kelvin value to find degrees Celsius, for comparing current
  258. * temperature with factory-measured temperatures when calculating txpower
  259. * settings.
  260. */
  261. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  262. #define TEMPERATURE_CALIB_A_VAL 259
  263. /* Limit range of calculated temperature to be between these Kelvin values */
  264. #define IL_TX_POWER_TEMPERATURE_MIN (263)
  265. #define IL_TX_POWER_TEMPERATURE_MAX (410)
  266. #define IL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  267. ((t) < IL_TX_POWER_TEMPERATURE_MIN || \
  268. (t) > IL_TX_POWER_TEMPERATURE_MAX)
  269. /********************* END TEMPERATURE ***************************************/
  270. /********************* START TXPOWER *****************************************/
  271. /**
  272. * 4965 txpower calculations rely on information from three sources:
  273. *
  274. * 1) EEPROM
  275. * 2) "initialize" alive notification
  276. * 3) stats notifications
  277. *
  278. * EEPROM data consists of:
  279. *
  280. * 1) Regulatory information (max txpower and channel usage flags) is provided
  281. * separately for each channel that can possibly supported by 4965.
  282. * 40 MHz wide (.11n HT40) channels are listed separately from 20 MHz
  283. * (legacy) channels.
  284. *
  285. * See struct il4965_eeprom_channel for format, and struct il4965_eeprom
  286. * for locations in EEPROM.
  287. *
  288. * 2) Factory txpower calibration information is provided separately for
  289. * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
  290. * but 5 GHz has several sub-bands.
  291. *
  292. * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
  293. *
  294. * See struct il4965_eeprom_calib_info (and the tree of structures
  295. * contained within it) for format, and struct il4965_eeprom for
  296. * locations in EEPROM.
  297. *
  298. * "Initialization alive" notification (see struct il4965_init_alive_resp)
  299. * consists of:
  300. *
  301. * 1) Temperature calculation parameters.
  302. *
  303. * 2) Power supply voltage measurement.
  304. *
  305. * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
  306. *
  307. * Statistics notifications deliver:
  308. *
  309. * 1) Current values for temperature param R4.
  310. */
  311. /**
  312. * To calculate a txpower setting for a given desired target txpower, channel,
  313. * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
  314. * support MIMO and transmit diversity), driver must do the following:
  315. *
  316. * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
  317. * Do not exceed regulatory limit; reduce target txpower if necessary.
  318. *
  319. * If setting up txpowers for MIMO rates (rate idxes 8-15, 24-31),
  320. * 2 transmitters will be used simultaneously; driver must reduce the
  321. * regulatory limit by 3 dB (half-power) for each transmitter, so the
  322. * combined total output of the 2 transmitters is within regulatory limits.
  323. *
  324. *
  325. * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
  326. * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
  327. * reduce target txpower if necessary.
  328. *
  329. * Backoff values below are in 1/2 dB units (equivalent to steps in
  330. * txpower gain tables):
  331. *
  332. * OFDM 6 - 36 MBit: 10 steps (5 dB)
  333. * OFDM 48 MBit: 15 steps (7.5 dB)
  334. * OFDM 54 MBit: 17 steps (8.5 dB)
  335. * OFDM 60 MBit: 20 steps (10 dB)
  336. * CCK all rates: 10 steps (5 dB)
  337. *
  338. * Backoff values apply to saturation txpower on a per-transmitter basis;
  339. * when using MIMO (2 transmitters), each transmitter uses the same
  340. * saturation level provided in EEPROM, and the same backoff values;
  341. * no reduction (such as with regulatory txpower limits) is required.
  342. *
  343. * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
  344. * widths and 40 Mhz (.11n HT40) channel widths; there is no separate
  345. * factory measurement for ht40 channels.
  346. *
  347. * The result of this step is the final target txpower. The rest of
  348. * the steps figure out the proper settings for the device to achieve
  349. * that target txpower.
  350. *
  351. *
  352. * 3) Determine (EEPROM) calibration sub band for the target channel, by
  353. * comparing against first and last channels in each sub band
  354. * (see struct il4965_eeprom_calib_subband_info).
  355. *
  356. *
  357. * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
  358. * referencing the 2 factory-measured (sample) channels within the sub band.
  359. *
  360. * Interpolation is based on difference between target channel's frequency
  361. * and the sample channels' frequencies. Since channel numbers are based
  362. * on frequency (5 MHz between each channel number), this is equivalent
  363. * to interpolating based on channel number differences.
  364. *
  365. * Note that the sample channels may or may not be the channels at the
  366. * edges of the sub band. The target channel may be "outside" of the
  367. * span of the sampled channels.
  368. *
  369. * Driver may choose the pair (for 2 Tx chains) of measurements (see
  370. * struct il4965_eeprom_calib_ch_info) for which the actual measured
  371. * txpower comes closest to the desired txpower. Usually, though,
  372. * the middle set of measurements is closest to the regulatory limits,
  373. * and is therefore a good choice for all txpower calculations (this
  374. * assumes that high accuracy is needed for maximizing legal txpower,
  375. * while lower txpower configurations do not need as much accuracy).
  376. *
  377. * Driver should interpolate both members of the chosen measurement pair,
  378. * i.e. for both Tx chains (radio transmitters), unless the driver knows
  379. * that only one of the chains will be used (e.g. only one tx antenna
  380. * connected, but this should be unusual). The rate scaling algorithm
  381. * switches antennas to find best performance, so both Tx chains will
  382. * be used (although only one at a time) even for non-MIMO transmissions.
  383. *
  384. * Driver should interpolate factory values for temperature, gain table
  385. * idx, and actual power. The power amplifier detector values are
  386. * not used by the driver.
  387. *
  388. * Sanity check: If the target channel happens to be one of the sample
  389. * channels, the results should agree with the sample channel's
  390. * measurements!
  391. *
  392. *
  393. * 5) Find difference between desired txpower and (interpolated)
  394. * factory-measured txpower. Using (interpolated) factory gain table idx
  395. * (shown elsewhere) as a starting point, adjust this idx lower to
  396. * increase txpower, or higher to decrease txpower, until the target
  397. * txpower is reached. Each step in the gain table is 1/2 dB.
  398. *
  399. * For example, if factory measured txpower is 16 dBm, and target txpower
  400. * is 13 dBm, add 6 steps to the factory gain idx to reduce txpower
  401. * by 3 dB.
  402. *
  403. *
  404. * 6) Find difference between current device temperature and (interpolated)
  405. * factory-measured temperature for sub-band. Factory values are in
  406. * degrees Celsius. To calculate current temperature, see comments for
  407. * "4965 temperature calculation".
  408. *
  409. * If current temperature is higher than factory temperature, driver must
  410. * increase gain (lower gain table idx), and vice verse.
  411. *
  412. * Temperature affects gain differently for different channels:
  413. *
  414. * 2.4 GHz all channels: 3.5 degrees per half-dB step
  415. * 5 GHz channels 34-43: 4.5 degrees per half-dB step
  416. * 5 GHz channels >= 44: 4.0 degrees per half-dB step
  417. *
  418. * NOTE: Temperature can increase rapidly when transmitting, especially
  419. * with heavy traffic at high txpowers. Driver should update
  420. * temperature calculations often under these conditions to
  421. * maintain strong txpower in the face of rising temperature.
  422. *
  423. *
  424. * 7) Find difference between current power supply voltage indicator
  425. * (from "initialize alive") and factory-measured power supply voltage
  426. * indicator (EEPROM).
  427. *
  428. * If the current voltage is higher (indicator is lower) than factory
  429. * voltage, gain should be reduced (gain table idx increased) by:
  430. *
  431. * (eeprom - current) / 7
  432. *
  433. * If the current voltage is lower (indicator is higher) than factory
  434. * voltage, gain should be increased (gain table idx decreased) by:
  435. *
  436. * 2 * (current - eeprom) / 7
  437. *
  438. * If number of idx steps in either direction turns out to be > 2,
  439. * something is wrong ... just use 0.
  440. *
  441. * NOTE: Voltage compensation is independent of band/channel.
  442. *
  443. * NOTE: "Initialize" uCode measures current voltage, which is assumed
  444. * to be constant after this initial measurement. Voltage
  445. * compensation for txpower (number of steps in gain table)
  446. * may be calculated once and used until the next uCode bootload.
  447. *
  448. *
  449. * 8) If setting up txpowers for MIMO rates (rate idxes 8-15, 24-31),
  450. * adjust txpower for each transmitter chain, so txpower is balanced
  451. * between the two chains. There are 5 pairs of tx_atten[group][chain]
  452. * values in "initialize alive", one pair for each of 5 channel ranges:
  453. *
  454. * Group 0: 5 GHz channel 34-43
  455. * Group 1: 5 GHz channel 44-70
  456. * Group 2: 5 GHz channel 71-124
  457. * Group 3: 5 GHz channel 125-200
  458. * Group 4: 2.4 GHz all channels
  459. *
  460. * Add the tx_atten[group][chain] value to the idx for the target chain.
  461. * The values are signed, but are in pairs of 0 and a non-negative number,
  462. * so as to reduce gain (if necessary) of the "hotter" channel. This
  463. * avoids any need to double-check for regulatory compliance after
  464. * this step.
  465. *
  466. *
  467. * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
  468. * value to the idx:
  469. *
  470. * Hardware rev B: 9 steps (4.5 dB)
  471. * Hardware rev C: 5 steps (2.5 dB)
  472. *
  473. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  474. * bits [3:2], 1 = B, 2 = C.
  475. *
  476. * NOTE: This compensation is in addition to any saturation backoff that
  477. * might have been applied in an earlier step.
  478. *
  479. *
  480. * 10) Select the gain table, based on band (2.4 vs 5 GHz).
  481. *
  482. * Limit the adjusted idx to stay within the table!
  483. *
  484. *
  485. * 11) Read gain table entries for DSP and radio gain, place into appropriate
  486. * location(s) in command (struct il4965_txpowertable_cmd).
  487. */
  488. /**
  489. * When MIMO is used (2 transmitters operating simultaneously), driver should
  490. * limit each transmitter to deliver a max of 3 dB below the regulatory limit
  491. * for the device. That is, use half power for each transmitter, so total
  492. * txpower is within regulatory limits.
  493. *
  494. * The value "6" represents number of steps in gain table to reduce power 3 dB.
  495. * Each step is 1/2 dB.
  496. */
  497. #define IL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  498. /**
  499. * CCK gain compensation.
  500. *
  501. * When calculating txpowers for CCK, after making sure that the target power
  502. * is within regulatory and saturation limits, driver must additionally
  503. * back off gain by adding these values to the gain table idx.
  504. *
  505. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  506. * bits [3:2], 1 = B, 2 = C.
  507. */
  508. #define IL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
  509. #define IL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
  510. /*
  511. * 4965 power supply voltage compensation for txpower
  512. */
  513. #define TX_POWER_IL_VOLTAGE_CODES_PER_03V (7)
  514. /**
  515. * Gain tables.
  516. *
  517. * The following tables contain pair of values for setting txpower, i.e.
  518. * gain settings for the output of the device's digital signal processor (DSP),
  519. * and for the analog gain structure of the transmitter.
  520. *
  521. * Each entry in the gain tables represents a step of 1/2 dB. Note that these
  522. * are *relative* steps, not indications of absolute output power. Output
  523. * power varies with temperature, voltage, and channel frequency, and also
  524. * requires consideration of average power (to satisfy regulatory constraints),
  525. * and peak power (to avoid distortion of the output signal).
  526. *
  527. * Each entry contains two values:
  528. * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
  529. * linear value that multiplies the output of the digital signal processor,
  530. * before being sent to the analog radio.
  531. * 2) Radio gain. This sets the analog gain of the radio Tx path.
  532. * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
  533. *
  534. * EEPROM contains factory calibration data for txpower. This maps actual
  535. * measured txpower levels to gain settings in the "well known" tables
  536. * below ("well-known" means here that both factory calibration *and* the
  537. * driver work with the same table).
  538. *
  539. * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
  540. * has an extension (into negative idxes), in case the driver needs to
  541. * boost power setting for high device temperatures (higher than would be
  542. * present during factory calibration). A 5 Ghz EEPROM idx of "40"
  543. * corresponds to the 49th entry in the table used by the driver.
  544. */
  545. #define MIN_TX_GAIN_IDX (0) /* highest gain, lowest idx, 2.4 */
  546. #define MIN_TX_GAIN_IDX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
  547. /**
  548. * 2.4 GHz gain table
  549. *
  550. * Index Dsp gain Radio gain
  551. * 0 110 0x3f (highest gain)
  552. * 1 104 0x3f
  553. * 2 98 0x3f
  554. * 3 110 0x3e
  555. * 4 104 0x3e
  556. * 5 98 0x3e
  557. * 6 110 0x3d
  558. * 7 104 0x3d
  559. * 8 98 0x3d
  560. * 9 110 0x3c
  561. * 10 104 0x3c
  562. * 11 98 0x3c
  563. * 12 110 0x3b
  564. * 13 104 0x3b
  565. * 14 98 0x3b
  566. * 15 110 0x3a
  567. * 16 104 0x3a
  568. * 17 98 0x3a
  569. * 18 110 0x39
  570. * 19 104 0x39
  571. * 20 98 0x39
  572. * 21 110 0x38
  573. * 22 104 0x38
  574. * 23 98 0x38
  575. * 24 110 0x37
  576. * 25 104 0x37
  577. * 26 98 0x37
  578. * 27 110 0x36
  579. * 28 104 0x36
  580. * 29 98 0x36
  581. * 30 110 0x35
  582. * 31 104 0x35
  583. * 32 98 0x35
  584. * 33 110 0x34
  585. * 34 104 0x34
  586. * 35 98 0x34
  587. * 36 110 0x33
  588. * 37 104 0x33
  589. * 38 98 0x33
  590. * 39 110 0x32
  591. * 40 104 0x32
  592. * 41 98 0x32
  593. * 42 110 0x31
  594. * 43 104 0x31
  595. * 44 98 0x31
  596. * 45 110 0x30
  597. * 46 104 0x30
  598. * 47 98 0x30
  599. * 48 110 0x6
  600. * 49 104 0x6
  601. * 50 98 0x6
  602. * 51 110 0x5
  603. * 52 104 0x5
  604. * 53 98 0x5
  605. * 54 110 0x4
  606. * 55 104 0x4
  607. * 56 98 0x4
  608. * 57 110 0x3
  609. * 58 104 0x3
  610. * 59 98 0x3
  611. * 60 110 0x2
  612. * 61 104 0x2
  613. * 62 98 0x2
  614. * 63 110 0x1
  615. * 64 104 0x1
  616. * 65 98 0x1
  617. * 66 110 0x0
  618. * 67 104 0x0
  619. * 68 98 0x0
  620. * 69 97 0
  621. * 70 96 0
  622. * 71 95 0
  623. * 72 94 0
  624. * 73 93 0
  625. * 74 92 0
  626. * 75 91 0
  627. * 76 90 0
  628. * 77 89 0
  629. * 78 88 0
  630. * 79 87 0
  631. * 80 86 0
  632. * 81 85 0
  633. * 82 84 0
  634. * 83 83 0
  635. * 84 82 0
  636. * 85 81 0
  637. * 86 80 0
  638. * 87 79 0
  639. * 88 78 0
  640. * 89 77 0
  641. * 90 76 0
  642. * 91 75 0
  643. * 92 74 0
  644. * 93 73 0
  645. * 94 72 0
  646. * 95 71 0
  647. * 96 70 0
  648. * 97 69 0
  649. * 98 68 0
  650. */
  651. /**
  652. * 5 GHz gain table
  653. *
  654. * Index Dsp gain Radio gain
  655. * -9 123 0x3F (highest gain)
  656. * -8 117 0x3F
  657. * -7 110 0x3F
  658. * -6 104 0x3F
  659. * -5 98 0x3F
  660. * -4 110 0x3E
  661. * -3 104 0x3E
  662. * -2 98 0x3E
  663. * -1 110 0x3D
  664. * 0 104 0x3D
  665. * 1 98 0x3D
  666. * 2 110 0x3C
  667. * 3 104 0x3C
  668. * 4 98 0x3C
  669. * 5 110 0x3B
  670. * 6 104 0x3B
  671. * 7 98 0x3B
  672. * 8 110 0x3A
  673. * 9 104 0x3A
  674. * 10 98 0x3A
  675. * 11 110 0x39
  676. * 12 104 0x39
  677. * 13 98 0x39
  678. * 14 110 0x38
  679. * 15 104 0x38
  680. * 16 98 0x38
  681. * 17 110 0x37
  682. * 18 104 0x37
  683. * 19 98 0x37
  684. * 20 110 0x36
  685. * 21 104 0x36
  686. * 22 98 0x36
  687. * 23 110 0x35
  688. * 24 104 0x35
  689. * 25 98 0x35
  690. * 26 110 0x34
  691. * 27 104 0x34
  692. * 28 98 0x34
  693. * 29 110 0x33
  694. * 30 104 0x33
  695. * 31 98 0x33
  696. * 32 110 0x32
  697. * 33 104 0x32
  698. * 34 98 0x32
  699. * 35 110 0x31
  700. * 36 104 0x31
  701. * 37 98 0x31
  702. * 38 110 0x30
  703. * 39 104 0x30
  704. * 40 98 0x30
  705. * 41 110 0x25
  706. * 42 104 0x25
  707. * 43 98 0x25
  708. * 44 110 0x24
  709. * 45 104 0x24
  710. * 46 98 0x24
  711. * 47 110 0x23
  712. * 48 104 0x23
  713. * 49 98 0x23
  714. * 50 110 0x22
  715. * 51 104 0x18
  716. * 52 98 0x18
  717. * 53 110 0x17
  718. * 54 104 0x17
  719. * 55 98 0x17
  720. * 56 110 0x16
  721. * 57 104 0x16
  722. * 58 98 0x16
  723. * 59 110 0x15
  724. * 60 104 0x15
  725. * 61 98 0x15
  726. * 62 110 0x14
  727. * 63 104 0x14
  728. * 64 98 0x14
  729. * 65 110 0x13
  730. * 66 104 0x13
  731. * 67 98 0x13
  732. * 68 110 0x12
  733. * 69 104 0x08
  734. * 70 98 0x08
  735. * 71 110 0x07
  736. * 72 104 0x07
  737. * 73 98 0x07
  738. * 74 110 0x06
  739. * 75 104 0x06
  740. * 76 98 0x06
  741. * 77 110 0x05
  742. * 78 104 0x05
  743. * 79 98 0x05
  744. * 80 110 0x04
  745. * 81 104 0x04
  746. * 82 98 0x04
  747. * 83 110 0x03
  748. * 84 104 0x03
  749. * 85 98 0x03
  750. * 86 110 0x02
  751. * 87 104 0x02
  752. * 88 98 0x02
  753. * 89 110 0x01
  754. * 90 104 0x01
  755. * 91 98 0x01
  756. * 92 110 0x00
  757. * 93 104 0x00
  758. * 94 98 0x00
  759. * 95 93 0x00
  760. * 96 88 0x00
  761. * 97 83 0x00
  762. * 98 78 0x00
  763. */
  764. /**
  765. * Sanity checks and default values for EEPROM regulatory levels.
  766. * If EEPROM values fall outside MIN/MAX range, use default values.
  767. *
  768. * Regulatory limits refer to the maximum average txpower allowed by
  769. * regulatory agencies in the geographies in which the device is meant
  770. * to be operated. These limits are SKU-specific (i.e. geography-specific),
  771. * and channel-specific; each channel has an individual regulatory limit
  772. * listed in the EEPROM.
  773. *
  774. * Units are in half-dBm (i.e. "34" means 17 dBm).
  775. */
  776. #define IL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  777. #define IL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  778. #define IL_TX_POWER_REGULATORY_MIN (0)
  779. #define IL_TX_POWER_REGULATORY_MAX (34)
  780. /**
  781. * Sanity checks and default values for EEPROM saturation levels.
  782. * If EEPROM values fall outside MIN/MAX range, use default values.
  783. *
  784. * Saturation is the highest level that the output power amplifier can produce
  785. * without significant clipping distortion. This is a "peak" power level.
  786. * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
  787. * require differing amounts of backoff, relative to their average power output,
  788. * in order to avoid clipping distortion.
  789. *
  790. * Driver must make sure that it is violating neither the saturation limit,
  791. * nor the regulatory limit, when calculating Tx power settings for various
  792. * rates.
  793. *
  794. * Units are in half-dBm (i.e. "38" means 19 dBm).
  795. */
  796. #define IL_TX_POWER_DEFAULT_SATURATION_24 (38)
  797. #define IL_TX_POWER_DEFAULT_SATURATION_52 (38)
  798. #define IL_TX_POWER_SATURATION_MIN (20)
  799. #define IL_TX_POWER_SATURATION_MAX (50)
  800. /**
  801. * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
  802. * and thermal Txpower calibration.
  803. *
  804. * When calculating txpower, driver must compensate for current device
  805. * temperature; higher temperature requires higher gain. Driver must calculate
  806. * current temperature (see "4965 temperature calculation"), then compare vs.
  807. * factory calibration temperature in EEPROM; if current temperature is higher
  808. * than factory temperature, driver must *increase* gain by proportions shown
  809. * in table below. If current temperature is lower than factory, driver must
  810. * *decrease* gain.
  811. *
  812. * Different frequency ranges require different compensation, as shown below.
  813. */
  814. /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
  815. #define CALIB_IL_TX_ATTEN_GR1_FCH 34
  816. #define CALIB_IL_TX_ATTEN_GR1_LCH 43
  817. /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
  818. #define CALIB_IL_TX_ATTEN_GR2_FCH 44
  819. #define CALIB_IL_TX_ATTEN_GR2_LCH 70
  820. /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
  821. #define CALIB_IL_TX_ATTEN_GR3_FCH 71
  822. #define CALIB_IL_TX_ATTEN_GR3_LCH 124
  823. /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
  824. #define CALIB_IL_TX_ATTEN_GR4_FCH 125
  825. #define CALIB_IL_TX_ATTEN_GR4_LCH 200
  826. /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
  827. #define CALIB_IL_TX_ATTEN_GR5_FCH 1
  828. #define CALIB_IL_TX_ATTEN_GR5_LCH 20
  829. enum {
  830. CALIB_CH_GROUP_1 = 0,
  831. CALIB_CH_GROUP_2 = 1,
  832. CALIB_CH_GROUP_3 = 2,
  833. CALIB_CH_GROUP_4 = 3,
  834. CALIB_CH_GROUP_5 = 4,
  835. CALIB_CH_GROUP_MAX
  836. };
  837. /********************* END TXPOWER *****************************************/
  838. /**
  839. * Tx/Rx Queues
  840. *
  841. * Most communication between driver and 4965 is via queues of data buffers.
  842. * For example, all commands that the driver issues to device's embedded
  843. * controller (uCode) are via the command queue (one of the Tx queues). All
  844. * uCode command responses/replies/notifications, including Rx frames, are
  845. * conveyed from uCode to driver via the Rx queue.
  846. *
  847. * Most support for these queues, including handshake support, resides in
  848. * structures in host DRAM, shared between the driver and the device. When
  849. * allocating this memory, the driver must make sure that data written by
  850. * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
  851. * cache memory), so DRAM and cache are consistent, and the device can
  852. * immediately see changes made by the driver.
  853. *
  854. * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
  855. * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
  856. * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
  857. */
  858. #define IL49_NUM_FIFOS 7
  859. #define IL49_CMD_FIFO_NUM 4
  860. #define IL49_NUM_QUEUES 16
  861. #define IL49_NUM_AMPDU_QUEUES 8
  862. /**
  863. * struct il4965_schedq_bc_tbl
  864. *
  865. * Byte Count table
  866. *
  867. * Each Tx queue uses a byte-count table containing 320 entries:
  868. * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
  869. * duplicate the first 64 entries (to avoid wrap-around within a Tx win;
  870. * max Tx win is 64 TFDs).
  871. *
  872. * When driver sets up a new TFD, it must also enter the total byte count
  873. * of the frame to be transmitted into the corresponding entry in the byte
  874. * count table for the chosen Tx queue. If the TFD idx is 0-63, the driver
  875. * must duplicate the byte count entry in corresponding idx 256-319.
  876. *
  877. * padding puts each byte count table on a 1024-byte boundary;
  878. * 4965 assumes tables are separated by 1024 bytes.
  879. */
  880. struct il4965_scd_bc_tbl {
  881. __le16 tfd_offset[TFD_QUEUE_BC_SIZE];
  882. u8 pad[1024 - (TFD_QUEUE_BC_SIZE) * sizeof(__le16)];
  883. } __packed;
  884. #define IL4965_RTC_INST_LOWER_BOUND (0x000000)
  885. /* RSSI to dBm */
  886. #define IL4965_RSSI_OFFSET 44
  887. /* PCI registers */
  888. #define PCI_CFG_RETRY_TIMEOUT 0x041
  889. /* PCI register values */
  890. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  891. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  892. #define IL4965_DEFAULT_TX_RETRY 15
  893. /* EEPROM */
  894. #define IL4965_FIRST_AMPDU_QUEUE 10
  895. /* Calibration */
  896. void il4965_chain_noise_calibration(struct il_priv *il, void *stat_resp);
  897. void il4965_sensitivity_calibration(struct il_priv *il, void *resp);
  898. void il4965_init_sensitivity(struct il_priv *il);
  899. void il4965_reset_run_time_calib(struct il_priv *il);
  900. void il4965_calib_free_results(struct il_priv *il);
  901. /* Debug */
  902. #ifdef CONFIG_IWLEGACY_DEBUGFS
  903. ssize_t il4965_ucode_rx_stats_read(struct file *file, char __user *user_buf,
  904. size_t count, loff_t *ppos);
  905. ssize_t il4965_ucode_tx_stats_read(struct file *file, char __user *user_buf,
  906. size_t count, loff_t *ppos);
  907. ssize_t il4965_ucode_general_stats_read(struct file *file,
  908. char __user *user_buf, size_t count, loff_t *ppos);
  909. #else
  910. static ssize_t
  911. il4965_ucode_rx_stats_read(struct file *file, char __user *user_buf,
  912. size_t count, loff_t *ppos)
  913. {
  914. return 0;
  915. }
  916. static ssize_t
  917. il4965_ucode_tx_stats_read(struct file *file, char __user *user_buf,
  918. size_t count, loff_t *ppos)
  919. {
  920. return 0;
  921. }
  922. static ssize_t
  923. il4965_ucode_general_stats_read(struct file *file, char __user *user_buf,
  924. size_t count, loff_t *ppos)
  925. {
  926. return 0;
  927. }
  928. #endif
  929. /****************************/
  930. /* Flow Handler Definitions */
  931. /****************************/
  932. /**
  933. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  934. * Addresses are offsets from device's PCI hardware base address.
  935. */
  936. #define FH49_MEM_LOWER_BOUND (0x1000)
  937. #define FH49_MEM_UPPER_BOUND (0x2000)
  938. /**
  939. * Keep-Warm (KW) buffer base address.
  940. *
  941. * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
  942. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  943. * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
  944. * from going into a power-savings mode that would cause higher DRAM latency,
  945. * and possible data over/under-runs, before all Tx/Rx is complete.
  946. *
  947. * Driver loads FH49_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  948. * of the buffer, which must be 4K aligned. Once this is set up, the 4965
  949. * automatically invokes keep-warm accesses when normal accesses might not
  950. * be sufficient to maintain fast DRAM response.
  951. *
  952. * Bit fields:
  953. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  954. */
  955. #define FH49_KW_MEM_ADDR_REG (FH49_MEM_LOWER_BOUND + 0x97C)
  956. /**
  957. * TFD Circular Buffers Base (CBBC) addresses
  958. *
  959. * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
  960. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  961. * (see struct il_tfd_frame). These 16 pointer registers are offset by 0x04
  962. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  963. * aligned (address bits 0-7 must be 0).
  964. *
  965. * Bit fields in each pointer register:
  966. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  967. */
  968. #define FH49_MEM_CBBC_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0x9D0)
  969. #define FH49_MEM_CBBC_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xA10)
  970. /* Find TFD CB base pointer for given queue (range 0-15). */
  971. #define FH49_MEM_CBBC_QUEUE(x) (FH49_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  972. /**
  973. * Rx SRAM Control and Status Registers (RSCSR)
  974. *
  975. * These registers provide handshake between driver and 4965 for the Rx queue
  976. * (this queue handles *all* command responses, notifications, Rx data, etc.
  977. * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
  978. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  979. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  980. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  981. * mapping between RBDs and RBs.
  982. *
  983. * Driver must allocate host DRAM memory for the following, and set the
  984. * physical address of each into 4965 registers:
  985. *
  986. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  987. * entries (although any power of 2, up to 4096, is selectable by driver).
  988. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  989. * (typically 4K, although 8K or 16K are also selectable by driver).
  990. * Driver sets up RB size and number of RBDs in the CB via Rx config
  991. * register FH49_MEM_RCSR_CHNL0_CONFIG_REG.
  992. *
  993. * Bit fields within one RBD:
  994. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  995. *
  996. * Driver sets physical address [35:8] of base of RBD circular buffer
  997. * into FH49_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  998. *
  999. * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
  1000. * (RBs) have been filled, via a "write pointer", actually the idx of
  1001. * the RB's corresponding RBD within the circular buffer. Driver sets
  1002. * physical address [35:4] into FH49_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  1003. *
  1004. * Bit fields in lower dword of Rx status buffer (upper dword not used
  1005. * by driver; see struct il4965_shared, val0):
  1006. * 31-12: Not used by driver
  1007. * 11- 0: Index of last filled Rx buffer descriptor
  1008. * (4965 writes, driver reads this value)
  1009. *
  1010. * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
  1011. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  1012. * and update the 4965's "write" idx register,
  1013. * FH49_RSCSR_CHNL0_RBDCB_WPTR_REG.
  1014. *
  1015. * This "write" idx corresponds to the *next* RBD that the driver will make
  1016. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  1017. * the circular buffer. This value should initially be 0 (before preparing any
  1018. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  1019. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  1020. * "read" idx has advanced past 1! See below).
  1021. * NOTE: 4965 EXPECTS THE WRITE IDX TO BE INCREMENTED IN MULTIPLES OF 8.
  1022. *
  1023. * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
  1024. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  1025. * to tell the driver the idx of the latest filled RBD. The driver must
  1026. * read this "read" idx from DRAM after receiving an Rx interrupt from 4965.
  1027. *
  1028. * The driver must also internally keep track of a third idx, which is the
  1029. * next RBD to process. When receiving an Rx interrupt, driver should process
  1030. * all filled but unprocessed RBs up to, but not including, the RB
  1031. * corresponding to the "read" idx. For example, if "read" idx becomes "1",
  1032. * driver may process the RB pointed to by RBD 0. Depending on volume of
  1033. * traffic, there may be many RBs to process.
  1034. *
  1035. * If read idx == write idx, 4965 thinks there is no room to put new data.
  1036. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  1037. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  1038. * and "read" idxes; that is, make sure that there are no more than 254
  1039. * buffers waiting to be filled.
  1040. */
  1041. #define FH49_MEM_RSCSR_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0xBC0)
  1042. #define FH49_MEM_RSCSR_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xC00)
  1043. #define FH49_MEM_RSCSR_CHNL0 (FH49_MEM_RSCSR_LOWER_BOUND)
  1044. /**
  1045. * Physical base address of 8-byte Rx Status buffer.
  1046. * Bit fields:
  1047. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  1048. */
  1049. #define FH49_RSCSR_CHNL0_STTS_WPTR_REG (FH49_MEM_RSCSR_CHNL0)
  1050. /**
  1051. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  1052. * Bit fields:
  1053. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  1054. */
  1055. #define FH49_RSCSR_CHNL0_RBDCB_BASE_REG (FH49_MEM_RSCSR_CHNL0 + 0x004)
  1056. /**
  1057. * Rx write pointer (idx, really!).
  1058. * Bit fields:
  1059. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  1060. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  1061. */
  1062. #define FH49_RSCSR_CHNL0_RBDCB_WPTR_REG (FH49_MEM_RSCSR_CHNL0 + 0x008)
  1063. #define FH49_RSCSR_CHNL0_WPTR (FH49_RSCSR_CHNL0_RBDCB_WPTR_REG)
  1064. /**
  1065. * Rx Config/Status Registers (RCSR)
  1066. * Rx Config Reg for channel 0 (only channel used)
  1067. *
  1068. * Driver must initialize FH49_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  1069. * normal operation (see bit fields).
  1070. *
  1071. * Clearing FH49_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  1072. * Driver should poll FH49_MEM_RSSR_RX_STATUS_REG for
  1073. * FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  1074. *
  1075. * Bit fields:
  1076. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1077. * '10' operate normally
  1078. * 29-24: reserved
  1079. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  1080. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  1081. * 19-18: reserved
  1082. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  1083. * '10' 12K, '11' 16K.
  1084. * 15-14: reserved
  1085. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  1086. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  1087. * typical value 0x10 (about 1/2 msec)
  1088. * 3- 0: reserved
  1089. */
  1090. #define FH49_MEM_RCSR_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0xC00)
  1091. #define FH49_MEM_RCSR_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xCC0)
  1092. #define FH49_MEM_RCSR_CHNL0 (FH49_MEM_RCSR_LOWER_BOUND)
  1093. #define FH49_MEM_RCSR_CHNL0_CONFIG_REG (FH49_MEM_RCSR_CHNL0)
  1094. #define FH49_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MSK (0x00000FF0) /* bits 4-11 */
  1095. #define FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MSK (0x00001000) /* bits 12 */
  1096. #define FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK (0x00008000) /* bit 15 */
  1097. #define FH49_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MSK (0x00030000) /* bits 16-17 */
  1098. #define FH49_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MSK (0x00F00000) /* bits 20-23 */
  1099. #define FH49_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MSK (0xC0000000) /* bits 30-31*/
  1100. #define FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS (20)
  1101. #define FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS (4)
  1102. #define RX_RB_TIMEOUT (0x10)
  1103. #define FH49_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  1104. #define FH49_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  1105. #define FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  1106. #define FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  1107. #define FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
  1108. #define FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
  1109. #define FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
  1110. #define FH49_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY (0x00000004)
  1111. #define FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  1112. #define FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  1113. /**
  1114. * Rx Shared Status Registers (RSSR)
  1115. *
  1116. * After stopping Rx DMA channel (writing 0 to
  1117. * FH49_MEM_RCSR_CHNL0_CONFIG_REG), driver must poll
  1118. * FH49_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  1119. *
  1120. * Bit fields:
  1121. * 24: 1 = Channel 0 is idle
  1122. *
  1123. * FH49_MEM_RSSR_SHARED_CTRL_REG and FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV
  1124. * contain default values that should not be altered by the driver.
  1125. */
  1126. #define FH49_MEM_RSSR_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0xC40)
  1127. #define FH49_MEM_RSSR_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xD00)
  1128. #define FH49_MEM_RSSR_SHARED_CTRL_REG (FH49_MEM_RSSR_LOWER_BOUND)
  1129. #define FH49_MEM_RSSR_RX_STATUS_REG (FH49_MEM_RSSR_LOWER_BOUND + 0x004)
  1130. #define FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV\
  1131. (FH49_MEM_RSSR_LOWER_BOUND + 0x008)
  1132. #define FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  1133. #define FH49_MEM_TFDIB_REG1_ADDR_BITSHIFT 28
  1134. /* TFDB Area - TFDs buffer table */
  1135. #define FH49_MEM_TFDIB_DRAM_ADDR_LSB_MSK (0xFFFFFFFF)
  1136. #define FH49_TFDIB_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0x900)
  1137. #define FH49_TFDIB_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0x958)
  1138. #define FH49_TFDIB_CTRL0_REG(_chnl) (FH49_TFDIB_LOWER_BOUND + 0x8 * (_chnl))
  1139. #define FH49_TFDIB_CTRL1_REG(_chnl) (FH49_TFDIB_LOWER_BOUND + 0x8 * (_chnl) + 0x4)
  1140. /**
  1141. * Transmit DMA Channel Control/Status Registers (TCSR)
  1142. *
  1143. * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
  1144. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  1145. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  1146. *
  1147. * To use a Tx DMA channel, driver must initialize its
  1148. * FH49_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  1149. *
  1150. * FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  1151. * FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  1152. *
  1153. * All other bits should be 0.
  1154. *
  1155. * Bit fields:
  1156. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1157. * '10' operate normally
  1158. * 29- 4: Reserved, set to "0"
  1159. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  1160. * 2- 0: Reserved, set to "0"
  1161. */
  1162. #define FH49_TCSR_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0xD00)
  1163. #define FH49_TCSR_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xE60)
  1164. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  1165. #define FH49_TCSR_CHNL_NUM (7)
  1166. #define FH50_TCSR_CHNL_NUM (8)
  1167. /* TCSR: tx_config register values */
  1168. #define FH49_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  1169. (FH49_TCSR_LOWER_BOUND + 0x20 * (_chnl))
  1170. #define FH49_TCSR_CHNL_TX_CREDIT_REG(_chnl) \
  1171. (FH49_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x4)
  1172. #define FH49_TCSR_CHNL_TX_BUF_STS_REG(_chnl) \
  1173. (FH49_TCSR_LOWER_BOUND + 0x20 * (_chnl) + 0x8)
  1174. #define FH49_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  1175. #define FH49_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRV (0x00000001)
  1176. #define FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE (0x00000000)
  1177. #define FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE (0x00000008)
  1178. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT (0x00000000)
  1179. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD (0x00100000)
  1180. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  1181. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  1182. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD (0x00400000)
  1183. #define FH49_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD (0x00800000)
  1184. #define FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  1185. #define FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  1186. #define FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  1187. #define FH49_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY (0x00000000)
  1188. #define FH49_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT (0x00002000)
  1189. #define FH49_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00000003)
  1190. #define FH49_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM (20)
  1191. #define FH49_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX (12)
  1192. /**
  1193. * Tx Shared Status Registers (TSSR)
  1194. *
  1195. * After stopping Tx DMA channel (writing 0 to
  1196. * FH49_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  1197. * FH49_TSSR_TX_STATUS_REG until selected Tx channel is idle
  1198. * (channel's buffers empty | no pending requests).
  1199. *
  1200. * Bit fields:
  1201. * 31-24: 1 = Channel buffers empty (channel 7:0)
  1202. * 23-16: 1 = No pending requests (channel 7:0)
  1203. */
  1204. #define FH49_TSSR_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0xEA0)
  1205. #define FH49_TSSR_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0xEC0)
  1206. #define FH49_TSSR_TX_STATUS_REG (FH49_TSSR_LOWER_BOUND + 0x010)
  1207. /**
  1208. * Bit fields for TSSR(Tx Shared Status & Control) error status register:
  1209. * 31: Indicates an address error when accessed to internal memory
  1210. * uCode/driver must write "1" in order to clear this flag
  1211. * 30: Indicates that Host did not send the expected number of dwords to FH
  1212. * uCode/driver must write "1" in order to clear this flag
  1213. * 16-9:Each status bit is for one channel. Indicates that an (Error) ActDMA
  1214. * command was received from the scheduler while the TRB was already full
  1215. * with previous command
  1216. * uCode/driver must write "1" in order to clear this flag
  1217. * 7-0: Each status bit indicates a channel's TxCredit error. When an error
  1218. * bit is set, it indicates that the FH has received a full indication
  1219. * from the RTC TxFIFO and the current value of the TxCredit counter was
  1220. * not equal to zero. This mean that the credit mechanism was not
  1221. * synchronized to the TxFIFO status
  1222. * uCode/driver must write "1" in order to clear this flag
  1223. */
  1224. #define FH49_TSSR_TX_ERROR_REG (FH49_TSSR_LOWER_BOUND + 0x018)
  1225. #define FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) ((1 << (_chnl)) << 16)
  1226. /* Tx service channels */
  1227. #define FH49_SRVC_CHNL (9)
  1228. #define FH49_SRVC_LOWER_BOUND (FH49_MEM_LOWER_BOUND + 0x9C8)
  1229. #define FH49_SRVC_UPPER_BOUND (FH49_MEM_LOWER_BOUND + 0x9D0)
  1230. #define FH49_SRVC_CHNL_SRAM_ADDR_REG(_chnl) \
  1231. (FH49_SRVC_LOWER_BOUND + ((_chnl) - 9) * 0x4)
  1232. #define FH49_TX_CHICKEN_BITS_REG (FH49_MEM_LOWER_BOUND + 0xE98)
  1233. /* Instruct FH to increment the retry count of a packet when
  1234. * it is brought from the memory to TX-FIFO
  1235. */
  1236. #define FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN (0x00000002)
  1237. /* Keep Warm Size */
  1238. #define IL_KW_SIZE 0x1000 /* 4k */
  1239. #endif /* __il_4965_h__ */