pci.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  36. PCI_VENDOR_ID_INTEL,
  37. PCI_VENDOR_ID_ATI,
  38. PCI_VENDOR_ID_AMD,
  39. PCI_VENDOR_ID_SI
  40. };
  41. static const u8 ac_to_hwq[] = {
  42. VO_QUEUE,
  43. VI_QUEUE,
  44. BE_QUEUE,
  45. BK_QUEUE
  46. };
  47. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  48. struct sk_buff *skb)
  49. {
  50. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  51. __le16 fc = rtl_get_fc(skb);
  52. u8 queue_index = skb_get_queue_mapping(skb);
  53. if (unlikely(ieee80211_is_beacon(fc)))
  54. return BEACON_QUEUE;
  55. if (ieee80211_is_mgmt(fc))
  56. return MGNT_QUEUE;
  57. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  58. if (ieee80211_is_nullfunc(fc))
  59. return HIGH_QUEUE;
  60. return ac_to_hwq[queue_index];
  61. }
  62. /* Update PCI dependent default settings*/
  63. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  67. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  70. u8 init_aspm;
  71. ppsc->reg_rfps_level = 0;
  72. ppsc->support_aspm = 0;
  73. /*Update PCI ASPM setting */
  74. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  75. switch (rtlpci->const_pci_aspm) {
  76. case 0:
  77. /*No ASPM */
  78. break;
  79. case 1:
  80. /*ASPM dynamically enabled/disable. */
  81. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  82. break;
  83. case 2:
  84. /*ASPM with Clock Req dynamically enabled/disable. */
  85. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  86. RT_RF_OFF_LEVL_CLK_REQ);
  87. break;
  88. case 3:
  89. /*
  90. * Always enable ASPM and Clock Req
  91. * from initialization to halt.
  92. * */
  93. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  94. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 4:
  98. /*
  99. * Always enable ASPM without Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  105. break;
  106. }
  107. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  108. /*Update Radio OFF setting */
  109. switch (rtlpci->const_hwsw_rfoff_d3) {
  110. case 1:
  111. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  113. break;
  114. case 2:
  115. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  118. break;
  119. case 3:
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  121. break;
  122. }
  123. /*Set HW definition to determine if it supports ASPM. */
  124. switch (rtlpci->const_support_pciaspm) {
  125. case 0:{
  126. /*Not support ASPM. */
  127. bool support_aspm = false;
  128. ppsc->support_aspm = support_aspm;
  129. break;
  130. }
  131. case 1:{
  132. /*Support ASPM. */
  133. bool support_aspm = true;
  134. bool support_backdoor = true;
  135. ppsc->support_aspm = support_aspm;
  136. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  137. !priv->ndis_adapter.amd_l1_patch)
  138. support_backdoor = false; */
  139. ppsc->support_backdoor = support_backdoor;
  140. break;
  141. }
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  145. bool support_aspm = true;
  146. ppsc->support_aspm = support_aspm;
  147. }
  148. break;
  149. default:
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. ("switch case not process\n"));
  152. break;
  153. }
  154. /* toshiba aspm issue, toshiba will set aspm selfly
  155. * so we should not set aspm in driver */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. return true;
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  219. pcicfg_addrport + (num4bytes << 2));
  220. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
  221. udelay(50);
  222. }
  223. /*
  224. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  225. *power saving We should follow the sequence to enable
  226. *RTL8192SE first then enable Pci Bridge ASPM
  227. *or the system will show bluescreen.
  228. */
  229. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  230. {
  231. struct rtl_priv *rtlpriv = rtl_priv(hw);
  232. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  233. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  234. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  235. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  236. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  237. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  238. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  239. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  240. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  241. u16 aspmlevel;
  242. u8 u_pcibridge_aspmsetting;
  243. u8 u_device_aspmsetting;
  244. if (!ppsc->support_aspm)
  245. return;
  246. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  247. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  248. ("PCI(Bridge) UNKNOWN.\n"));
  249. return;
  250. }
  251. /*4 Enable Pci Bridge ASPM */
  252. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  253. pcicfg_addrport + (num4bytes << 2));
  254. u_pcibridge_aspmsetting =
  255. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  256. rtlpci->const_hostpci_aspm_setting;
  257. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  258. u_pcibridge_aspmsetting &= ~BIT(0);
  259. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  262. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  263. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  264. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  265. u_pcibridge_aspmsetting));
  266. udelay(50);
  267. /*Get ASPM level (with/without Clock Req) */
  268. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  269. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  270. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  271. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  272. u_device_aspmsetting |= aspmlevel;
  273. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  274. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  275. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  276. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  277. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  278. }
  279. udelay(100);
  280. }
  281. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  284. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  285. bool status = false;
  286. u8 offset_e0;
  287. unsigned offset_e4;
  288. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  289. pcicfg_addrport + 0xE0);
  290. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
  291. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  292. pcicfg_addrport + 0xE0);
  293. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
  294. if (offset_e0 == 0xA0) {
  295. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  296. pcicfg_addrport + 0xE4);
  297. rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
  298. if (offset_e4 & BIT(23))
  299. status = true;
  300. }
  301. return status;
  302. }
  303. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  304. {
  305. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  306. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  307. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  308. u8 linkctrl_reg;
  309. u8 num4bbytes;
  310. num4bbytes = (capabilityoffset + 0x10) / 4;
  311. /*Read Link Control Register */
  312. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  313. pcicfg_addrport + (num4bbytes << 2));
  314. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
  315. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  316. }
  317. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  318. struct ieee80211_hw *hw)
  319. {
  320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  321. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  322. u8 tmp;
  323. int pos;
  324. u8 linkctrl_reg;
  325. /*Link Control Register */
  326. pos = pci_pcie_cap(pdev);
  327. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  328. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  329. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  330. ("Link Control Register =%x\n",
  331. pcipriv->ndis_adapter.linkctrl_reg));
  332. pci_read_config_byte(pdev, 0x98, &tmp);
  333. tmp |= BIT(4);
  334. pci_write_config_byte(pdev, 0x98, tmp);
  335. tmp = 0x17;
  336. pci_write_config_byte(pdev, 0x70f, tmp);
  337. }
  338. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  339. {
  340. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  341. _rtl_pci_update_default_setting(hw);
  342. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  343. /*Always enable ASPM & Clock Req. */
  344. rtl_pci_enable_aspm(hw);
  345. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  346. }
  347. }
  348. static void _rtl_pci_io_handler_init(struct device *dev,
  349. struct ieee80211_hw *hw)
  350. {
  351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  352. rtlpriv->io.dev = dev;
  353. rtlpriv->io.write8_async = pci_write8_async;
  354. rtlpriv->io.write16_async = pci_write16_async;
  355. rtlpriv->io.write32_async = pci_write32_async;
  356. rtlpriv->io.read8_sync = pci_read8_sync;
  357. rtlpriv->io.read16_sync = pci_read16_sync;
  358. rtlpriv->io.read32_sync = pci_read32_sync;
  359. }
  360. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  361. {
  362. }
  363. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  364. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  365. {
  366. struct rtl_priv *rtlpriv = rtl_priv(hw);
  367. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  368. u8 additionlen = FCS_LEN;
  369. struct sk_buff *next_skb;
  370. /* here open is 4, wep/tkip is 8, aes is 12*/
  371. if (info->control.hw_key)
  372. additionlen += info->control.hw_key->icv_len;
  373. /* The most skb num is 6 */
  374. tcb_desc->empkt_num = 0;
  375. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  376. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  377. struct ieee80211_tx_info *next_info;
  378. next_info = IEEE80211_SKB_CB(next_skb);
  379. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  380. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  381. next_skb->len + additionlen;
  382. tcb_desc->empkt_num++;
  383. } else {
  384. break;
  385. }
  386. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  387. next_skb))
  388. break;
  389. if (tcb_desc->empkt_num >= 5)
  390. break;
  391. }
  392. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  393. return true;
  394. }
  395. /* just for early mode now */
  396. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  397. {
  398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  399. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  400. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  401. struct sk_buff *skb = NULL;
  402. struct ieee80211_tx_info *info = NULL;
  403. int tid; /* should be int */
  404. if (!rtlpriv->rtlhal.earlymode_enable)
  405. return;
  406. /* we juse use em for BE/BK/VI/VO */
  407. for (tid = 7; tid >= 0; tid--) {
  408. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  409. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  410. while (!mac->act_scanning &&
  411. rtlpriv->psc.rfpwr_state == ERFON) {
  412. struct rtl_tcb_desc tcb_desc;
  413. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  414. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  415. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  416. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  417. skb = skb_dequeue(&mac->skb_waitq[tid]);
  418. } else {
  419. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  420. break;
  421. }
  422. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  423. /* Some macaddr can't do early mode. like
  424. * multicast/broadcast/no_qos data */
  425. info = IEEE80211_SKB_CB(skb);
  426. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  427. _rtl_update_earlymode_info(hw, skb,
  428. &tcb_desc, tid);
  429. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  430. }
  431. }
  432. }
  433. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  437. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  438. while (skb_queue_len(&ring->queue)) {
  439. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  440. struct sk_buff *skb;
  441. struct ieee80211_tx_info *info;
  442. __le16 fc;
  443. u8 tid;
  444. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  445. HW_DESC_OWN);
  446. /*
  447. *beacon packet will only use the first
  448. *descriptor defautly,and the own may not
  449. *be cleared by the hardware
  450. */
  451. if (own)
  452. return;
  453. ring->idx = (ring->idx + 1) % ring->entries;
  454. skb = __skb_dequeue(&ring->queue);
  455. pci_unmap_single(rtlpci->pdev,
  456. rtlpriv->cfg->ops->
  457. get_desc((u8 *) entry, true,
  458. HW_DESC_TXBUFF_ADDR),
  459. skb->len, PCI_DMA_TODEVICE);
  460. /* remove early mode header */
  461. if (rtlpriv->rtlhal.earlymode_enable)
  462. skb_pull(skb, EM_HDR_LEN);
  463. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  464. ("new ring->idx:%d, "
  465. "free: skb_queue_len:%d, free: seq:%x\n",
  466. ring->idx,
  467. skb_queue_len(&ring->queue),
  468. *(u16 *) (skb->data + 22)));
  469. if (prio == TXCMD_QUEUE) {
  470. dev_kfree_skb(skb);
  471. goto tx_status_ok;
  472. }
  473. /* for sw LPS, just after NULL skb send out, we can
  474. * sure AP kown we are sleeped, our we should not let
  475. * rf to sleep*/
  476. fc = rtl_get_fc(skb);
  477. if (ieee80211_is_nullfunc(fc)) {
  478. if (ieee80211_has_pm(fc)) {
  479. rtlpriv->mac80211.offchan_delay = true;
  480. rtlpriv->psc.state_inap = 1;
  481. } else {
  482. rtlpriv->psc.state_inap = 0;
  483. }
  484. }
  485. /* update tid tx pkt num */
  486. tid = rtl_get_tid(skb);
  487. if (tid <= 7)
  488. rtlpriv->link_info.tidtx_inperiod[tid]++;
  489. info = IEEE80211_SKB_CB(skb);
  490. ieee80211_tx_info_clear_status(info);
  491. info->flags |= IEEE80211_TX_STAT_ACK;
  492. /*info->status.rates[0].count = 1; */
  493. ieee80211_tx_status_irqsafe(hw, skb);
  494. if ((ring->entries - skb_queue_len(&ring->queue))
  495. == 2) {
  496. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  497. ("more desc left, wake"
  498. "skb_queue@%d,ring->idx = %d,"
  499. "skb_queue_len = 0x%d\n",
  500. prio, ring->idx,
  501. skb_queue_len(&ring->queue)));
  502. ieee80211_wake_queue(hw,
  503. skb_get_queue_mapping
  504. (skb));
  505. }
  506. tx_status_ok:
  507. skb = NULL;
  508. }
  509. if (((rtlpriv->link_info.num_rx_inperiod +
  510. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  511. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  512. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  513. }
  514. }
  515. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  516. struct ieee80211_rx_status rx_status)
  517. {
  518. struct rtl_priv *rtlpriv = rtl_priv(hw);
  519. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  520. __le16 fc = rtl_get_fc(skb);
  521. bool unicast = false;
  522. struct sk_buff *uskb = NULL;
  523. u8 *pdata;
  524. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  525. if (is_broadcast_ether_addr(hdr->addr1)) {
  526. ;/*TODO*/
  527. } else if (is_multicast_ether_addr(hdr->addr1)) {
  528. ;/*TODO*/
  529. } else {
  530. unicast = true;
  531. rtlpriv->stats.rxbytesunicast += skb->len;
  532. }
  533. rtl_is_special_data(hw, skb, false);
  534. if (ieee80211_is_data(fc)) {
  535. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  536. if (unicast)
  537. rtlpriv->link_info.num_rx_inperiod++;
  538. }
  539. /* for sw lps */
  540. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  541. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  542. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  543. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  544. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  545. return;
  546. if (unlikely(!rtl_action_proc(hw, skb, false)))
  547. return;
  548. uskb = dev_alloc_skb(skb->len + 128);
  549. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  550. pdata = (u8 *)skb_put(uskb, skb->len);
  551. memcpy(pdata, skb->data, skb->len);
  552. ieee80211_rx_irqsafe(hw, uskb);
  553. }
  554. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  555. {
  556. struct rtl_priv *rtlpriv = rtl_priv(hw);
  557. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  558. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  559. struct ieee80211_rx_status rx_status = { 0 };
  560. unsigned int count = rtlpci->rxringcount;
  561. u8 own;
  562. u8 tmp_one;
  563. u32 bufferaddress;
  564. struct rtl_stats stats = {
  565. .signal = 0,
  566. .noise = -98,
  567. .rate = 0,
  568. };
  569. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  570. /*RX NORMAL PKT */
  571. while (count--) {
  572. /*rx descriptor */
  573. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  574. index];
  575. /*rx pkt */
  576. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  577. index];
  578. struct sk_buff *new_skb = NULL;
  579. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  580. false, HW_DESC_OWN);
  581. /*wait data to be filled by hardware */
  582. if (own)
  583. break;
  584. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  585. &rx_status,
  586. (u8 *) pdesc, skb);
  587. if (stats.crc || stats.hwerror)
  588. goto done;
  589. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  590. if (unlikely(!new_skb)) {
  591. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  592. DBG_DMESG,
  593. ("can't alloc skb for rx\n"));
  594. goto done;
  595. }
  596. pci_unmap_single(rtlpci->pdev,
  597. *((dma_addr_t *) skb->cb),
  598. rtlpci->rxbuffersize,
  599. PCI_DMA_FROMDEVICE);
  600. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  601. HW_DESC_RXPKT_LEN));
  602. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  603. /*
  604. * NOTICE This can not be use for mac80211,
  605. * this is done in mac80211 code,
  606. * if you done here sec DHCP will fail
  607. * skb_trim(skb, skb->len - 4);
  608. */
  609. _rtl_receive_one(hw, skb, rx_status);
  610. if (((rtlpriv->link_info.num_rx_inperiod +
  611. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  612. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  613. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  614. }
  615. dev_kfree_skb_any(skb);
  616. skb = new_skb;
  617. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  618. *((dma_addr_t *) skb->cb) =
  619. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  620. rtlpci->rxbuffersize,
  621. PCI_DMA_FROMDEVICE);
  622. done:
  623. bufferaddress = (*((dma_addr_t *)skb->cb));
  624. tmp_one = 1;
  625. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  626. HW_DESC_RXBUFF_ADDR,
  627. (u8 *)&bufferaddress);
  628. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  629. HW_DESC_RXPKT_LEN,
  630. (u8 *)&rtlpci->rxbuffersize);
  631. if (index == rtlpci->rxringcount - 1)
  632. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  633. HW_DESC_RXERO,
  634. (u8 *)&tmp_one);
  635. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  636. (u8 *)&tmp_one);
  637. index = (index + 1) % rtlpci->rxringcount;
  638. }
  639. rtlpci->rx_ring[rx_queue_idx].idx = index;
  640. }
  641. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  642. {
  643. struct ieee80211_hw *hw = dev_id;
  644. struct rtl_priv *rtlpriv = rtl_priv(hw);
  645. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  646. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  647. unsigned long flags;
  648. u32 inta = 0;
  649. u32 intb = 0;
  650. if (rtlpci->irq_enabled == 0)
  651. return IRQ_HANDLED;
  652. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  653. /*read ISR: 4/8bytes */
  654. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  655. /*Shared IRQ or HW disappared */
  656. if (!inta || inta == 0xffff)
  657. goto done;
  658. /*<1> beacon related */
  659. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  660. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  661. ("beacon ok interrupt!\n"));
  662. }
  663. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  664. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  665. ("beacon err interrupt!\n"));
  666. }
  667. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  668. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  669. ("beacon interrupt!\n"));
  670. }
  671. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  672. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  673. ("prepare beacon for interrupt!\n"));
  674. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  675. }
  676. /*<3> Tx related */
  677. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  678. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  679. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  680. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  681. ("Manage ok interrupt!\n"));
  682. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  683. }
  684. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  685. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  686. ("HIGH_QUEUE ok interrupt!\n"));
  687. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  688. }
  689. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  690. rtlpriv->link_info.num_tx_inperiod++;
  691. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  692. ("BK Tx OK interrupt!\n"));
  693. _rtl_pci_tx_isr(hw, BK_QUEUE);
  694. }
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  696. rtlpriv->link_info.num_tx_inperiod++;
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. ("BE TX OK interrupt!\n"));
  699. _rtl_pci_tx_isr(hw, BE_QUEUE);
  700. }
  701. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  702. rtlpriv->link_info.num_tx_inperiod++;
  703. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  704. ("VI TX OK interrupt!\n"));
  705. _rtl_pci_tx_isr(hw, VI_QUEUE);
  706. }
  707. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  708. rtlpriv->link_info.num_tx_inperiod++;
  709. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  710. ("Vo TX OK interrupt!\n"));
  711. _rtl_pci_tx_isr(hw, VO_QUEUE);
  712. }
  713. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  714. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  715. rtlpriv->link_info.num_tx_inperiod++;
  716. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  717. ("CMD TX OK interrupt!\n"));
  718. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  719. }
  720. }
  721. /*<2> Rx related */
  722. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  723. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  724. _rtl_pci_rx_interrupt(hw);
  725. }
  726. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  727. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  728. ("rx descriptor unavailable!\n"));
  729. _rtl_pci_rx_interrupt(hw);
  730. }
  731. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  732. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  733. _rtl_pci_rx_interrupt(hw);
  734. }
  735. if (rtlpriv->rtlhal.earlymode_enable)
  736. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  737. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  738. return IRQ_HANDLED;
  739. done:
  740. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  741. return IRQ_HANDLED;
  742. }
  743. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  744. {
  745. _rtl_pci_tx_chk_waitq(hw);
  746. }
  747. static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
  748. {
  749. rtl_lps_leave(hw);
  750. }
  751. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  752. {
  753. struct rtl_priv *rtlpriv = rtl_priv(hw);
  754. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  755. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  756. struct rtl8192_tx_ring *ring = NULL;
  757. struct ieee80211_hdr *hdr = NULL;
  758. struct ieee80211_tx_info *info = NULL;
  759. struct sk_buff *pskb = NULL;
  760. struct rtl_tx_desc *pdesc = NULL;
  761. struct rtl_tcb_desc tcb_desc;
  762. u8 temp_one = 1;
  763. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  764. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  765. pskb = __skb_dequeue(&ring->queue);
  766. if (pskb)
  767. kfree_skb(pskb);
  768. /*NB: the beacon data buffer must be 32-bit aligned. */
  769. pskb = ieee80211_beacon_get(hw, mac->vif);
  770. if (pskb == NULL)
  771. return;
  772. hdr = rtl_get_hdr(pskb);
  773. info = IEEE80211_SKB_CB(pskb);
  774. pdesc = &ring->desc[0];
  775. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  776. info, pskb, BEACON_QUEUE, &tcb_desc);
  777. __skb_queue_tail(&ring->queue, pskb);
  778. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  779. (u8 *)&temp_one);
  780. return;
  781. }
  782. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  783. {
  784. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  785. u8 i;
  786. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  787. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  788. /*
  789. *we just alloc 2 desc for beacon queue,
  790. *because we just need first desc in hw beacon.
  791. */
  792. rtlpci->txringcount[BEACON_QUEUE] = 2;
  793. /*
  794. *BE queue need more descriptor for performance
  795. *consideration or, No more tx desc will happen,
  796. *and may cause mac80211 mem leakage.
  797. */
  798. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  799. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  800. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  801. }
  802. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  803. struct pci_dev *pdev)
  804. {
  805. struct rtl_priv *rtlpriv = rtl_priv(hw);
  806. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  807. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  808. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  809. rtlpci->up_first_time = true;
  810. rtlpci->being_init_adapter = false;
  811. rtlhal->hw = hw;
  812. rtlpci->pdev = pdev;
  813. /*Tx/Rx related var */
  814. _rtl_pci_init_trx_var(hw);
  815. /*IBSS*/ mac->beacon_interval = 100;
  816. /*AMPDU*/
  817. mac->min_space_cfg = 0;
  818. mac->max_mss_density = 0;
  819. /*set sane AMPDU defaults */
  820. mac->current_ampdu_density = 7;
  821. mac->current_ampdu_factor = 3;
  822. /*QOS*/
  823. rtlpci->acm_method = eAcmWay2_SW;
  824. /*task */
  825. tasklet_init(&rtlpriv->works.irq_tasklet,
  826. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  827. (unsigned long)hw);
  828. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  829. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  830. (unsigned long)hw);
  831. tasklet_init(&rtlpriv->works.ips_leave_tasklet,
  832. (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
  833. (unsigned long)hw);
  834. }
  835. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  836. unsigned int prio, unsigned int entries)
  837. {
  838. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  839. struct rtl_priv *rtlpriv = rtl_priv(hw);
  840. struct rtl_tx_desc *ring;
  841. dma_addr_t dma;
  842. u32 nextdescaddress;
  843. int i;
  844. ring = pci_alloc_consistent(rtlpci->pdev,
  845. sizeof(*ring) * entries, &dma);
  846. if (!ring || (unsigned long)ring & 0xFF) {
  847. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  848. ("Cannot allocate TX ring (prio = %d)\n", prio));
  849. return -ENOMEM;
  850. }
  851. memset(ring, 0, sizeof(*ring) * entries);
  852. rtlpci->tx_ring[prio].desc = ring;
  853. rtlpci->tx_ring[prio].dma = dma;
  854. rtlpci->tx_ring[prio].idx = 0;
  855. rtlpci->tx_ring[prio].entries = entries;
  856. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  857. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  858. ("queue:%d, ring_addr:%p\n", prio, ring));
  859. for (i = 0; i < entries; i++) {
  860. nextdescaddress = (u32) dma +
  861. ((i + 1) % entries) *
  862. sizeof(*ring);
  863. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  864. true, HW_DESC_TX_NEXTDESC_ADDR,
  865. (u8 *)&nextdescaddress);
  866. }
  867. return 0;
  868. }
  869. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  870. {
  871. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  872. struct rtl_priv *rtlpriv = rtl_priv(hw);
  873. struct rtl_rx_desc *entry = NULL;
  874. int i, rx_queue_idx;
  875. u8 tmp_one = 1;
  876. /*
  877. *rx_queue_idx 0:RX_MPDU_QUEUE
  878. *rx_queue_idx 1:RX_CMD_QUEUE
  879. */
  880. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  881. rx_queue_idx++) {
  882. rtlpci->rx_ring[rx_queue_idx].desc =
  883. pci_alloc_consistent(rtlpci->pdev,
  884. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  885. desc) * rtlpci->rxringcount,
  886. &rtlpci->rx_ring[rx_queue_idx].dma);
  887. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  888. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  889. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  890. ("Cannot allocate RX ring\n"));
  891. return -ENOMEM;
  892. }
  893. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  894. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  895. rtlpci->rxringcount);
  896. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  897. /* If amsdu_8k is disabled, set buffersize to 4096. This
  898. * change will reduce memory fragmentation.
  899. */
  900. if (rtlpci->rxbuffersize > 4096 &&
  901. rtlpriv->rtlhal.disable_amsdu_8k)
  902. rtlpci->rxbuffersize = 4096;
  903. for (i = 0; i < rtlpci->rxringcount; i++) {
  904. struct sk_buff *skb =
  905. dev_alloc_skb(rtlpci->rxbuffersize);
  906. u32 bufferaddress;
  907. if (!skb)
  908. return 0;
  909. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  910. /*skb->dev = dev; */
  911. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  912. /*
  913. *just set skb->cb to mapping addr
  914. *for pci_unmap_single use
  915. */
  916. *((dma_addr_t *) skb->cb) =
  917. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  918. rtlpci->rxbuffersize,
  919. PCI_DMA_FROMDEVICE);
  920. bufferaddress = (*((dma_addr_t *)skb->cb));
  921. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  922. HW_DESC_RXBUFF_ADDR,
  923. (u8 *)&bufferaddress);
  924. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  925. HW_DESC_RXPKT_LEN,
  926. (u8 *)&rtlpci->
  927. rxbuffersize);
  928. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  929. HW_DESC_RXOWN,
  930. (u8 *)&tmp_one);
  931. }
  932. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  933. HW_DESC_RXERO, (u8 *)&tmp_one);
  934. }
  935. return 0;
  936. }
  937. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  938. unsigned int prio)
  939. {
  940. struct rtl_priv *rtlpriv = rtl_priv(hw);
  941. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  942. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  943. while (skb_queue_len(&ring->queue)) {
  944. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  945. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  946. pci_unmap_single(rtlpci->pdev,
  947. rtlpriv->cfg->
  948. ops->get_desc((u8 *) entry, true,
  949. HW_DESC_TXBUFF_ADDR),
  950. skb->len, PCI_DMA_TODEVICE);
  951. kfree_skb(skb);
  952. ring->idx = (ring->idx + 1) % ring->entries;
  953. }
  954. pci_free_consistent(rtlpci->pdev,
  955. sizeof(*ring->desc) * ring->entries,
  956. ring->desc, ring->dma);
  957. ring->desc = NULL;
  958. }
  959. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  960. {
  961. int i, rx_queue_idx;
  962. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  963. /*rx_queue_idx 1:RX_CMD_QUEUE */
  964. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  965. rx_queue_idx++) {
  966. for (i = 0; i < rtlpci->rxringcount; i++) {
  967. struct sk_buff *skb =
  968. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  969. if (!skb)
  970. continue;
  971. pci_unmap_single(rtlpci->pdev,
  972. *((dma_addr_t *) skb->cb),
  973. rtlpci->rxbuffersize,
  974. PCI_DMA_FROMDEVICE);
  975. kfree_skb(skb);
  976. }
  977. pci_free_consistent(rtlpci->pdev,
  978. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  979. desc) * rtlpci->rxringcount,
  980. rtlpci->rx_ring[rx_queue_idx].desc,
  981. rtlpci->rx_ring[rx_queue_idx].dma);
  982. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  983. }
  984. }
  985. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  986. {
  987. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  988. int ret;
  989. int i;
  990. ret = _rtl_pci_init_rx_ring(hw);
  991. if (ret)
  992. return ret;
  993. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  994. ret = _rtl_pci_init_tx_ring(hw, i,
  995. rtlpci->txringcount[i]);
  996. if (ret)
  997. goto err_free_rings;
  998. }
  999. return 0;
  1000. err_free_rings:
  1001. _rtl_pci_free_rx_ring(rtlpci);
  1002. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1003. if (rtlpci->tx_ring[i].desc)
  1004. _rtl_pci_free_tx_ring(hw, i);
  1005. return 1;
  1006. }
  1007. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1008. {
  1009. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1010. u32 i;
  1011. /*free rx rings */
  1012. _rtl_pci_free_rx_ring(rtlpci);
  1013. /*free tx rings */
  1014. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1015. _rtl_pci_free_tx_ring(hw, i);
  1016. return 0;
  1017. }
  1018. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1019. {
  1020. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1021. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1022. int i, rx_queue_idx;
  1023. unsigned long flags;
  1024. u8 tmp_one = 1;
  1025. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1026. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1027. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1028. rx_queue_idx++) {
  1029. /*
  1030. *force the rx_ring[RX_MPDU_QUEUE/
  1031. *RX_CMD_QUEUE].idx to the first one
  1032. */
  1033. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1034. struct rtl_rx_desc *entry = NULL;
  1035. for (i = 0; i < rtlpci->rxringcount; i++) {
  1036. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1037. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1038. false,
  1039. HW_DESC_RXOWN,
  1040. (u8 *)&tmp_one);
  1041. }
  1042. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1043. }
  1044. }
  1045. /*
  1046. *after reset, release previous pending packet,
  1047. *and force the tx idx to the first one
  1048. */
  1049. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1050. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1051. if (rtlpci->tx_ring[i].desc) {
  1052. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1053. while (skb_queue_len(&ring->queue)) {
  1054. struct rtl_tx_desc *entry =
  1055. &ring->desc[ring->idx];
  1056. struct sk_buff *skb =
  1057. __skb_dequeue(&ring->queue);
  1058. pci_unmap_single(rtlpci->pdev,
  1059. rtlpriv->cfg->ops->
  1060. get_desc((u8 *)
  1061. entry,
  1062. true,
  1063. HW_DESC_TXBUFF_ADDR),
  1064. skb->len, PCI_DMA_TODEVICE);
  1065. kfree_skb(skb);
  1066. ring->idx = (ring->idx + 1) % ring->entries;
  1067. }
  1068. ring->idx = 0;
  1069. }
  1070. }
  1071. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1072. return 0;
  1073. }
  1074. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1075. struct sk_buff *skb)
  1076. {
  1077. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1078. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1079. struct ieee80211_sta *sta = info->control.sta;
  1080. struct rtl_sta_info *sta_entry = NULL;
  1081. u8 tid = rtl_get_tid(skb);
  1082. if (!sta)
  1083. return false;
  1084. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1085. if (!rtlpriv->rtlhal.earlymode_enable)
  1086. return false;
  1087. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1088. return false;
  1089. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1090. return false;
  1091. if (tid > 7)
  1092. return false;
  1093. /* maybe every tid should be checked */
  1094. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1095. return false;
  1096. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1097. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1098. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1099. return true;
  1100. }
  1101. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1102. struct rtl_tcb_desc *ptcb_desc)
  1103. {
  1104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1105. struct rtl_sta_info *sta_entry = NULL;
  1106. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1107. struct ieee80211_sta *sta = info->control.sta;
  1108. struct rtl8192_tx_ring *ring;
  1109. struct rtl_tx_desc *pdesc;
  1110. u8 idx;
  1111. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1112. unsigned long flags;
  1113. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1114. __le16 fc = rtl_get_fc(skb);
  1115. u8 *pda_addr = hdr->addr1;
  1116. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1117. /*ssn */
  1118. u8 tid = 0;
  1119. u16 seq_number = 0;
  1120. u8 own;
  1121. u8 temp_one = 1;
  1122. if (ieee80211_is_auth(fc)) {
  1123. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1124. rtl_ips_nic_on(hw);
  1125. }
  1126. if (rtlpriv->psc.sw_ps_enabled) {
  1127. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1128. !ieee80211_has_pm(fc))
  1129. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1130. }
  1131. rtl_action_proc(hw, skb, true);
  1132. if (is_multicast_ether_addr(pda_addr))
  1133. rtlpriv->stats.txbytesmulticast += skb->len;
  1134. else if (is_broadcast_ether_addr(pda_addr))
  1135. rtlpriv->stats.txbytesbroadcast += skb->len;
  1136. else
  1137. rtlpriv->stats.txbytesunicast += skb->len;
  1138. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1139. ring = &rtlpci->tx_ring[hw_queue];
  1140. if (hw_queue != BEACON_QUEUE)
  1141. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1142. ring->entries;
  1143. else
  1144. idx = 0;
  1145. pdesc = &ring->desc[idx];
  1146. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1147. true, HW_DESC_OWN);
  1148. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1149. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1150. ("No more TX desc@%d, ring->idx = %d,"
  1151. "idx = %d, skb_queue_len = 0x%d\n",
  1152. hw_queue, ring->idx, idx,
  1153. skb_queue_len(&ring->queue)));
  1154. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1155. return skb->len;
  1156. }
  1157. if (ieee80211_is_data_qos(fc)) {
  1158. tid = rtl_get_tid(skb);
  1159. if (sta) {
  1160. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1161. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1162. IEEE80211_SCTL_SEQ) >> 4;
  1163. seq_number += 1;
  1164. if (!ieee80211_has_morefrags(hdr->frame_control))
  1165. sta_entry->tids[tid].seq_number = seq_number;
  1166. }
  1167. }
  1168. if (ieee80211_is_data(fc))
  1169. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1170. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1171. info, skb, hw_queue, ptcb_desc);
  1172. __skb_queue_tail(&ring->queue, skb);
  1173. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1174. HW_DESC_OWN, (u8 *)&temp_one);
  1175. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1176. hw_queue != BEACON_QUEUE) {
  1177. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1178. ("less desc left, stop skb_queue@%d, "
  1179. "ring->idx = %d,"
  1180. "idx = %d, skb_queue_len = 0x%d\n",
  1181. hw_queue, ring->idx, idx,
  1182. skb_queue_len(&ring->queue)));
  1183. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1184. }
  1185. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1186. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1187. return 0;
  1188. }
  1189. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1190. {
  1191. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1192. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1193. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1194. u16 i = 0;
  1195. int queue_id;
  1196. struct rtl8192_tx_ring *ring;
  1197. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1198. u32 queue_len;
  1199. ring = &pcipriv->dev.tx_ring[queue_id];
  1200. queue_len = skb_queue_len(&ring->queue);
  1201. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1202. queue_id == TXCMD_QUEUE) {
  1203. queue_id--;
  1204. continue;
  1205. } else {
  1206. msleep(20);
  1207. i++;
  1208. }
  1209. /* we just wait 1s for all queues */
  1210. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1211. is_hal_stop(rtlhal) || i >= 200)
  1212. return;
  1213. }
  1214. }
  1215. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1216. {
  1217. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1218. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1219. _rtl_pci_deinit_trx_ring(hw);
  1220. synchronize_irq(rtlpci->pdev->irq);
  1221. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1222. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1223. flush_workqueue(rtlpriv->works.rtl_wq);
  1224. destroy_workqueue(rtlpriv->works.rtl_wq);
  1225. }
  1226. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1227. {
  1228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1229. int err;
  1230. _rtl_pci_init_struct(hw, pdev);
  1231. err = _rtl_pci_init_trx_ring(hw);
  1232. if (err) {
  1233. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1234. ("tx ring initialization failed"));
  1235. return err;
  1236. }
  1237. return 1;
  1238. }
  1239. static int rtl_pci_start(struct ieee80211_hw *hw)
  1240. {
  1241. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1242. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1243. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1244. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1245. int err;
  1246. rtl_pci_reset_trx_ring(hw);
  1247. rtlpci->driver_is_goingto_unload = false;
  1248. err = rtlpriv->cfg->ops->hw_init(hw);
  1249. if (err) {
  1250. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1251. ("Failed to config hardware!\n"));
  1252. return err;
  1253. }
  1254. rtlpriv->cfg->ops->enable_interrupt(hw);
  1255. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1256. rtl_init_rx_config(hw);
  1257. /*should after adapter start and interrupt enable. */
  1258. set_hal_start(rtlhal);
  1259. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1260. rtlpci->up_first_time = false;
  1261. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1262. return 0;
  1263. }
  1264. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1265. {
  1266. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1267. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1268. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1269. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1270. unsigned long flags;
  1271. u8 RFInProgressTimeOut = 0;
  1272. /*
  1273. *should before disable interrrupt&adapter
  1274. *and will do it immediately.
  1275. */
  1276. set_hal_stop(rtlhal);
  1277. rtlpriv->cfg->ops->disable_interrupt(hw);
  1278. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1279. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1280. while (ppsc->rfchange_inprogress) {
  1281. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1282. if (RFInProgressTimeOut > 100) {
  1283. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1284. break;
  1285. }
  1286. mdelay(1);
  1287. RFInProgressTimeOut++;
  1288. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1289. }
  1290. ppsc->rfchange_inprogress = true;
  1291. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1292. rtlpci->driver_is_goingto_unload = true;
  1293. rtlpriv->cfg->ops->hw_disable(hw);
  1294. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1295. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1296. ppsc->rfchange_inprogress = false;
  1297. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1298. rtl_pci_enable_aspm(hw);
  1299. }
  1300. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1301. struct ieee80211_hw *hw)
  1302. {
  1303. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1304. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1305. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1306. struct pci_dev *bridge_pdev = pdev->bus->self;
  1307. u16 venderid;
  1308. u16 deviceid;
  1309. u8 revisionid;
  1310. u16 irqline;
  1311. u8 tmp;
  1312. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1313. venderid = pdev->vendor;
  1314. deviceid = pdev->device;
  1315. pci_read_config_byte(pdev, 0x8, &revisionid);
  1316. pci_read_config_word(pdev, 0x3C, &irqline);
  1317. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1318. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1319. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1320. * the correct driver is r8192e_pci, thus this routine should
  1321. * return false.
  1322. */
  1323. if (deviceid == RTL_PCI_8192SE_DID &&
  1324. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1325. return false;
  1326. if (deviceid == RTL_PCI_8192_DID ||
  1327. deviceid == RTL_PCI_0044_DID ||
  1328. deviceid == RTL_PCI_0047_DID ||
  1329. deviceid == RTL_PCI_8192SE_DID ||
  1330. deviceid == RTL_PCI_8174_DID ||
  1331. deviceid == RTL_PCI_8173_DID ||
  1332. deviceid == RTL_PCI_8172_DID ||
  1333. deviceid == RTL_PCI_8171_DID) {
  1334. switch (revisionid) {
  1335. case RTL_PCI_REVISION_ID_8192PCIE:
  1336. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1337. ("8192 PCI-E is found - "
  1338. "vid/did=%x/%x\n", venderid, deviceid));
  1339. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1340. break;
  1341. case RTL_PCI_REVISION_ID_8192SE:
  1342. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1343. ("8192SE is found - "
  1344. "vid/did=%x/%x\n", venderid, deviceid));
  1345. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1346. break;
  1347. default:
  1348. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1349. ("Err: Unknown device - "
  1350. "vid/did=%x/%x\n", venderid, deviceid));
  1351. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1352. break;
  1353. }
  1354. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1355. deviceid == RTL_PCI_8192CE_DID ||
  1356. deviceid == RTL_PCI_8191CE_DID ||
  1357. deviceid == RTL_PCI_8188CE_DID) {
  1358. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1359. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1360. ("8192C PCI-E is found - "
  1361. "vid/did=%x/%x\n", venderid, deviceid));
  1362. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1363. deviceid == RTL_PCI_8192DE_DID2) {
  1364. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1365. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1366. ("8192D PCI-E is found - "
  1367. "vid/did=%x/%x\n", venderid, deviceid));
  1368. } else {
  1369. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1370. ("Err: Unknown device -"
  1371. " vid/did=%x/%x\n", venderid, deviceid));
  1372. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1373. }
  1374. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1375. if (revisionid == 0 || revisionid == 1) {
  1376. if (revisionid == 0) {
  1377. RT_TRACE(rtlpriv, COMP_INIT,
  1378. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1379. rtlhal->interfaceindex = 0;
  1380. } else if (revisionid == 1) {
  1381. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1382. ("Find 92DE MAC1.\n"));
  1383. rtlhal->interfaceindex = 1;
  1384. }
  1385. } else {
  1386. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1387. ("Unknown device - "
  1388. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1389. venderid, deviceid, revisionid));
  1390. rtlhal->interfaceindex = 0;
  1391. }
  1392. }
  1393. /*find bus info */
  1394. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1395. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1396. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1397. /*find bridge info */
  1398. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1399. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1400. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1401. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1402. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1403. ("Pci Bridge Vendor is found index: %d\n",
  1404. tmp));
  1405. break;
  1406. }
  1407. }
  1408. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1409. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1410. pcipriv->ndis_adapter.pcibridge_busnum =
  1411. bridge_pdev->bus->number;
  1412. pcipriv->ndis_adapter.pcibridge_devnum =
  1413. PCI_SLOT(bridge_pdev->devfn);
  1414. pcipriv->ndis_adapter.pcibridge_funcnum =
  1415. PCI_FUNC(bridge_pdev->devfn);
  1416. pcipriv->ndis_adapter.pcicfg_addrport =
  1417. (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
  1418. (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
  1419. (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
  1420. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1421. pci_pcie_cap(bridge_pdev);
  1422. pcipriv->ndis_adapter.num4bytes =
  1423. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1424. rtl_pci_get_linkcontrol_field(hw);
  1425. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1426. PCI_BRIDGE_VENDOR_AMD) {
  1427. pcipriv->ndis_adapter.amd_l1_patch =
  1428. rtl_pci_get_amd_l1_patch(hw);
  1429. }
  1430. }
  1431. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1432. ("pcidev busnumber:devnumber:funcnumber:"
  1433. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1434. pcipriv->ndis_adapter.busnumber,
  1435. pcipriv->ndis_adapter.devnumber,
  1436. pcipriv->ndis_adapter.funcnumber,
  1437. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1438. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1439. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1440. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1441. pcipriv->ndis_adapter.pcibridge_busnum,
  1442. pcipriv->ndis_adapter.pcibridge_devnum,
  1443. pcipriv->ndis_adapter.pcibridge_funcnum,
  1444. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1445. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1446. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1447. pcipriv->ndis_adapter.amd_l1_patch));
  1448. rtl_pci_parse_configuration(pdev, hw);
  1449. return true;
  1450. }
  1451. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1452. const struct pci_device_id *id)
  1453. {
  1454. struct ieee80211_hw *hw = NULL;
  1455. struct rtl_priv *rtlpriv = NULL;
  1456. struct rtl_pci_priv *pcipriv = NULL;
  1457. struct rtl_pci *rtlpci;
  1458. unsigned long pmem_start, pmem_len, pmem_flags;
  1459. int err;
  1460. err = pci_enable_device(pdev);
  1461. if (err) {
  1462. RT_ASSERT(false,
  1463. ("%s : Cannot enable new PCI device\n",
  1464. pci_name(pdev)));
  1465. return err;
  1466. }
  1467. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1468. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1469. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1470. "for consistent allocations\n"));
  1471. pci_disable_device(pdev);
  1472. return -ENOMEM;
  1473. }
  1474. }
  1475. pci_set_master(pdev);
  1476. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1477. sizeof(struct rtl_priv), &rtl_ops);
  1478. if (!hw) {
  1479. RT_ASSERT(false,
  1480. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1481. err = -ENOMEM;
  1482. goto fail1;
  1483. }
  1484. SET_IEEE80211_DEV(hw, &pdev->dev);
  1485. pci_set_drvdata(pdev, hw);
  1486. rtlpriv = hw->priv;
  1487. pcipriv = (void *)rtlpriv->priv;
  1488. pcipriv->dev.pdev = pdev;
  1489. /* init cfg & intf_ops */
  1490. rtlpriv->rtlhal.interface = INTF_PCI;
  1491. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1492. rtlpriv->intf_ops = &rtl_pci_ops;
  1493. /*
  1494. *init dbgp flags before all
  1495. *other functions, because we will
  1496. *use it in other funtions like
  1497. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1498. *you can not use these macro
  1499. *before this
  1500. */
  1501. rtl_dbgp_flag_init(hw);
  1502. /* MEM map */
  1503. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1504. if (err) {
  1505. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1506. return err;
  1507. }
  1508. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1509. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1510. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1511. /*shared mem start */
  1512. rtlpriv->io.pci_mem_start =
  1513. (unsigned long)pci_iomap(pdev,
  1514. rtlpriv->cfg->bar_id, pmem_len);
  1515. if (rtlpriv->io.pci_mem_start == 0) {
  1516. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1517. goto fail2;
  1518. }
  1519. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1520. ("mem mapped space: start: 0x%08lx len:%08lx "
  1521. "flags:%08lx, after map:0x%08lx\n",
  1522. pmem_start, pmem_len, pmem_flags,
  1523. rtlpriv->io.pci_mem_start));
  1524. /* Disable Clk Request */
  1525. pci_write_config_byte(pdev, 0x81, 0);
  1526. /* leave D3 mode */
  1527. pci_write_config_byte(pdev, 0x44, 0);
  1528. pci_write_config_byte(pdev, 0x04, 0x06);
  1529. pci_write_config_byte(pdev, 0x04, 0x07);
  1530. /* find adapter */
  1531. if (!_rtl_pci_find_adapter(pdev, hw))
  1532. goto fail3;
  1533. /* Init IO handler */
  1534. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1535. /*like read eeprom and so on */
  1536. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1537. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1538. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1539. ("Can't init_sw_vars.\n"));
  1540. goto fail3;
  1541. }
  1542. rtlpriv->cfg->ops->init_sw_leds(hw);
  1543. /*aspm */
  1544. rtl_pci_init_aspm(hw);
  1545. /* Init mac80211 sw */
  1546. err = rtl_init_core(hw);
  1547. if (err) {
  1548. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1549. ("Can't allocate sw for mac80211.\n"));
  1550. goto fail3;
  1551. }
  1552. /* Init PCI sw */
  1553. err = !rtl_pci_init(hw, pdev);
  1554. if (err) {
  1555. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1556. ("Failed to init PCI.\n"));
  1557. goto fail3;
  1558. }
  1559. err = ieee80211_register_hw(hw);
  1560. if (err) {
  1561. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1562. ("Can't register mac80211 hw.\n"));
  1563. goto fail3;
  1564. } else {
  1565. rtlpriv->mac80211.mac80211_registered = 1;
  1566. }
  1567. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1568. if (err) {
  1569. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1570. ("failed to create sysfs device attributes\n"));
  1571. goto fail3;
  1572. }
  1573. /*init rfkill */
  1574. rtl_init_rfkill(hw);
  1575. rtlpci = rtl_pcidev(pcipriv);
  1576. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1577. IRQF_SHARED, KBUILD_MODNAME, hw);
  1578. if (err) {
  1579. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1580. ("%s: failed to register IRQ handler\n",
  1581. wiphy_name(hw->wiphy)));
  1582. goto fail3;
  1583. } else {
  1584. rtlpci->irq_alloc = 1;
  1585. }
  1586. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1587. return 0;
  1588. fail3:
  1589. pci_set_drvdata(pdev, NULL);
  1590. rtl_deinit_core(hw);
  1591. _rtl_pci_io_handler_release(hw);
  1592. ieee80211_free_hw(hw);
  1593. if (rtlpriv->io.pci_mem_start != 0)
  1594. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1595. fail2:
  1596. pci_release_regions(pdev);
  1597. fail1:
  1598. pci_disable_device(pdev);
  1599. return -ENODEV;
  1600. }
  1601. EXPORT_SYMBOL(rtl_pci_probe);
  1602. void rtl_pci_disconnect(struct pci_dev *pdev)
  1603. {
  1604. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1605. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1606. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1607. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1608. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1609. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1610. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1611. /*ieee80211_unregister_hw will call ops_stop */
  1612. if (rtlmac->mac80211_registered == 1) {
  1613. ieee80211_unregister_hw(hw);
  1614. rtlmac->mac80211_registered = 0;
  1615. } else {
  1616. rtl_deinit_deferred_work(hw);
  1617. rtlpriv->intf_ops->adapter_stop(hw);
  1618. }
  1619. /*deinit rfkill */
  1620. rtl_deinit_rfkill(hw);
  1621. rtl_pci_deinit(hw);
  1622. rtl_deinit_core(hw);
  1623. _rtl_pci_io_handler_release(hw);
  1624. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1625. if (rtlpci->irq_alloc) {
  1626. free_irq(rtlpci->pdev->irq, hw);
  1627. rtlpci->irq_alloc = 0;
  1628. }
  1629. if (rtlpriv->io.pci_mem_start != 0) {
  1630. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1631. pci_release_regions(pdev);
  1632. }
  1633. pci_disable_device(pdev);
  1634. rtl_pci_disable_aspm(hw);
  1635. pci_set_drvdata(pdev, NULL);
  1636. ieee80211_free_hw(hw);
  1637. }
  1638. EXPORT_SYMBOL(rtl_pci_disconnect);
  1639. /***************************************
  1640. kernel pci power state define:
  1641. PCI_D0 ((pci_power_t __force) 0)
  1642. PCI_D1 ((pci_power_t __force) 1)
  1643. PCI_D2 ((pci_power_t __force) 2)
  1644. PCI_D3hot ((pci_power_t __force) 3)
  1645. PCI_D3cold ((pci_power_t __force) 4)
  1646. PCI_UNKNOWN ((pci_power_t __force) 5)
  1647. This function is called when system
  1648. goes into suspend state mac80211 will
  1649. call rtl_mac_stop() from the mac80211
  1650. suspend function first, So there is
  1651. no need to call hw_disable here.
  1652. ****************************************/
  1653. int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1654. {
  1655. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1656. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1657. rtlpriv->cfg->ops->hw_suspend(hw);
  1658. rtl_deinit_rfkill(hw);
  1659. pci_save_state(pdev);
  1660. pci_disable_device(pdev);
  1661. pci_set_power_state(pdev, PCI_D3hot);
  1662. return 0;
  1663. }
  1664. EXPORT_SYMBOL(rtl_pci_suspend);
  1665. int rtl_pci_resume(struct pci_dev *pdev)
  1666. {
  1667. int ret;
  1668. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1669. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1670. pci_set_power_state(pdev, PCI_D0);
  1671. ret = pci_enable_device(pdev);
  1672. if (ret) {
  1673. RT_ASSERT(false, ("ERR: <======\n"));
  1674. return ret;
  1675. }
  1676. pci_restore_state(pdev);
  1677. rtlpriv->cfg->ops->hw_resume(hw);
  1678. rtl_init_rfkill(hw);
  1679. return 0;
  1680. }
  1681. EXPORT_SYMBOL(rtl_pci_resume);
  1682. struct rtl_intf_ops rtl_pci_ops = {
  1683. .read_efuse_byte = read_efuse_byte,
  1684. .adapter_start = rtl_pci_start,
  1685. .adapter_stop = rtl_pci_stop,
  1686. .adapter_tx = rtl_pci_tx,
  1687. .flush = rtl_pci_flush,
  1688. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1689. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1690. .disable_aspm = rtl_pci_disable_aspm,
  1691. .enable_aspm = rtl_pci_enable_aspm,
  1692. };