ns87415.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /*
  2. * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
  4. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
  6. *
  7. * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/hdreg.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #include <linux/ide.h>
  17. #include <linux/init.h>
  18. #include <asm/io.h>
  19. #ifdef CONFIG_SUPERIO
  20. /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
  21. * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
  22. * which use the integrated NS87514 cell for CD-ROM support.
  23. * i.e we have to support for CD-ROM installs.
  24. * See drivers/parisc/superio.c for more gory details.
  25. */
  26. #include <asm/superio.h>
  27. #define SUPERIO_IDE_MAX_RETRIES 25
  28. /* Because of a defect in Super I/O, all reads of the PCI DMA status
  29. * registers, IDE status register and the IDE select register need to be
  30. * retried
  31. */
  32. static u8 superio_ide_inb (unsigned long port)
  33. {
  34. u8 tmp;
  35. int retries = SUPERIO_IDE_MAX_RETRIES;
  36. /* printk(" [ reading port 0x%x with retry ] ", port); */
  37. do {
  38. tmp = inb(port);
  39. if (tmp == 0)
  40. udelay(50);
  41. } while (tmp == 0 && retries-- > 0);
  42. return tmp;
  43. }
  44. static u8 superio_read_status(ide_hwif_t *hwif)
  45. {
  46. return superio_ide_inb(hwif->io_ports.status_addr);
  47. }
  48. static u8 superio_read_sff_dma_status(ide_hwif_t *hwif)
  49. {
  50. return superio_ide_inb(hwif->dma_base + ATA_DMA_STATUS);
  51. }
  52. static void superio_tf_read(ide_drive_t *drive, ide_task_t *task)
  53. {
  54. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  55. struct ide_taskfile *tf = &task->tf;
  56. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  57. u16 data = inw(io_ports->data_addr);
  58. tf->data = data & 0xff;
  59. tf->hob_data = (data >> 8) & 0xff;
  60. }
  61. /* be sure we're looking at the low order bits */
  62. outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  63. if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
  64. tf->feature = inb(io_ports->feature_addr);
  65. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  66. tf->nsect = inb(io_ports->nsect_addr);
  67. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  68. tf->lbal = inb(io_ports->lbal_addr);
  69. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  70. tf->lbam = inb(io_ports->lbam_addr);
  71. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  72. tf->lbah = inb(io_ports->lbah_addr);
  73. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  74. tf->device = superio_ide_inb(io_ports->device_addr);
  75. if (task->tf_flags & IDE_TFLAG_LBA48) {
  76. outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  77. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  78. tf->hob_feature = inb(io_ports->feature_addr);
  79. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  80. tf->hob_nsect = inb(io_ports->nsect_addr);
  81. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  82. tf->hob_lbal = inb(io_ports->lbal_addr);
  83. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  84. tf->hob_lbam = inb(io_ports->lbam_addr);
  85. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  86. tf->hob_lbah = inb(io_ports->lbah_addr);
  87. }
  88. }
  89. static const struct ide_tp_ops superio_tp_ops = {
  90. .exec_command = ide_exec_command,
  91. .read_status = superio_read_status,
  92. .read_altstatus = ide_read_altstatus,
  93. .read_sff_dma_status = superio_read_sff_dma_status,
  94. .set_irq = ide_set_irq,
  95. .tf_load = ide_tf_load,
  96. .tf_read = superio_tf_read,
  97. .input_data = ide_input_data,
  98. .output_data = ide_output_data,
  99. };
  100. static void __devinit superio_init_iops(struct hwif_s *hwif)
  101. {
  102. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  103. u32 dma_stat;
  104. u8 port = hwif->channel, tmp;
  105. dma_stat = (pci_resource_start(pdev, 4) & ~3) + (!port ? 2 : 0xa);
  106. /* Clear error/interrupt, enable dma */
  107. tmp = superio_ide_inb(dma_stat);
  108. outb(tmp | 0x66, dma_stat);
  109. }
  110. #endif
  111. static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
  112. /*
  113. * This routine either enables/disables (according to drive->present)
  114. * the IRQ associated with the port (HWIF(drive)),
  115. * and selects either PIO or DMA handshaking for the next I/O operation.
  116. */
  117. static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
  118. {
  119. ide_hwif_t *hwif = HWIF(drive);
  120. struct pci_dev *dev = to_pci_dev(hwif->dev);
  121. unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
  122. unsigned long flags;
  123. local_irq_save(flags);
  124. new = *old;
  125. /* Adjust IRQ enable bit */
  126. bit = 1 << (8 + hwif->channel);
  127. new = drive->present ? (new & ~bit) : (new | bit);
  128. /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
  129. bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
  130. other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
  131. new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
  132. if (new != *old) {
  133. unsigned char stat;
  134. /*
  135. * Don't change DMA engine settings while Write Buffers
  136. * are busy.
  137. */
  138. (void) pci_read_config_byte(dev, 0x43, &stat);
  139. while (stat & 0x03) {
  140. udelay(1);
  141. (void) pci_read_config_byte(dev, 0x43, &stat);
  142. }
  143. *old = new;
  144. (void) pci_write_config_dword(dev, 0x40, new);
  145. /*
  146. * And let things settle...
  147. */
  148. udelay(10);
  149. }
  150. local_irq_restore(flags);
  151. }
  152. static void ns87415_selectproc (ide_drive_t *drive)
  153. {
  154. ns87415_prepare_drive (drive, drive->using_dma);
  155. }
  156. static int ns87415_dma_end(ide_drive_t *drive)
  157. {
  158. ide_hwif_t *hwif = HWIF(drive);
  159. u8 dma_stat = 0, dma_cmd = 0;
  160. drive->waiting_for_dma = 0;
  161. dma_stat = hwif->tp_ops->read_sff_dma_status(hwif);
  162. /* get DMA command mode */
  163. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  164. /* stop DMA */
  165. outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
  166. /* from ERRATA: clear the INTR & ERROR bits */
  167. dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  168. outb(dma_cmd | 6, hwif->dma_base + ATA_DMA_CMD);
  169. /* and free any DMA resources */
  170. ide_destroy_dmatable(drive);
  171. /* verify good DMA status */
  172. return (dma_stat & 7) != 4;
  173. }
  174. static int ns87415_dma_setup(ide_drive_t *drive)
  175. {
  176. /* select DMA xfer */
  177. ns87415_prepare_drive(drive, 1);
  178. if (!ide_dma_setup(drive))
  179. return 0;
  180. /* DMA failed: select PIO xfer */
  181. ns87415_prepare_drive(drive, 0);
  182. return 1;
  183. }
  184. static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
  185. {
  186. struct pci_dev *dev = to_pci_dev(hwif->dev);
  187. unsigned int ctrl, using_inta;
  188. u8 progif;
  189. #ifdef __sparc_v9__
  190. int timeout;
  191. u8 stat;
  192. #endif
  193. /*
  194. * We cannot probe for IRQ: both ports share common IRQ on INTA.
  195. * Also, leave IRQ masked during drive probing, to prevent infinite
  196. * interrupts from a potentially floating INTA..
  197. *
  198. * IRQs get unmasked in selectproc when drive is first used.
  199. */
  200. (void) pci_read_config_dword(dev, 0x40, &ctrl);
  201. (void) pci_read_config_byte(dev, 0x09, &progif);
  202. /* is irq in "native" mode? */
  203. using_inta = progif & (1 << (hwif->channel << 1));
  204. if (!using_inta)
  205. using_inta = ctrl & (1 << (4 + hwif->channel));
  206. if (hwif->mate) {
  207. hwif->select_data = hwif->mate->select_data;
  208. } else {
  209. hwif->select_data = (unsigned long)
  210. &ns87415_control[ns87415_count++];
  211. ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
  212. if (using_inta)
  213. ctrl &= ~(1 << 6); /* unmask INTA */
  214. *((unsigned int *)hwif->select_data) = ctrl;
  215. (void) pci_write_config_dword(dev, 0x40, ctrl);
  216. /*
  217. * Set prefetch size to 512 bytes for both ports,
  218. * but don't turn on/off prefetching here.
  219. */
  220. pci_write_config_byte(dev, 0x55, 0xee);
  221. #ifdef __sparc_v9__
  222. /*
  223. * XXX: Reset the device, if we don't it will not respond to
  224. * SELECT_DRIVE() properly during first ide_probe_port().
  225. */
  226. timeout = 10000;
  227. outb(12, hwif->io_ports.ctl_addr);
  228. udelay(10);
  229. outb(8, hwif->io_ports.ctl_addr);
  230. do {
  231. udelay(50);
  232. stat = hwif->tp_ops->read_status(hwif);
  233. if (stat == 0xff)
  234. break;
  235. } while ((stat & BUSY_STAT) && --timeout);
  236. #endif
  237. }
  238. if (!using_inta)
  239. hwif->irq = __ide_default_irq(hwif->io_ports.data_addr);
  240. else if (!hwif->irq && hwif->mate && hwif->mate->irq)
  241. hwif->irq = hwif->mate->irq; /* share IRQ with mate */
  242. if (!hwif->dma_base)
  243. return;
  244. outb(0x60, hwif->dma_base + ATA_DMA_STATUS);
  245. }
  246. static const struct ide_port_ops ns87415_port_ops = {
  247. .selectproc = ns87415_selectproc,
  248. };
  249. static const struct ide_dma_ops ns87415_dma_ops = {
  250. .dma_host_set = ide_dma_host_set,
  251. .dma_setup = ns87415_dma_setup,
  252. .dma_exec_cmd = ide_dma_exec_cmd,
  253. .dma_start = ide_dma_start,
  254. .dma_end = ns87415_dma_end,
  255. .dma_test_irq = ide_dma_test_irq,
  256. .dma_lost_irq = ide_dma_lost_irq,
  257. .dma_timeout = ide_dma_timeout,
  258. };
  259. static const struct ide_port_info ns87415_chipset __devinitdata = {
  260. .name = "NS87415",
  261. .init_hwif = init_hwif_ns87415,
  262. .port_ops = &ns87415_port_ops,
  263. .dma_ops = &ns87415_dma_ops,
  264. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  265. IDE_HFLAG_NO_ATAPI_DMA,
  266. };
  267. static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  268. {
  269. struct ide_port_info d = ns87415_chipset;
  270. #ifdef CONFIG_SUPERIO
  271. if (PCI_SLOT(dev->devfn) == 0xE) {
  272. /* Built-in - assume it's under superio. */
  273. d.init_iops = superio_init_iops;
  274. d.tp_ops = &superio_tp_ops;
  275. }
  276. #endif
  277. return ide_pci_init_one(dev, &d, NULL);
  278. }
  279. static const struct pci_device_id ns87415_pci_tbl[] = {
  280. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
  281. { 0, },
  282. };
  283. MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
  284. static struct pci_driver driver = {
  285. .name = "NS87415_IDE",
  286. .id_table = ns87415_pci_tbl,
  287. .probe = ns87415_init_one,
  288. .remove = ide_pci_remove,
  289. };
  290. static int __init ns87415_ide_init(void)
  291. {
  292. return ide_pci_register_driver(&driver);
  293. }
  294. static void __exit ns87415_ide_exit(void)
  295. {
  296. pci_unregister_driver(&driver);
  297. }
  298. module_init(ns87415_ide_init);
  299. module_exit(ns87415_ide_exit);
  300. MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
  301. MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
  302. MODULE_LICENSE("GPL");