cs5535.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
  3. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  4. *
  5. * History:
  6. * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
  7. * - Reworked tuneproc, set_drive, misc mods to prep for mainline
  8. * - Work was sponsored by CIS (M) Sdn Bhd.
  9. * Ported to Kernel 2.6.11 on June 26, 2005 by
  10. * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
  11. * Alexander Kiausch <alex.kiausch@t-online.de>
  12. * Originally developed by AMD for 2.4/2.6
  13. *
  14. * Development of this chipset driver was funded
  15. * by the nice folks at National Semiconductor/AMD.
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License version 2 as published by
  19. * the Free Software Foundation.
  20. *
  21. * Documentation:
  22. * CS5535 documentation available from AMD
  23. */
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/ide.h>
  27. #define MSR_ATAC_BASE 0x51300000
  28. #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
  29. #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
  30. #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
  31. #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
  32. #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
  33. #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
  34. #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
  35. #define ATAC_RESET (MSR_ATAC_BASE+0x10)
  36. #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
  37. #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
  38. #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
  39. #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
  40. #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
  41. #define ATAC_BM0_CMD_PRIM 0x00
  42. #define ATAC_BM0_STS_PRIM 0x02
  43. #define ATAC_BM0_PRD 0x04
  44. #define CS5535_CABLE_DETECT 0x48
  45. /* Format I PIO settings. We separate out cmd and data for safer timings */
  46. static unsigned int cs5535_pio_cmd_timings[5] =
  47. { 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
  48. static unsigned int cs5535_pio_dta_timings[5] =
  49. { 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
  50. static unsigned int cs5535_mwdma_timings[3] =
  51. { 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
  52. static unsigned int cs5535_udma_timings[5] =
  53. { 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
  54. /* Macros to check if the register is the reset value - reset value is an
  55. invalid timing and indicates the register has not been set previously */
  56. #define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
  57. #define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
  58. /****
  59. * cs5535_set_speed - Configure the chipset to the new speed
  60. * @drive: Drive to set up
  61. * @speed: desired speed
  62. *
  63. * cs5535_set_speed() configures the chipset to a new speed.
  64. */
  65. static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
  66. {
  67. u32 reg = 0, dummy;
  68. int unit = drive->select.b.unit;
  69. /* Set the PIO timings */
  70. if (speed < XFER_SW_DMA_0) {
  71. ide_drive_t *pair = ide_get_paired_drive(drive);
  72. u8 cmd, pioa;
  73. cmd = pioa = speed - XFER_PIO_0;
  74. if (pair->present) {
  75. u8 piob = ide_get_best_pio_mode(pair, 255, 4);
  76. if (piob < cmd)
  77. cmd = piob;
  78. }
  79. /* Write the speed of the current drive */
  80. reg = (cs5535_pio_cmd_timings[cmd] << 16) |
  81. cs5535_pio_dta_timings[pioa];
  82. wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
  83. /* And if nessesary - change the speed of the other drive */
  84. rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
  85. if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
  86. cs5535_pio_cmd_timings[cmd]) {
  87. reg &= 0x0000FFFF;
  88. reg |= cs5535_pio_cmd_timings[cmd] << 16;
  89. wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
  90. }
  91. /* Set bit 31 of the DMA register for PIO format 1 timings */
  92. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  93. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
  94. reg | 0x80000000UL, 0);
  95. } else {
  96. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  97. reg &= 0x80000000UL; /* Preserve the PIO format bit */
  98. if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
  99. reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
  100. else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
  101. reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
  102. else
  103. return;
  104. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
  105. }
  106. }
  107. /**
  108. * cs5535_set_dma_mode - set host controller for DMA mode
  109. * @drive: drive
  110. * @speed: DMA mode
  111. *
  112. * Programs the chipset for DMA mode.
  113. */
  114. static void cs5535_set_dma_mode(ide_drive_t *drive, const u8 speed)
  115. {
  116. cs5535_set_speed(drive, speed);
  117. }
  118. /**
  119. * cs5535_set_pio_mode - set host controller for PIO mode
  120. * @drive: drive
  121. * @pio: PIO mode number
  122. *
  123. * A callback from the upper layers for PIO-only tuning.
  124. */
  125. static void cs5535_set_pio_mode(ide_drive_t *drive, const u8 pio)
  126. {
  127. cs5535_set_speed(drive, XFER_PIO_0 + pio);
  128. }
  129. static u8 __devinit cs5535_cable_detect(ide_hwif_t *hwif)
  130. {
  131. struct pci_dev *dev = to_pci_dev(hwif->dev);
  132. u8 bit;
  133. /* if a 80 wire cable was detected */
  134. pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
  135. return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  136. }
  137. static const struct ide_port_ops cs5535_port_ops = {
  138. .set_pio_mode = cs5535_set_pio_mode,
  139. .set_dma_mode = cs5535_set_dma_mode,
  140. .cable_detect = cs5535_cable_detect,
  141. };
  142. static const struct ide_port_info cs5535_chipset __devinitdata = {
  143. .name = "CS5535",
  144. .port_ops = &cs5535_port_ops,
  145. .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE,
  146. .pio_mask = ATA_PIO4,
  147. .mwdma_mask = ATA_MWDMA2,
  148. .udma_mask = ATA_UDMA4,
  149. };
  150. static int __devinit cs5535_init_one(struct pci_dev *dev,
  151. const struct pci_device_id *id)
  152. {
  153. return ide_pci_init_one(dev, &cs5535_chipset, NULL);
  154. }
  155. static const struct pci_device_id cs5535_pci_tbl[] = {
  156. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
  157. { 0, },
  158. };
  159. MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
  160. static struct pci_driver driver = {
  161. .name = "CS5535_IDE",
  162. .id_table = cs5535_pci_tbl,
  163. .probe = cs5535_init_one,
  164. .remove = ide_pci_remove,
  165. };
  166. static int __init cs5535_ide_init(void)
  167. {
  168. return ide_pci_register_driver(&driver);
  169. }
  170. static void __exit cs5535_ide_exit(void)
  171. {
  172. pci_unregister_driver(&driver);
  173. }
  174. module_init(cs5535_ide_init);
  175. module_exit(cs5535_ide_exit);
  176. MODULE_AUTHOR("AMD");
  177. MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
  178. MODULE_LICENSE("GPL");