intel_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi {
  39. struct intel_encoder base;
  40. u32 sdvox_reg;
  41. int ddc_bus;
  42. uint32_t color_range;
  43. bool has_hdmi_sink;
  44. bool has_audio;
  45. enum hdmi_force_audio force_audio;
  46. void (*write_infoframe)(struct drm_encoder *encoder,
  47. struct dip_infoframe *frame);
  48. };
  49. static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  50. {
  51. return container_of(encoder, struct intel_hdmi, base.base);
  52. }
  53. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  54. {
  55. return container_of(intel_attached_encoder(connector),
  56. struct intel_hdmi, base);
  57. }
  58. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  59. {
  60. uint8_t *data = (uint8_t *)frame;
  61. uint8_t sum = 0;
  62. unsigned i;
  63. frame->checksum = 0;
  64. frame->ecc = 0;
  65. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  66. sum += data[i];
  67. frame->checksum = 0x100 - sum;
  68. }
  69. static u32 intel_infoframe_index(struct dip_infoframe *frame)
  70. {
  71. u32 flags = 0;
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. flags |= VIDEO_DIP_SELECT_AVI;
  75. break;
  76. case DIP_TYPE_SPD:
  77. flags |= VIDEO_DIP_SELECT_SPD;
  78. break;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. break;
  82. }
  83. return flags;
  84. }
  85. static u32 intel_infoframe_flags(struct dip_infoframe *frame)
  86. {
  87. u32 flags = 0;
  88. switch (frame->type) {
  89. case DIP_TYPE_AVI:
  90. flags |= VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_FREQ_VSYNC;
  91. break;
  92. case DIP_TYPE_SPD:
  93. flags |= VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_FREQ_VSYNC;
  94. break;
  95. default:
  96. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  97. break;
  98. }
  99. return flags;
  100. }
  101. static void i9xx_write_infoframe(struct drm_encoder *encoder,
  102. struct dip_infoframe *frame)
  103. {
  104. uint32_t *data = (uint32_t *)frame;
  105. struct drm_device *dev = encoder->dev;
  106. struct drm_i915_private *dev_priv = dev->dev_private;
  107. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  108. u32 port, flags, val = I915_READ(VIDEO_DIP_CTL);
  109. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  110. /* XXX first guess at handling video port, is this corrent? */
  111. if (intel_hdmi->sdvox_reg == SDVOB)
  112. port = VIDEO_DIP_PORT_B;
  113. else if (intel_hdmi->sdvox_reg == SDVOC)
  114. port = VIDEO_DIP_PORT_C;
  115. else
  116. return;
  117. flags = intel_infoframe_index(frame);
  118. val &= ~VIDEO_DIP_SELECT_MASK;
  119. I915_WRITE(VIDEO_DIP_CTL, val | port | flags);
  120. for (i = 0; i < len; i += 4) {
  121. I915_WRITE(VIDEO_DIP_DATA, *data);
  122. data++;
  123. }
  124. flags |= intel_infoframe_flags(frame);
  125. I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | val | port | flags);
  126. }
  127. static void ironlake_write_infoframe(struct drm_encoder *encoder,
  128. struct dip_infoframe *frame)
  129. {
  130. uint32_t *data = (uint32_t *)frame;
  131. struct drm_device *dev = encoder->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct drm_crtc *crtc = encoder->crtc;
  134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  135. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  136. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  137. u32 flags, val = I915_READ(reg);
  138. intel_wait_for_vblank(dev, intel_crtc->pipe);
  139. flags = intel_infoframe_index(frame);
  140. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  141. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  142. for (i = 0; i < len; i += 4) {
  143. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  144. data++;
  145. }
  146. flags |= intel_infoframe_flags(frame);
  147. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  148. }
  149. static void vlv_write_infoframe(struct drm_encoder *encoder,
  150. struct dip_infoframe *frame)
  151. {
  152. uint32_t *data = (uint32_t *)frame;
  153. struct drm_device *dev = encoder->dev;
  154. struct drm_i915_private *dev_priv = dev->dev_private;
  155. struct drm_crtc *crtc = encoder->crtc;
  156. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  157. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  158. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  159. u32 flags, val = I915_READ(reg);
  160. intel_wait_for_vblank(dev, intel_crtc->pipe);
  161. flags = intel_infoframe_index(frame);
  162. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  163. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. flags |= intel_infoframe_flags(frame);
  169. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  170. }
  171. static void intel_set_infoframe(struct drm_encoder *encoder,
  172. struct dip_infoframe *frame)
  173. {
  174. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  175. if (!intel_hdmi->has_hdmi_sink)
  176. return;
  177. intel_dip_infoframe_csum(frame);
  178. intel_hdmi->write_infoframe(encoder, frame);
  179. }
  180. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder)
  181. {
  182. struct dip_infoframe avi_if = {
  183. .type = DIP_TYPE_AVI,
  184. .ver = DIP_VERSION_AVI,
  185. .len = DIP_LEN_AVI,
  186. };
  187. intel_set_infoframe(encoder, &avi_if);
  188. }
  189. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  190. {
  191. struct dip_infoframe spd_if;
  192. memset(&spd_if, 0, sizeof(spd_if));
  193. spd_if.type = DIP_TYPE_SPD;
  194. spd_if.ver = DIP_VERSION_SPD;
  195. spd_if.len = DIP_LEN_SPD;
  196. strcpy(spd_if.body.spd.vn, "Intel");
  197. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  198. spd_if.body.spd.sdi = DIP_SPD_PC;
  199. intel_set_infoframe(encoder, &spd_if);
  200. }
  201. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  202. struct drm_display_mode *mode,
  203. struct drm_display_mode *adjusted_mode)
  204. {
  205. struct drm_device *dev = encoder->dev;
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. struct drm_crtc *crtc = encoder->crtc;
  208. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  209. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  210. u32 sdvox;
  211. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  212. if (!HAS_PCH_SPLIT(dev))
  213. sdvox |= intel_hdmi->color_range;
  214. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  215. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  216. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  217. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  218. if (intel_crtc->bpp > 24)
  219. sdvox |= COLOR_FORMAT_12bpc;
  220. else
  221. sdvox |= COLOR_FORMAT_8bpc;
  222. /* Required on CPT */
  223. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  224. sdvox |= HDMI_MODE_SELECT;
  225. if (intel_hdmi->has_audio) {
  226. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  227. pipe_name(intel_crtc->pipe));
  228. sdvox |= SDVO_AUDIO_ENABLE;
  229. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  230. intel_write_eld(encoder, adjusted_mode);
  231. }
  232. if (HAS_PCH_CPT(dev))
  233. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  234. else if (intel_crtc->pipe == 1)
  235. sdvox |= SDVO_PIPE_B_SELECT;
  236. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  237. POSTING_READ(intel_hdmi->sdvox_reg);
  238. intel_hdmi_set_avi_infoframe(encoder);
  239. intel_hdmi_set_spd_infoframe(encoder);
  240. }
  241. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  242. {
  243. struct drm_device *dev = encoder->dev;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  246. u32 temp;
  247. u32 enable_bits = SDVO_ENABLE;
  248. if (intel_hdmi->has_audio)
  249. enable_bits |= SDVO_AUDIO_ENABLE;
  250. temp = I915_READ(intel_hdmi->sdvox_reg);
  251. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  252. * we do this anyway which shows more stable in testing.
  253. */
  254. if (HAS_PCH_SPLIT(dev)) {
  255. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  256. POSTING_READ(intel_hdmi->sdvox_reg);
  257. }
  258. if (mode != DRM_MODE_DPMS_ON) {
  259. temp &= ~enable_bits;
  260. } else {
  261. temp |= enable_bits;
  262. }
  263. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  264. POSTING_READ(intel_hdmi->sdvox_reg);
  265. /* HW workaround, need to write this twice for issue that may result
  266. * in first write getting masked.
  267. */
  268. if (HAS_PCH_SPLIT(dev)) {
  269. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  270. POSTING_READ(intel_hdmi->sdvox_reg);
  271. }
  272. }
  273. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  274. struct drm_display_mode *mode)
  275. {
  276. if (mode->clock > 165000)
  277. return MODE_CLOCK_HIGH;
  278. if (mode->clock < 20000)
  279. return MODE_CLOCK_LOW;
  280. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  281. return MODE_NO_DBLESCAN;
  282. return MODE_OK;
  283. }
  284. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  285. struct drm_display_mode *mode,
  286. struct drm_display_mode *adjusted_mode)
  287. {
  288. return true;
  289. }
  290. static enum drm_connector_status
  291. intel_hdmi_detect(struct drm_connector *connector, bool force)
  292. {
  293. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  294. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  295. struct edid *edid;
  296. enum drm_connector_status status = connector_status_disconnected;
  297. intel_hdmi->has_hdmi_sink = false;
  298. intel_hdmi->has_audio = false;
  299. edid = drm_get_edid(connector,
  300. intel_gmbus_get_adapter(dev_priv,
  301. intel_hdmi->ddc_bus));
  302. if (edid) {
  303. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  304. status = connector_status_connected;
  305. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  306. intel_hdmi->has_hdmi_sink =
  307. drm_detect_hdmi_monitor(edid);
  308. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  309. }
  310. connector->display_info.raw_edid = NULL;
  311. kfree(edid);
  312. }
  313. if (status == connector_status_connected) {
  314. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  315. intel_hdmi->has_audio =
  316. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  317. }
  318. return status;
  319. }
  320. static int intel_hdmi_get_modes(struct drm_connector *connector)
  321. {
  322. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  323. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  324. /* We should parse the EDID data and find out if it's an HDMI sink so
  325. * we can send audio to it.
  326. */
  327. return intel_ddc_get_modes(connector,
  328. intel_gmbus_get_adapter(dev_priv,
  329. intel_hdmi->ddc_bus));
  330. }
  331. static bool
  332. intel_hdmi_detect_audio(struct drm_connector *connector)
  333. {
  334. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  335. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  336. struct edid *edid;
  337. bool has_audio = false;
  338. edid = drm_get_edid(connector,
  339. intel_gmbus_get_adapter(dev_priv,
  340. intel_hdmi->ddc_bus));
  341. if (edid) {
  342. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  343. has_audio = drm_detect_monitor_audio(edid);
  344. connector->display_info.raw_edid = NULL;
  345. kfree(edid);
  346. }
  347. return has_audio;
  348. }
  349. static int
  350. intel_hdmi_set_property(struct drm_connector *connector,
  351. struct drm_property *property,
  352. uint64_t val)
  353. {
  354. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  355. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  356. int ret;
  357. ret = drm_connector_property_set_value(connector, property, val);
  358. if (ret)
  359. return ret;
  360. if (property == dev_priv->force_audio_property) {
  361. enum hdmi_force_audio i = val;
  362. bool has_audio;
  363. if (i == intel_hdmi->force_audio)
  364. return 0;
  365. intel_hdmi->force_audio = i;
  366. if (i == HDMI_AUDIO_AUTO)
  367. has_audio = intel_hdmi_detect_audio(connector);
  368. else
  369. has_audio = (i == HDMI_AUDIO_ON);
  370. if (i == HDMI_AUDIO_OFF_DVI)
  371. intel_hdmi->has_hdmi_sink = 0;
  372. intel_hdmi->has_audio = has_audio;
  373. goto done;
  374. }
  375. if (property == dev_priv->broadcast_rgb_property) {
  376. if (val == !!intel_hdmi->color_range)
  377. return 0;
  378. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  379. goto done;
  380. }
  381. return -EINVAL;
  382. done:
  383. if (intel_hdmi->base.base.crtc) {
  384. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  385. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  386. crtc->x, crtc->y,
  387. crtc->fb);
  388. }
  389. return 0;
  390. }
  391. static void intel_hdmi_destroy(struct drm_connector *connector)
  392. {
  393. drm_sysfs_connector_remove(connector);
  394. drm_connector_cleanup(connector);
  395. kfree(connector);
  396. }
  397. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  398. .dpms = intel_hdmi_dpms,
  399. .mode_fixup = intel_hdmi_mode_fixup,
  400. .prepare = intel_encoder_prepare,
  401. .mode_set = intel_hdmi_mode_set,
  402. .commit = intel_encoder_commit,
  403. };
  404. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  405. .dpms = drm_helper_connector_dpms,
  406. .detect = intel_hdmi_detect,
  407. .fill_modes = drm_helper_probe_single_connector_modes,
  408. .set_property = intel_hdmi_set_property,
  409. .destroy = intel_hdmi_destroy,
  410. };
  411. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  412. .get_modes = intel_hdmi_get_modes,
  413. .mode_valid = intel_hdmi_mode_valid,
  414. .best_encoder = intel_best_encoder,
  415. };
  416. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  417. .destroy = intel_encoder_destroy,
  418. };
  419. static void
  420. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  421. {
  422. intel_attach_force_audio_property(connector);
  423. intel_attach_broadcast_rgb_property(connector);
  424. }
  425. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  426. {
  427. struct drm_i915_private *dev_priv = dev->dev_private;
  428. struct drm_connector *connector;
  429. struct intel_encoder *intel_encoder;
  430. struct intel_connector *intel_connector;
  431. struct intel_hdmi *intel_hdmi;
  432. int i;
  433. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  434. if (!intel_hdmi)
  435. return;
  436. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  437. if (!intel_connector) {
  438. kfree(intel_hdmi);
  439. return;
  440. }
  441. intel_encoder = &intel_hdmi->base;
  442. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  443. DRM_MODE_ENCODER_TMDS);
  444. connector = &intel_connector->base;
  445. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  446. DRM_MODE_CONNECTOR_HDMIA);
  447. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  448. intel_encoder->type = INTEL_OUTPUT_HDMI;
  449. connector->polled = DRM_CONNECTOR_POLL_HPD;
  450. connector->interlace_allowed = 1;
  451. connector->doublescan_allowed = 0;
  452. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  453. /* Set up the DDC bus. */
  454. if (sdvox_reg == SDVOB) {
  455. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  456. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  457. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  458. } else if (sdvox_reg == SDVOC) {
  459. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  460. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  461. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  462. } else if (sdvox_reg == HDMIB) {
  463. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  464. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  465. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  466. } else if (sdvox_reg == HDMIC) {
  467. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  468. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  469. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  470. } else if (sdvox_reg == HDMID) {
  471. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  472. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  473. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  474. }
  475. intel_hdmi->sdvox_reg = sdvox_reg;
  476. if (!HAS_PCH_SPLIT(dev)) {
  477. intel_hdmi->write_infoframe = i9xx_write_infoframe;
  478. I915_WRITE(VIDEO_DIP_CTL, 0);
  479. } else if (IS_VALLEYVIEW(dev)) {
  480. intel_hdmi->write_infoframe = vlv_write_infoframe;
  481. for_each_pipe(i)
  482. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  483. } else {
  484. intel_hdmi->write_infoframe = ironlake_write_infoframe;
  485. for_each_pipe(i)
  486. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  487. }
  488. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  489. intel_hdmi_add_properties(intel_hdmi, connector);
  490. intel_connector_attach_encoder(intel_connector, intel_encoder);
  491. drm_sysfs_connector_add(connector);
  492. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  493. * 0xd. Failure to do so will result in spurious interrupts being
  494. * generated on the port when a cable is not attached.
  495. */
  496. if (IS_G4X(dev) && !IS_GM45(dev)) {
  497. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  498. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  499. }
  500. }