p54pci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. *
  6. * Based on the islsm (softmac prism54) driver, which is:
  7. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/firmware.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/delay.h>
  18. #include <linux/completion.h>
  19. #include <net/mac80211.h>
  20. #include "p54.h"
  21. #include "p54pci.h"
  22. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  23. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  24. MODULE_LICENSE("GPL");
  25. MODULE_ALIAS("prism54pci");
  26. static struct pci_device_id p54p_table[] __devinitdata = {
  27. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  28. { PCI_DEVICE(0x1260, 0x3890) },
  29. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  30. { PCI_DEVICE(0x10b7, 0x6001) },
  31. /* Intersil PRISM Indigo Wireless LAN adapter */
  32. { PCI_DEVICE(0x1260, 0x3877) },
  33. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  34. { PCI_DEVICE(0x1260, 0x3886) },
  35. };
  36. MODULE_DEVICE_TABLE(pci, p54p_table);
  37. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  38. {
  39. struct p54p_priv *priv = dev->priv;
  40. const struct firmware *fw_entry = NULL;
  41. __le32 reg;
  42. int err;
  43. u32 *data;
  44. u32 remains, left, device_addr;
  45. P54P_WRITE(int_enable, 0);
  46. P54P_READ(int_enable);
  47. udelay(10);
  48. reg = P54P_READ(ctrl_stat);
  49. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  50. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  51. P54P_WRITE(ctrl_stat, reg);
  52. P54P_READ(ctrl_stat);
  53. udelay(10);
  54. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  55. P54P_WRITE(ctrl_stat, reg);
  56. wmb();
  57. udelay(10);
  58. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  59. P54P_WRITE(ctrl_stat, reg);
  60. wmb();
  61. mdelay(50);
  62. err = request_firmware(&fw_entry, "isl3886", &priv->pdev->dev);
  63. if (err) {
  64. printk(KERN_ERR "%s (prism54pci): cannot find firmware "
  65. "(isl3886)\n", pci_name(priv->pdev));
  66. return err;
  67. }
  68. p54_parse_firmware(dev, fw_entry);
  69. data = (u32 *) fw_entry->data;
  70. remains = fw_entry->size;
  71. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  72. while (remains) {
  73. u32 i = 0;
  74. left = min((u32)0x1000, remains);
  75. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  76. P54P_READ(int_enable);
  77. device_addr += 0x1000;
  78. while (i < left) {
  79. P54P_WRITE(direct_mem_win[i], *data++);
  80. i += sizeof(u32);
  81. }
  82. remains -= left;
  83. P54P_READ(int_enable);
  84. }
  85. release_firmware(fw_entry);
  86. reg = P54P_READ(ctrl_stat);
  87. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  88. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  89. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  90. P54P_WRITE(ctrl_stat, reg);
  91. P54P_READ(ctrl_stat);
  92. udelay(10);
  93. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  94. P54P_WRITE(ctrl_stat, reg);
  95. wmb();
  96. udelay(10);
  97. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  98. P54P_WRITE(ctrl_stat, reg);
  99. wmb();
  100. udelay(10);
  101. return 0;
  102. }
  103. static irqreturn_t p54p_simple_interrupt(int irq, void *dev_id)
  104. {
  105. struct p54p_priv *priv = (struct p54p_priv *) dev_id;
  106. __le32 reg;
  107. reg = P54P_READ(int_ident);
  108. P54P_WRITE(int_ack, reg);
  109. if (reg & P54P_READ(int_enable))
  110. complete(&priv->boot_comp);
  111. return IRQ_HANDLED;
  112. }
  113. static int p54p_read_eeprom(struct ieee80211_hw *dev)
  114. {
  115. struct p54p_priv *priv = dev->priv;
  116. int err;
  117. struct p54_control_hdr *hdr;
  118. void *eeprom;
  119. dma_addr_t rx_mapping, tx_mapping;
  120. u16 alen;
  121. init_completion(&priv->boot_comp);
  122. err = request_irq(priv->pdev->irq, &p54p_simple_interrupt,
  123. IRQF_SHARED, "prism54pci", priv);
  124. if (err) {
  125. printk(KERN_ERR "%s (prism54pci): failed to register IRQ handler\n",
  126. pci_name(priv->pdev));
  127. return err;
  128. }
  129. eeprom = kmalloc(0x2010 + EEPROM_READBACK_LEN, GFP_KERNEL);
  130. if (!eeprom) {
  131. printk(KERN_ERR "%s (prism54pci): no memory for eeprom!\n",
  132. pci_name(priv->pdev));
  133. err = -ENOMEM;
  134. goto out;
  135. }
  136. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  137. P54P_WRITE(ring_control_base, priv->ring_control_dma);
  138. P54P_READ(ring_control_base);
  139. udelay(10);
  140. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  141. P54P_READ(int_enable);
  142. udelay(10);
  143. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  144. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  145. printk(KERN_ERR "%s (prism54pci): Cannot boot firmware!\n",
  146. pci_name(priv->pdev));
  147. err = -EINVAL;
  148. goto out;
  149. }
  150. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  151. P54P_READ(int_enable);
  152. hdr = eeprom + 0x2010;
  153. p54_fill_eeprom_readback(hdr);
  154. hdr->req_id = cpu_to_le32(priv->common.rx_start);
  155. rx_mapping = pci_map_single(priv->pdev, eeprom,
  156. 0x2010, PCI_DMA_FROMDEVICE);
  157. tx_mapping = pci_map_single(priv->pdev, (void *)hdr,
  158. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  159. priv->ring_control->rx_mgmt[0].host_addr = cpu_to_le32(rx_mapping);
  160. priv->ring_control->rx_mgmt[0].len = cpu_to_le16(0x2010);
  161. priv->ring_control->tx_data[0].host_addr = cpu_to_le32(tx_mapping);
  162. priv->ring_control->tx_data[0].device_addr = hdr->req_id;
  163. priv->ring_control->tx_data[0].len = cpu_to_le16(EEPROM_READBACK_LEN);
  164. priv->ring_control->host_idx[2] = cpu_to_le32(1);
  165. priv->ring_control->host_idx[1] = cpu_to_le32(1);
  166. wmb();
  167. mdelay(100);
  168. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  169. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  170. wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ);
  171. pci_unmap_single(priv->pdev, tx_mapping,
  172. EEPROM_READBACK_LEN, PCI_DMA_TODEVICE);
  173. pci_unmap_single(priv->pdev, rx_mapping,
  174. 0x2010, PCI_DMA_FROMDEVICE);
  175. alen = le16_to_cpu(priv->ring_control->rx_mgmt[0].len);
  176. if (le32_to_cpu(priv->ring_control->device_idx[2]) != 1 ||
  177. alen < 0x10) {
  178. printk(KERN_ERR "%s (prism54pci): Cannot read eeprom!\n",
  179. pci_name(priv->pdev));
  180. err = -EINVAL;
  181. goto out;
  182. }
  183. p54_parse_eeprom(dev, (u8 *)eeprom + 0x10, alen - 0x10);
  184. out:
  185. kfree(eeprom);
  186. P54P_WRITE(int_enable, 0);
  187. P54P_READ(int_enable);
  188. udelay(10);
  189. free_irq(priv->pdev->irq, priv);
  190. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  191. return err;
  192. }
  193. static void p54p_refill_rx_ring(struct ieee80211_hw *dev)
  194. {
  195. struct p54p_priv *priv = dev->priv;
  196. u32 limit, host_idx, idx;
  197. host_idx = le32_to_cpu(priv->ring_control->host_idx[0]);
  198. limit = host_idx;
  199. limit -= le32_to_cpu(priv->ring_control->device_idx[0]);
  200. limit = ARRAY_SIZE(priv->ring_control->rx_data) - limit;
  201. idx = host_idx % ARRAY_SIZE(priv->ring_control->rx_data);
  202. while (limit-- > 1) {
  203. struct p54p_desc *desc = &priv->ring_control->rx_data[idx];
  204. if (!desc->host_addr) {
  205. struct sk_buff *skb;
  206. dma_addr_t mapping;
  207. skb = dev_alloc_skb(MAX_RX_SIZE);
  208. if (!skb)
  209. break;
  210. mapping = pci_map_single(priv->pdev,
  211. skb_tail_pointer(skb),
  212. MAX_RX_SIZE,
  213. PCI_DMA_FROMDEVICE);
  214. desc->host_addr = cpu_to_le32(mapping);
  215. desc->device_addr = 0; // FIXME: necessary?
  216. desc->len = cpu_to_le16(MAX_RX_SIZE);
  217. desc->flags = 0;
  218. priv->rx_buf[idx] = skb;
  219. }
  220. idx++;
  221. host_idx++;
  222. idx %= ARRAY_SIZE(priv->ring_control->rx_data);
  223. }
  224. wmb();
  225. priv->ring_control->host_idx[0] = cpu_to_le32(host_idx);
  226. }
  227. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  228. {
  229. struct ieee80211_hw *dev = dev_id;
  230. struct p54p_priv *priv = dev->priv;
  231. __le32 reg;
  232. spin_lock(&priv->lock);
  233. reg = P54P_READ(int_ident);
  234. if (unlikely(reg == 0xFFFFFFFF)) {
  235. spin_unlock(&priv->lock);
  236. return IRQ_HANDLED;
  237. }
  238. P54P_WRITE(int_ack, reg);
  239. reg &= P54P_READ(int_enable);
  240. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  241. struct p54p_desc *desc;
  242. u32 idx, i;
  243. i = priv->tx_idx;
  244. i %= ARRAY_SIZE(priv->ring_control->tx_data);
  245. priv->tx_idx = idx = le32_to_cpu(priv->ring_control->device_idx[1]);
  246. idx %= ARRAY_SIZE(priv->ring_control->tx_data);
  247. while (i != idx) {
  248. desc = &priv->ring_control->tx_data[i];
  249. if (priv->tx_buf[i]) {
  250. kfree(priv->tx_buf[i]);
  251. priv->tx_buf[i] = NULL;
  252. }
  253. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  254. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  255. desc->host_addr = 0;
  256. desc->device_addr = 0;
  257. desc->len = 0;
  258. desc->flags = 0;
  259. i++;
  260. i %= ARRAY_SIZE(priv->ring_control->tx_data);
  261. }
  262. i = priv->rx_idx;
  263. i %= ARRAY_SIZE(priv->ring_control->rx_data);
  264. priv->rx_idx = idx = le32_to_cpu(priv->ring_control->device_idx[0]);
  265. idx %= ARRAY_SIZE(priv->ring_control->rx_data);
  266. while (i != idx) {
  267. u16 len;
  268. struct sk_buff *skb;
  269. desc = &priv->ring_control->rx_data[i];
  270. len = le16_to_cpu(desc->len);
  271. skb = priv->rx_buf[i];
  272. skb_put(skb, len);
  273. if (p54_rx(dev, skb)) {
  274. pci_unmap_single(priv->pdev,
  275. le32_to_cpu(desc->host_addr),
  276. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  277. priv->rx_buf[i] = NULL;
  278. desc->host_addr = 0;
  279. } else {
  280. skb_trim(skb, 0);
  281. desc->len = cpu_to_le16(MAX_RX_SIZE);
  282. }
  283. i++;
  284. i %= ARRAY_SIZE(priv->ring_control->rx_data);
  285. }
  286. p54p_refill_rx_ring(dev);
  287. wmb();
  288. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  289. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  290. complete(&priv->boot_comp);
  291. spin_unlock(&priv->lock);
  292. return reg ? IRQ_HANDLED : IRQ_NONE;
  293. }
  294. static void p54p_tx(struct ieee80211_hw *dev, struct p54_control_hdr *data,
  295. size_t len, int free_on_tx)
  296. {
  297. struct p54p_priv *priv = dev->priv;
  298. unsigned long flags;
  299. struct p54p_desc *desc;
  300. dma_addr_t mapping;
  301. u32 device_idx, idx, i;
  302. spin_lock_irqsave(&priv->lock, flags);
  303. device_idx = le32_to_cpu(priv->ring_control->device_idx[1]);
  304. idx = le32_to_cpu(priv->ring_control->host_idx[1]);
  305. i = idx % ARRAY_SIZE(priv->ring_control->tx_data);
  306. mapping = pci_map_single(priv->pdev, data, len, PCI_DMA_TODEVICE);
  307. desc = &priv->ring_control->tx_data[i];
  308. desc->host_addr = cpu_to_le32(mapping);
  309. desc->device_addr = data->req_id;
  310. desc->len = cpu_to_le16(len);
  311. desc->flags = 0;
  312. wmb();
  313. priv->ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  314. if (free_on_tx)
  315. priv->tx_buf[i] = data;
  316. spin_unlock_irqrestore(&priv->lock, flags);
  317. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  318. P54P_READ(dev_int);
  319. /* FIXME: unlikely to happen because the device usually runs out of
  320. memory before we fill the ring up, but we can make it impossible */
  321. if (idx - device_idx > ARRAY_SIZE(priv->ring_control->tx_data) - 2)
  322. printk(KERN_INFO "%s: tx overflow.\n", wiphy_name(dev->wiphy));
  323. }
  324. static int p54p_open(struct ieee80211_hw *dev)
  325. {
  326. struct p54p_priv *priv = dev->priv;
  327. int err;
  328. init_completion(&priv->boot_comp);
  329. err = request_irq(priv->pdev->irq, &p54p_interrupt,
  330. IRQF_SHARED, "prism54pci", dev);
  331. if (err) {
  332. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  333. wiphy_name(dev->wiphy));
  334. return err;
  335. }
  336. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  337. priv->rx_idx = priv->tx_idx = 0;
  338. p54p_refill_rx_ring(dev);
  339. p54p_upload_firmware(dev);
  340. P54P_WRITE(ring_control_base, priv->ring_control_dma);
  341. P54P_READ(ring_control_base);
  342. wmb();
  343. udelay(10);
  344. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  345. P54P_READ(int_enable);
  346. wmb();
  347. udelay(10);
  348. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  349. P54P_READ(dev_int);
  350. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  351. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  352. wiphy_name(dev->wiphy));
  353. free_irq(priv->pdev->irq, dev);
  354. return -ETIMEDOUT;
  355. }
  356. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  357. P54P_READ(int_enable);
  358. wmb();
  359. udelay(10);
  360. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  361. P54P_READ(dev_int);
  362. wmb();
  363. udelay(10);
  364. return 0;
  365. }
  366. static void p54p_stop(struct ieee80211_hw *dev)
  367. {
  368. struct p54p_priv *priv = dev->priv;
  369. unsigned int i;
  370. struct p54p_desc *desc;
  371. P54P_WRITE(int_enable, 0);
  372. P54P_READ(int_enable);
  373. udelay(10);
  374. free_irq(priv->pdev->irq, dev);
  375. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  376. for (i = 0; i < ARRAY_SIZE(priv->rx_buf); i++) {
  377. desc = &priv->ring_control->rx_data[i];
  378. if (desc->host_addr)
  379. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  380. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  381. kfree_skb(priv->rx_buf[i]);
  382. priv->rx_buf[i] = NULL;
  383. }
  384. for (i = 0; i < ARRAY_SIZE(priv->tx_buf); i++) {
  385. desc = &priv->ring_control->tx_data[i];
  386. if (desc->host_addr)
  387. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  388. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  389. kfree(priv->tx_buf[i]);
  390. priv->tx_buf[i] = NULL;
  391. }
  392. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  393. }
  394. static int __devinit p54p_probe(struct pci_dev *pdev,
  395. const struct pci_device_id *id)
  396. {
  397. struct p54p_priv *priv;
  398. struct ieee80211_hw *dev;
  399. unsigned long mem_addr, mem_len;
  400. int err;
  401. DECLARE_MAC_BUF(mac);
  402. err = pci_enable_device(pdev);
  403. if (err) {
  404. printk(KERN_ERR "%s (prism54pci): Cannot enable new PCI device\n",
  405. pci_name(pdev));
  406. return err;
  407. }
  408. mem_addr = pci_resource_start(pdev, 0);
  409. mem_len = pci_resource_len(pdev, 0);
  410. if (mem_len < sizeof(struct p54p_csr)) {
  411. printk(KERN_ERR "%s (prism54pci): Too short PCI resources\n",
  412. pci_name(pdev));
  413. pci_disable_device(pdev);
  414. return err;
  415. }
  416. err = pci_request_regions(pdev, "prism54pci");
  417. if (err) {
  418. printk(KERN_ERR "%s (prism54pci): Cannot obtain PCI resources\n",
  419. pci_name(pdev));
  420. return err;
  421. }
  422. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  423. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  424. printk(KERN_ERR "%s (prism54pci): No suitable DMA available\n",
  425. pci_name(pdev));
  426. goto err_free_reg;
  427. }
  428. pci_set_master(pdev);
  429. pci_try_set_mwi(pdev);
  430. pci_write_config_byte(pdev, 0x40, 0);
  431. pci_write_config_byte(pdev, 0x41, 0);
  432. dev = p54_init_common(sizeof(*priv));
  433. if (!dev) {
  434. printk(KERN_ERR "%s (prism54pci): ieee80211 alloc failed\n",
  435. pci_name(pdev));
  436. err = -ENOMEM;
  437. goto err_free_reg;
  438. }
  439. priv = dev->priv;
  440. priv->pdev = pdev;
  441. SET_IEEE80211_DEV(dev, &pdev->dev);
  442. pci_set_drvdata(pdev, dev);
  443. priv->map = ioremap(mem_addr, mem_len);
  444. if (!priv->map) {
  445. printk(KERN_ERR "%s (prism54pci): Cannot map device memory\n",
  446. pci_name(pdev));
  447. err = -EINVAL; // TODO: use a better error code?
  448. goto err_free_dev;
  449. }
  450. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  451. &priv->ring_control_dma);
  452. if (!priv->ring_control) {
  453. printk(KERN_ERR "%s (prism54pci): Cannot allocate rings\n",
  454. pci_name(pdev));
  455. err = -ENOMEM;
  456. goto err_iounmap;
  457. }
  458. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  459. err = p54p_upload_firmware(dev);
  460. if (err)
  461. goto err_free_desc;
  462. err = p54p_read_eeprom(dev);
  463. if (err)
  464. goto err_free_desc;
  465. priv->common.open = p54p_open;
  466. priv->common.stop = p54p_stop;
  467. priv->common.tx = p54p_tx;
  468. spin_lock_init(&priv->lock);
  469. err = ieee80211_register_hw(dev);
  470. if (err) {
  471. printk(KERN_ERR "%s (prism54pci): Cannot register netdevice\n",
  472. pci_name(pdev));
  473. goto err_free_common;
  474. }
  475. printk(KERN_INFO "%s: hwaddr %s, isl38%02x\n",
  476. wiphy_name(dev->wiphy),
  477. print_mac(mac, dev->wiphy->perm_addr),
  478. priv->common.version);
  479. return 0;
  480. err_free_common:
  481. p54_free_common(dev);
  482. err_free_desc:
  483. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  484. priv->ring_control, priv->ring_control_dma);
  485. err_iounmap:
  486. iounmap(priv->map);
  487. err_free_dev:
  488. pci_set_drvdata(pdev, NULL);
  489. ieee80211_free_hw(dev);
  490. err_free_reg:
  491. pci_release_regions(pdev);
  492. pci_disable_device(pdev);
  493. return err;
  494. }
  495. static void __devexit p54p_remove(struct pci_dev *pdev)
  496. {
  497. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  498. struct p54p_priv *priv;
  499. if (!dev)
  500. return;
  501. ieee80211_unregister_hw(dev);
  502. priv = dev->priv;
  503. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  504. priv->ring_control, priv->ring_control_dma);
  505. p54_free_common(dev);
  506. iounmap(priv->map);
  507. pci_release_regions(pdev);
  508. pci_disable_device(pdev);
  509. ieee80211_free_hw(dev);
  510. }
  511. #ifdef CONFIG_PM
  512. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  513. {
  514. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  515. struct p54p_priv *priv = dev->priv;
  516. if (priv->common.mode != IEEE80211_IF_TYPE_MGMT) {
  517. ieee80211_stop_queues(dev);
  518. p54p_stop(dev);
  519. }
  520. pci_save_state(pdev);
  521. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  522. return 0;
  523. }
  524. static int p54p_resume(struct pci_dev *pdev)
  525. {
  526. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  527. struct p54p_priv *priv = dev->priv;
  528. pci_set_power_state(pdev, PCI_D0);
  529. pci_restore_state(pdev);
  530. if (priv->common.mode != IEEE80211_IF_TYPE_MGMT) {
  531. p54p_open(dev);
  532. ieee80211_start_queues(dev);
  533. }
  534. return 0;
  535. }
  536. #endif /* CONFIG_PM */
  537. static struct pci_driver p54p_driver = {
  538. .name = "prism54pci",
  539. .id_table = p54p_table,
  540. .probe = p54p_probe,
  541. .remove = __devexit_p(p54p_remove),
  542. #ifdef CONFIG_PM
  543. .suspend = p54p_suspend,
  544. .resume = p54p_resume,
  545. #endif /* CONFIG_PM */
  546. };
  547. static int __init p54p_init(void)
  548. {
  549. return pci_register_driver(&p54p_driver);
  550. }
  551. static void __exit p54p_exit(void)
  552. {
  553. pci_unregister_driver(&p54p_driver);
  554. }
  555. module_init(p54p_init);
  556. module_exit(p54p_exit);