rt2800lib.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820
  1. /*
  2. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  4. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  5. Based on the original rt2800pci.c and rt2800usb.c.
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RF(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  56. #define WAIT_FOR_MCU(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  58. H2M_MAILBOX_CSR_OWNER, (__reg))
  59. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  60. {
  61. /* check for rt2872 on SoC */
  62. if (!rt2x00_is_soc(rt2x00dev) ||
  63. !rt2x00_rt(rt2x00dev, RT2872))
  64. return false;
  65. /* we know for sure that these rf chipsets are used on rt305x boards */
  66. if (rt2x00_rf(rt2x00dev, RF3020) ||
  67. rt2x00_rf(rt2x00dev, RF3021) ||
  68. rt2x00_rf(rt2x00dev, RF3022))
  69. return true;
  70. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  71. return false;
  72. }
  73. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  74. const unsigned int word, const u8 value)
  75. {
  76. u32 reg;
  77. mutex_lock(&rt2x00dev->csr_mutex);
  78. /*
  79. * Wait until the BBP becomes available, afterwards we
  80. * can safely write the new data into the register.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  89. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  90. }
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, u8 *value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the BBP becomes available, afterwards we
  100. * can safely write the read request into the register.
  101. * After the data has been written, we wait until hardware
  102. * returns the correct value, if at any time the register
  103. * doesn't become available in time, reg will be 0xffffffff
  104. * which means we return 0xff to the caller.
  105. */
  106. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  107. reg = 0;
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  112. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  113. WAIT_FOR_BBP(rt2x00dev, &reg);
  114. }
  115. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  116. mutex_unlock(&rt2x00dev->csr_mutex);
  117. }
  118. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  119. const unsigned int word, const u8 value)
  120. {
  121. u32 reg;
  122. mutex_lock(&rt2x00dev->csr_mutex);
  123. /*
  124. * Wait until the RFCSR becomes available, afterwards we
  125. * can safely write the new data into the register.
  126. */
  127. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  128. reg = 0;
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  133. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  134. }
  135. mutex_unlock(&rt2x00dev->csr_mutex);
  136. }
  137. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  138. const unsigned int word, u8 *value)
  139. {
  140. u32 reg;
  141. mutex_lock(&rt2x00dev->csr_mutex);
  142. /*
  143. * Wait until the RFCSR becomes available, afterwards we
  144. * can safely write the read request into the register.
  145. * After the data has been written, we wait until hardware
  146. * returns the correct value, if at any time the register
  147. * doesn't become available in time, reg will be 0xffffffff
  148. * which means we return 0xff to the caller.
  149. */
  150. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  151. reg = 0;
  152. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  155. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  156. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  157. }
  158. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  159. mutex_unlock(&rt2x00dev->csr_mutex);
  160. }
  161. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int word, const u32 value)
  163. {
  164. u32 reg;
  165. mutex_lock(&rt2x00dev->csr_mutex);
  166. /*
  167. * Wait until the RF becomes available, afterwards we
  168. * can safely write the new data into the register.
  169. */
  170. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  171. reg = 0;
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  176. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  177. rt2x00_rf_write(rt2x00dev, word, value);
  178. }
  179. mutex_unlock(&rt2x00dev->csr_mutex);
  180. }
  181. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  182. const u8 command, const u8 token,
  183. const u8 arg0, const u8 arg1)
  184. {
  185. u32 reg;
  186. /*
  187. * SOC devices don't support MCU requests.
  188. */
  189. if (rt2x00_is_soc(rt2x00dev))
  190. return;
  191. mutex_lock(&rt2x00dev->csr_mutex);
  192. /*
  193. * Wait until the MCU becomes available, afterwards we
  194. * can safely write the new data into the register.
  195. */
  196. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  197. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  198. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  201. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  202. reg = 0;
  203. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  204. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  205. }
  206. mutex_unlock(&rt2x00dev->csr_mutex);
  207. }
  208. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  209. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  210. {
  211. unsigned int i;
  212. u32 reg;
  213. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  214. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  215. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  216. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  217. return 0;
  218. msleep(1);
  219. }
  220. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  221. return -EACCES;
  222. }
  223. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  224. void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
  225. {
  226. u32 word;
  227. /*
  228. * Initialize TX Info descriptor
  229. */
  230. rt2x00_desc_read(txwi, 0, &word);
  231. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  232. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  233. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  234. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  235. rt2x00_set_field32(&word, TXWI_W0_TS,
  236. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  237. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  238. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  239. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  240. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  241. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  242. rt2x00_set_field32(&word, TXWI_W0_BW,
  243. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  244. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  245. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  246. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  247. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  248. rt2x00_desc_write(txwi, 0, word);
  249. rt2x00_desc_read(txwi, 1, &word);
  250. rt2x00_set_field32(&word, TXWI_W1_ACK,
  251. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  252. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  253. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  254. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  255. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  256. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  257. txdesc->key_idx : 0xff);
  258. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  259. txdesc->length);
  260. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  261. rt2x00_desc_write(txwi, 1, word);
  262. /*
  263. * Always write 0 to IV/EIV fields, hardware will insert the IV
  264. * from the IVEIV register when TXD_W3_WIV is set to 0.
  265. * When TXD_W3_WIV is set to 1 it will use the IV data
  266. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  267. * crypto entry in the registers should be used to encrypt the frame.
  268. */
  269. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  270. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  271. }
  272. EXPORT_SYMBOL_GPL(rt2800_write_txwi);
  273. void rt2800_process_rxwi(struct sk_buff *skb, struct rxdone_entry_desc *rxdesc)
  274. {
  275. __le32 *rxwi = (__le32 *) skb->data;
  276. u32 word;
  277. rt2x00_desc_read(rxwi, 0, &word);
  278. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  279. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  280. rt2x00_desc_read(rxwi, 1, &word);
  281. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  282. rxdesc->flags |= RX_FLAG_SHORT_GI;
  283. if (rt2x00_get_field32(word, RXWI_W1_BW))
  284. rxdesc->flags |= RX_FLAG_40MHZ;
  285. /*
  286. * Detect RX rate, always use MCS as signal type.
  287. */
  288. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  289. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  290. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  291. /*
  292. * Mask of 0x8 bit to remove the short preamble flag.
  293. */
  294. if (rxdesc->rate_mode == RATE_MODE_CCK)
  295. rxdesc->signal &= ~0x8;
  296. rt2x00_desc_read(rxwi, 2, &word);
  297. rxdesc->rssi =
  298. (rt2x00_get_field32(word, RXWI_W2_RSSI0) +
  299. rt2x00_get_field32(word, RXWI_W2_RSSI1)) / 2;
  300. /*
  301. * Remove RXWI descriptor from start of buffer.
  302. */
  303. skb_pull(skb, RXWI_DESC_SIZE);
  304. }
  305. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  306. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  307. {
  308. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  309. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  310. unsigned int beacon_base;
  311. u32 reg;
  312. /*
  313. * Disable beaconing while we are reloading the beacon data,
  314. * otherwise we might be sending out invalid data.
  315. */
  316. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  317. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  318. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  319. /*
  320. * Add space for the TXWI in front of the skb.
  321. */
  322. skb_push(entry->skb, TXWI_DESC_SIZE);
  323. memset(entry->skb, 0, TXWI_DESC_SIZE);
  324. /*
  325. * Register descriptor details in skb frame descriptor.
  326. */
  327. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  328. skbdesc->desc = entry->skb->data;
  329. skbdesc->desc_len = TXWI_DESC_SIZE;
  330. /*
  331. * Add the TXWI for the beacon to the skb.
  332. */
  333. rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
  334. /*
  335. * Dump beacon to userspace through debugfs.
  336. */
  337. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  338. /*
  339. * Write entire beacon with TXWI to register.
  340. */
  341. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  342. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  343. entry->skb->data, entry->skb->len);
  344. /*
  345. * Enable beaconing again.
  346. */
  347. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  348. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  349. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  350. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  351. /*
  352. * Clean up beacon skb.
  353. */
  354. dev_kfree_skb_any(entry->skb);
  355. entry->skb = NULL;
  356. }
  357. EXPORT_SYMBOL(rt2800_write_beacon);
  358. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  359. unsigned int beacon_base)
  360. {
  361. int i;
  362. /*
  363. * For the Beacon base registers we only need to clear
  364. * the whole TXWI which (when set to 0) will invalidate
  365. * the entire beacon.
  366. */
  367. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  368. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  369. }
  370. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  371. const struct rt2x00debug rt2800_rt2x00debug = {
  372. .owner = THIS_MODULE,
  373. .csr = {
  374. .read = rt2800_register_read,
  375. .write = rt2800_register_write,
  376. .flags = RT2X00DEBUGFS_OFFSET,
  377. .word_base = CSR_REG_BASE,
  378. .word_size = sizeof(u32),
  379. .word_count = CSR_REG_SIZE / sizeof(u32),
  380. },
  381. .eeprom = {
  382. .read = rt2x00_eeprom_read,
  383. .write = rt2x00_eeprom_write,
  384. .word_base = EEPROM_BASE,
  385. .word_size = sizeof(u16),
  386. .word_count = EEPROM_SIZE / sizeof(u16),
  387. },
  388. .bbp = {
  389. .read = rt2800_bbp_read,
  390. .write = rt2800_bbp_write,
  391. .word_base = BBP_BASE,
  392. .word_size = sizeof(u8),
  393. .word_count = BBP_SIZE / sizeof(u8),
  394. },
  395. .rf = {
  396. .read = rt2x00_rf_read,
  397. .write = rt2800_rf_write,
  398. .word_base = RF_BASE,
  399. .word_size = sizeof(u32),
  400. .word_count = RF_SIZE / sizeof(u32),
  401. },
  402. };
  403. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  404. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  405. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  406. {
  407. u32 reg;
  408. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  409. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  410. }
  411. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  412. #ifdef CONFIG_RT2X00_LIB_LEDS
  413. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  414. enum led_brightness brightness)
  415. {
  416. struct rt2x00_led *led =
  417. container_of(led_cdev, struct rt2x00_led, led_dev);
  418. unsigned int enabled = brightness != LED_OFF;
  419. unsigned int bg_mode =
  420. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  421. unsigned int polarity =
  422. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  423. EEPROM_FREQ_LED_POLARITY);
  424. unsigned int ledmode =
  425. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  426. EEPROM_FREQ_LED_MODE);
  427. if (led->type == LED_TYPE_RADIO) {
  428. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  429. enabled ? 0x20 : 0);
  430. } else if (led->type == LED_TYPE_ASSOC) {
  431. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  432. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  433. } else if (led->type == LED_TYPE_QUALITY) {
  434. /*
  435. * The brightness is divided into 6 levels (0 - 5),
  436. * The specs tell us the following levels:
  437. * 0, 1 ,3, 7, 15, 31
  438. * to determine the level in a simple way we can simply
  439. * work with bitshifting:
  440. * (1 << level) - 1
  441. */
  442. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  443. (1 << brightness / (LED_FULL / 6)) - 1,
  444. polarity);
  445. }
  446. }
  447. static int rt2800_blink_set(struct led_classdev *led_cdev,
  448. unsigned long *delay_on, unsigned long *delay_off)
  449. {
  450. struct rt2x00_led *led =
  451. container_of(led_cdev, struct rt2x00_led, led_dev);
  452. u32 reg;
  453. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  454. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  455. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  456. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  457. return 0;
  458. }
  459. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  460. struct rt2x00_led *led, enum led_type type)
  461. {
  462. led->rt2x00dev = rt2x00dev;
  463. led->type = type;
  464. led->led_dev.brightness_set = rt2800_brightness_set;
  465. led->led_dev.blink_set = rt2800_blink_set;
  466. led->flags = LED_INITIALIZED;
  467. }
  468. #endif /* CONFIG_RT2X00_LIB_LEDS */
  469. /*
  470. * Configuration handlers.
  471. */
  472. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  473. struct rt2x00lib_crypto *crypto,
  474. struct ieee80211_key_conf *key)
  475. {
  476. struct mac_wcid_entry wcid_entry;
  477. struct mac_iveiv_entry iveiv_entry;
  478. u32 offset;
  479. u32 reg;
  480. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  481. if (crypto->cmd == SET_KEY) {
  482. rt2800_register_read(rt2x00dev, offset, &reg);
  483. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  484. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  485. /*
  486. * Both the cipher as the BSS Idx numbers are split in a main
  487. * value of 3 bits, and a extended field for adding one additional
  488. * bit to the value.
  489. */
  490. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  491. (crypto->cipher & 0x7));
  492. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  493. (crypto->cipher & 0x8) >> 3);
  494. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  495. (crypto->bssidx & 0x7));
  496. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  497. (crypto->bssidx & 0x8) >> 3);
  498. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  499. rt2800_register_write(rt2x00dev, offset, reg);
  500. } else {
  501. rt2800_register_write(rt2x00dev, offset, 0);
  502. }
  503. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  504. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  505. if ((crypto->cipher == CIPHER_TKIP) ||
  506. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  507. (crypto->cipher == CIPHER_AES))
  508. iveiv_entry.iv[3] |= 0x20;
  509. iveiv_entry.iv[3] |= key->keyidx << 6;
  510. rt2800_register_multiwrite(rt2x00dev, offset,
  511. &iveiv_entry, sizeof(iveiv_entry));
  512. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  513. memset(&wcid_entry, 0, sizeof(wcid_entry));
  514. if (crypto->cmd == SET_KEY)
  515. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  516. rt2800_register_multiwrite(rt2x00dev, offset,
  517. &wcid_entry, sizeof(wcid_entry));
  518. }
  519. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  520. struct rt2x00lib_crypto *crypto,
  521. struct ieee80211_key_conf *key)
  522. {
  523. struct hw_key_entry key_entry;
  524. struct rt2x00_field32 field;
  525. u32 offset;
  526. u32 reg;
  527. if (crypto->cmd == SET_KEY) {
  528. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  529. memcpy(key_entry.key, crypto->key,
  530. sizeof(key_entry.key));
  531. memcpy(key_entry.tx_mic, crypto->tx_mic,
  532. sizeof(key_entry.tx_mic));
  533. memcpy(key_entry.rx_mic, crypto->rx_mic,
  534. sizeof(key_entry.rx_mic));
  535. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  536. rt2800_register_multiwrite(rt2x00dev, offset,
  537. &key_entry, sizeof(key_entry));
  538. }
  539. /*
  540. * The cipher types are stored over multiple registers
  541. * starting with SHARED_KEY_MODE_BASE each word will have
  542. * 32 bits and contains the cipher types for 2 bssidx each.
  543. * Using the correct defines correctly will cause overhead,
  544. * so just calculate the correct offset.
  545. */
  546. field.bit_offset = 4 * (key->hw_key_idx % 8);
  547. field.bit_mask = 0x7 << field.bit_offset;
  548. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  549. rt2800_register_read(rt2x00dev, offset, &reg);
  550. rt2x00_set_field32(&reg, field,
  551. (crypto->cmd == SET_KEY) * crypto->cipher);
  552. rt2800_register_write(rt2x00dev, offset, reg);
  553. /*
  554. * Update WCID information
  555. */
  556. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  557. return 0;
  558. }
  559. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  560. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  561. struct rt2x00lib_crypto *crypto,
  562. struct ieee80211_key_conf *key)
  563. {
  564. struct hw_key_entry key_entry;
  565. u32 offset;
  566. if (crypto->cmd == SET_KEY) {
  567. /*
  568. * 1 pairwise key is possible per AID, this means that the AID
  569. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  570. * last possible shared key entry.
  571. */
  572. if (crypto->aid > (256 - 32))
  573. return -ENOSPC;
  574. key->hw_key_idx = 32 + crypto->aid;
  575. memcpy(key_entry.key, crypto->key,
  576. sizeof(key_entry.key));
  577. memcpy(key_entry.tx_mic, crypto->tx_mic,
  578. sizeof(key_entry.tx_mic));
  579. memcpy(key_entry.rx_mic, crypto->rx_mic,
  580. sizeof(key_entry.rx_mic));
  581. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  582. rt2800_register_multiwrite(rt2x00dev, offset,
  583. &key_entry, sizeof(key_entry));
  584. }
  585. /*
  586. * Update WCID information
  587. */
  588. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  589. return 0;
  590. }
  591. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  592. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  593. const unsigned int filter_flags)
  594. {
  595. u32 reg;
  596. /*
  597. * Start configuration steps.
  598. * Note that the version error will always be dropped
  599. * and broadcast frames will always be accepted since
  600. * there is no filter for it at this time.
  601. */
  602. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  603. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  604. !(filter_flags & FIF_FCSFAIL));
  605. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  606. !(filter_flags & FIF_PLCPFAIL));
  607. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  608. !(filter_flags & FIF_PROMISC_IN_BSS));
  609. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  610. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  611. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  612. !(filter_flags & FIF_ALLMULTI));
  613. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  614. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  615. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  616. !(filter_flags & FIF_CONTROL));
  617. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  618. !(filter_flags & FIF_CONTROL));
  619. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  620. !(filter_flags & FIF_CONTROL));
  621. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  622. !(filter_flags & FIF_CONTROL));
  623. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  624. !(filter_flags & FIF_CONTROL));
  625. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  626. !(filter_flags & FIF_PSPOLL));
  627. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  628. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  629. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  630. !(filter_flags & FIF_CONTROL));
  631. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  632. }
  633. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  634. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  635. struct rt2x00intf_conf *conf, const unsigned int flags)
  636. {
  637. u32 reg;
  638. if (flags & CONFIG_UPDATE_TYPE) {
  639. /*
  640. * Clear current synchronisation setup.
  641. */
  642. rt2800_clear_beacon(rt2x00dev,
  643. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  644. /*
  645. * Enable synchronisation.
  646. */
  647. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  648. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  649. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  650. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  651. (conf->sync == TSF_SYNC_BEACON));
  652. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  653. }
  654. if (flags & CONFIG_UPDATE_MAC) {
  655. reg = le32_to_cpu(conf->mac[1]);
  656. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  657. conf->mac[1] = cpu_to_le32(reg);
  658. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  659. conf->mac, sizeof(conf->mac));
  660. }
  661. if (flags & CONFIG_UPDATE_BSSID) {
  662. reg = le32_to_cpu(conf->bssid[1]);
  663. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  664. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  665. conf->bssid[1] = cpu_to_le32(reg);
  666. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  667. conf->bssid, sizeof(conf->bssid));
  668. }
  669. }
  670. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  671. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  672. {
  673. u32 reg;
  674. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  675. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  676. !!erp->short_preamble);
  677. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  678. !!erp->short_preamble);
  679. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  680. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  681. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  682. erp->cts_protection ? 2 : 0);
  683. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  684. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  685. erp->basic_rates);
  686. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  687. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  688. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  689. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  690. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  691. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  692. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  693. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  694. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  695. erp->beacon_int * 16);
  696. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  697. }
  698. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  699. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  700. {
  701. u8 r1;
  702. u8 r3;
  703. rt2800_bbp_read(rt2x00dev, 1, &r1);
  704. rt2800_bbp_read(rt2x00dev, 3, &r3);
  705. /*
  706. * Configure the TX antenna.
  707. */
  708. switch ((int)ant->tx) {
  709. case 1:
  710. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  711. break;
  712. case 2:
  713. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  714. break;
  715. case 3:
  716. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  717. break;
  718. }
  719. /*
  720. * Configure the RX antenna.
  721. */
  722. switch ((int)ant->rx) {
  723. case 1:
  724. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  725. break;
  726. case 2:
  727. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  728. break;
  729. case 3:
  730. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  731. break;
  732. }
  733. rt2800_bbp_write(rt2x00dev, 3, r3);
  734. rt2800_bbp_write(rt2x00dev, 1, r1);
  735. }
  736. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  737. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  738. struct rt2x00lib_conf *libconf)
  739. {
  740. u16 eeprom;
  741. short lna_gain;
  742. if (libconf->rf.channel <= 14) {
  743. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  744. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  745. } else if (libconf->rf.channel <= 64) {
  746. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  747. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  748. } else if (libconf->rf.channel <= 128) {
  749. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  750. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  751. } else {
  752. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  753. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  754. }
  755. rt2x00dev->lna_gain = lna_gain;
  756. }
  757. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  758. struct ieee80211_conf *conf,
  759. struct rf_channel *rf,
  760. struct channel_info *info)
  761. {
  762. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  763. if (rt2x00dev->default_ant.tx == 1)
  764. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  765. if (rt2x00dev->default_ant.rx == 1) {
  766. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  767. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  768. } else if (rt2x00dev->default_ant.rx == 2)
  769. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  770. if (rf->channel > 14) {
  771. /*
  772. * When TX power is below 0, we should increase it by 7 to
  773. * make it a positive value (Minumum value is -7).
  774. * However this means that values between 0 and 7 have
  775. * double meaning, and we should set a 7DBm boost flag.
  776. */
  777. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  778. (info->tx_power1 >= 0));
  779. if (info->tx_power1 < 0)
  780. info->tx_power1 += 7;
  781. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  782. TXPOWER_A_TO_DEV(info->tx_power1));
  783. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  784. (info->tx_power2 >= 0));
  785. if (info->tx_power2 < 0)
  786. info->tx_power2 += 7;
  787. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  788. TXPOWER_A_TO_DEV(info->tx_power2));
  789. } else {
  790. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  791. TXPOWER_G_TO_DEV(info->tx_power1));
  792. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  793. TXPOWER_G_TO_DEV(info->tx_power2));
  794. }
  795. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  796. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  797. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  798. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  799. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  800. udelay(200);
  801. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  802. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  803. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  804. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  805. udelay(200);
  806. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  807. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  808. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  809. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  810. }
  811. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  812. struct ieee80211_conf *conf,
  813. struct rf_channel *rf,
  814. struct channel_info *info)
  815. {
  816. u8 rfcsr;
  817. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  818. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  819. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  820. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  821. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  822. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  823. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  824. TXPOWER_G_TO_DEV(info->tx_power1));
  825. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  826. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  827. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  828. TXPOWER_G_TO_DEV(info->tx_power2));
  829. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  830. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  831. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  832. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  833. rt2800_rfcsr_write(rt2x00dev, 24,
  834. rt2x00dev->calibration[conf_is_ht40(conf)]);
  835. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  836. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  837. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  838. }
  839. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  840. struct ieee80211_conf *conf,
  841. struct rf_channel *rf,
  842. struct channel_info *info)
  843. {
  844. u32 reg;
  845. unsigned int tx_pin;
  846. u8 bbp;
  847. if (rt2x00_rf(rt2x00dev, RF2020) ||
  848. rt2x00_rf(rt2x00dev, RF3020) ||
  849. rt2x00_rf(rt2x00dev, RF3021) ||
  850. rt2x00_rf(rt2x00dev, RF3022))
  851. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  852. else
  853. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  854. /*
  855. * Change BBP settings
  856. */
  857. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  858. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  859. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  860. rt2800_bbp_write(rt2x00dev, 86, 0);
  861. if (rf->channel <= 14) {
  862. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  863. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  864. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  865. } else {
  866. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  867. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  868. }
  869. } else {
  870. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  871. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  872. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  873. else
  874. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  875. }
  876. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  877. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  878. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  879. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  880. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  881. tx_pin = 0;
  882. /* Turn on unused PA or LNA when not using 1T or 1R */
  883. if (rt2x00dev->default_ant.tx != 1) {
  884. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  885. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  886. }
  887. /* Turn on unused PA or LNA when not using 1T or 1R */
  888. if (rt2x00dev->default_ant.rx != 1) {
  889. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  890. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  891. }
  892. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  893. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  894. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  895. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  896. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  897. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  898. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  899. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  900. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  901. rt2800_bbp_write(rt2x00dev, 4, bbp);
  902. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  903. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  904. rt2800_bbp_write(rt2x00dev, 3, bbp);
  905. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  906. if (conf_is_ht40(conf)) {
  907. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  908. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  909. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  910. } else {
  911. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  912. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  913. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  914. }
  915. }
  916. msleep(1);
  917. }
  918. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  919. const int txpower)
  920. {
  921. u32 reg;
  922. u32 value = TXPOWER_G_TO_DEV(txpower);
  923. u8 r1;
  924. rt2800_bbp_read(rt2x00dev, 1, &r1);
  925. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  926. rt2800_bbp_write(rt2x00dev, 1, r1);
  927. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  928. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  929. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  930. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  931. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  932. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  933. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  934. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  935. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  936. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  937. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  938. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  939. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  940. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  941. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  942. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  943. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  944. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  945. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  946. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  947. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  948. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  949. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  950. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  951. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  952. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  953. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  954. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  955. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  956. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  957. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  958. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  959. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  960. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  961. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  962. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  963. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  964. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  965. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  966. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  967. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  968. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  969. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  970. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  971. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  972. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  973. }
  974. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  975. struct rt2x00lib_conf *libconf)
  976. {
  977. u32 reg;
  978. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  979. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  980. libconf->conf->short_frame_max_tx_count);
  981. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  982. libconf->conf->long_frame_max_tx_count);
  983. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  984. }
  985. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  986. struct rt2x00lib_conf *libconf)
  987. {
  988. enum dev_state state =
  989. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  990. STATE_SLEEP : STATE_AWAKE;
  991. u32 reg;
  992. if (state == STATE_SLEEP) {
  993. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  994. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  995. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  996. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  997. libconf->conf->listen_interval - 1);
  998. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  999. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1000. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1001. } else {
  1002. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1003. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1004. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1005. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1006. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1007. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1008. }
  1009. }
  1010. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1011. struct rt2x00lib_conf *libconf,
  1012. const unsigned int flags)
  1013. {
  1014. /* Always recalculate LNA gain before changing configuration */
  1015. rt2800_config_lna_gain(rt2x00dev, libconf);
  1016. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1017. rt2800_config_channel(rt2x00dev, libconf->conf,
  1018. &libconf->rf, &libconf->channel);
  1019. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1020. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1021. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1022. rt2800_config_retry_limit(rt2x00dev, libconf);
  1023. if (flags & IEEE80211_CONF_CHANGE_PS)
  1024. rt2800_config_ps(rt2x00dev, libconf);
  1025. }
  1026. EXPORT_SYMBOL_GPL(rt2800_config);
  1027. /*
  1028. * Link tuning
  1029. */
  1030. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1031. {
  1032. u32 reg;
  1033. /*
  1034. * Update FCS error count from register.
  1035. */
  1036. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1037. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1038. }
  1039. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1040. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1041. {
  1042. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1043. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1044. rt2x00_rt(rt2x00dev, RT3071) ||
  1045. rt2x00_rt(rt2x00dev, RT3090) ||
  1046. rt2x00_rt(rt2x00dev, RT3390))
  1047. return 0x1c + (2 * rt2x00dev->lna_gain);
  1048. else
  1049. return 0x2e + rt2x00dev->lna_gain;
  1050. }
  1051. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1052. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1053. else
  1054. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1055. }
  1056. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1057. struct link_qual *qual, u8 vgc_level)
  1058. {
  1059. if (qual->vgc_level != vgc_level) {
  1060. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1061. qual->vgc_level = vgc_level;
  1062. qual->vgc_level_reg = vgc_level;
  1063. }
  1064. }
  1065. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1066. {
  1067. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1068. }
  1069. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1070. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1071. const u32 count)
  1072. {
  1073. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1074. return;
  1075. /*
  1076. * When RSSI is better then -80 increase VGC level with 0x10
  1077. */
  1078. rt2800_set_vgc(rt2x00dev, qual,
  1079. rt2800_get_default_vgc(rt2x00dev) +
  1080. ((qual->rssi > -80) * 0x10));
  1081. }
  1082. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1083. /*
  1084. * Initialization functions.
  1085. */
  1086. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1087. {
  1088. u32 reg;
  1089. u16 eeprom;
  1090. unsigned int i;
  1091. int ret;
  1092. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1093. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1094. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1095. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1096. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1097. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1098. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1099. ret = rt2800_drv_init_registers(rt2x00dev);
  1100. if (ret)
  1101. return ret;
  1102. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1103. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1104. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1105. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1106. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1107. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1108. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1109. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1110. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1111. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1112. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1113. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1114. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1115. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1116. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1117. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1118. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1119. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1120. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1121. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1122. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1123. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1124. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1125. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1126. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1127. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1128. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1129. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1130. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1131. rt2x00_rt(rt2x00dev, RT3090) ||
  1132. rt2x00_rt(rt2x00dev, RT3390)) {
  1133. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1134. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1135. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1136. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1137. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1138. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1139. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1140. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1141. 0x0000002c);
  1142. else
  1143. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1144. 0x0000000f);
  1145. } else {
  1146. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1147. }
  1148. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1149. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1150. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1151. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1152. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1153. } else {
  1154. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1155. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1156. }
  1157. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1158. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1159. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1160. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1161. } else {
  1162. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1163. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1164. }
  1165. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1166. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1167. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1168. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1169. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1170. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1171. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1172. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1173. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1174. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1175. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1176. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1177. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1178. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1179. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1180. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1181. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1182. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1183. rt2x00_rt(rt2x00dev, RT2883) ||
  1184. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1185. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1186. else
  1187. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1188. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1189. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1190. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1191. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1192. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1193. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1194. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1195. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1196. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1197. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1198. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1199. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1200. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1201. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1202. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1203. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1204. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1205. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1206. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1207. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1208. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1209. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1210. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1211. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1212. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1213. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1214. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1215. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1216. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1217. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1218. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1219. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1220. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1221. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1222. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1223. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1224. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1225. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1226. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1227. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1228. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1229. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1230. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1231. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1232. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1233. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1234. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1235. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1236. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1237. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1238. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1239. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1240. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1241. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1242. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1243. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1244. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1245. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1246. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1247. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1248. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1249. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1250. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1251. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1252. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1253. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1254. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1255. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1256. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1257. !rt2x00_is_usb(rt2x00dev));
  1258. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1259. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1260. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1261. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1262. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1263. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1264. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1265. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1266. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1267. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1268. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1269. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1270. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1271. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1272. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1273. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1274. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1275. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1276. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1277. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1278. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1279. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1280. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1281. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1282. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1283. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1284. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1285. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1286. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1287. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1288. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1289. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1290. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1291. if (rt2x00_is_usb(rt2x00dev)) {
  1292. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1293. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1294. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1295. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1296. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1297. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1298. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1299. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1300. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1301. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1302. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1303. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1304. }
  1305. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1306. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1307. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1308. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1309. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1310. IEEE80211_MAX_RTS_THRESHOLD);
  1311. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1312. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1313. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1314. /*
  1315. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1316. * time should be set to 16. However, the original Ralink driver uses
  1317. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1318. * connection problems with 11g + CTS protection. Hence, use the same
  1319. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1320. */
  1321. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1322. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1323. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1324. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1325. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1326. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1327. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1328. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1329. /*
  1330. * ASIC will keep garbage value after boot, clear encryption keys.
  1331. */
  1332. for (i = 0; i < 4; i++)
  1333. rt2800_register_write(rt2x00dev,
  1334. SHARED_KEY_MODE_ENTRY(i), 0);
  1335. for (i = 0; i < 256; i++) {
  1336. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1337. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1338. wcid, sizeof(wcid));
  1339. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1340. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1341. }
  1342. /*
  1343. * Clear all beacons
  1344. */
  1345. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1346. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1347. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1348. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1349. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1350. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1351. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1352. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1353. if (rt2x00_is_usb(rt2x00dev)) {
  1354. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1355. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1356. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1357. }
  1358. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1359. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1360. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1361. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1362. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1363. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1364. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1365. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1366. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1367. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1368. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1369. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1370. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1371. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1372. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1373. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1374. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1375. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1376. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1377. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1378. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1379. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1380. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1381. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1382. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1383. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1384. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1385. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1386. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1387. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1388. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1389. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1390. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1391. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1392. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1393. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1394. /*
  1395. * We must clear the error counters.
  1396. * These registers are cleared on read,
  1397. * so we may pass a useless variable to store the value.
  1398. */
  1399. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1400. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1401. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1402. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1403. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1404. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1405. return 0;
  1406. }
  1407. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1408. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1409. {
  1410. unsigned int i;
  1411. u32 reg;
  1412. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1413. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1414. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1415. return 0;
  1416. udelay(REGISTER_BUSY_DELAY);
  1417. }
  1418. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1419. return -EACCES;
  1420. }
  1421. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1422. {
  1423. unsigned int i;
  1424. u8 value;
  1425. /*
  1426. * BBP was enabled after firmware was loaded,
  1427. * but we need to reactivate it now.
  1428. */
  1429. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1430. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1431. msleep(1);
  1432. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1433. rt2800_bbp_read(rt2x00dev, 0, &value);
  1434. if ((value != 0xff) && (value != 0x00))
  1435. return 0;
  1436. udelay(REGISTER_BUSY_DELAY);
  1437. }
  1438. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1439. return -EACCES;
  1440. }
  1441. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1442. {
  1443. unsigned int i;
  1444. u16 eeprom;
  1445. u8 reg_id;
  1446. u8 value;
  1447. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1448. rt2800_wait_bbp_ready(rt2x00dev)))
  1449. return -EACCES;
  1450. if (rt2800_is_305x_soc(rt2x00dev))
  1451. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1452. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1453. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1454. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1455. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1456. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1457. } else {
  1458. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1459. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1460. }
  1461. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1462. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1463. rt2x00_rt(rt2x00dev, RT3071) ||
  1464. rt2x00_rt(rt2x00dev, RT3090) ||
  1465. rt2x00_rt(rt2x00dev, RT3390)) {
  1466. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1467. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1468. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1469. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1470. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1471. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1472. } else {
  1473. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1474. }
  1475. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1476. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1477. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1478. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1479. else
  1480. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1481. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1482. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1483. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1484. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1485. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1486. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1487. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1488. rt2800_is_305x_soc(rt2x00dev))
  1489. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1490. else
  1491. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1492. if (rt2800_is_305x_soc(rt2x00dev))
  1493. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1494. else
  1495. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1496. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1497. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1498. rt2x00_rt(rt2x00dev, RT3090) ||
  1499. rt2x00_rt(rt2x00dev, RT3390)) {
  1500. rt2800_bbp_read(rt2x00dev, 138, &value);
  1501. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1502. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1503. value |= 0x20;
  1504. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1505. value &= ~0x02;
  1506. rt2800_bbp_write(rt2x00dev, 138, value);
  1507. }
  1508. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1509. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1510. if (eeprom != 0xffff && eeprom != 0x0000) {
  1511. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1512. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1513. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1514. }
  1515. }
  1516. return 0;
  1517. }
  1518. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1519. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1520. bool bw40, u8 rfcsr24, u8 filter_target)
  1521. {
  1522. unsigned int i;
  1523. u8 bbp;
  1524. u8 rfcsr;
  1525. u8 passband;
  1526. u8 stopband;
  1527. u8 overtuned = 0;
  1528. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1529. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1530. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1531. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1532. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1533. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1534. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1535. /*
  1536. * Set power & frequency of passband test tone
  1537. */
  1538. rt2800_bbp_write(rt2x00dev, 24, 0);
  1539. for (i = 0; i < 100; i++) {
  1540. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1541. msleep(1);
  1542. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1543. if (passband)
  1544. break;
  1545. }
  1546. /*
  1547. * Set power & frequency of stopband test tone
  1548. */
  1549. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1550. for (i = 0; i < 100; i++) {
  1551. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1552. msleep(1);
  1553. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1554. if ((passband - stopband) <= filter_target) {
  1555. rfcsr24++;
  1556. overtuned += ((passband - stopband) == filter_target);
  1557. } else
  1558. break;
  1559. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1560. }
  1561. rfcsr24 -= !!overtuned;
  1562. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1563. return rfcsr24;
  1564. }
  1565. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1566. {
  1567. u8 rfcsr;
  1568. u8 bbp;
  1569. u32 reg;
  1570. u16 eeprom;
  1571. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1572. !rt2x00_rt(rt2x00dev, RT3071) &&
  1573. !rt2x00_rt(rt2x00dev, RT3090) &&
  1574. !rt2x00_rt(rt2x00dev, RT3390) &&
  1575. !rt2800_is_305x_soc(rt2x00dev))
  1576. return 0;
  1577. /*
  1578. * Init RF calibration.
  1579. */
  1580. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1581. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1582. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1583. msleep(1);
  1584. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1585. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1586. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1587. rt2x00_rt(rt2x00dev, RT3071) ||
  1588. rt2x00_rt(rt2x00dev, RT3090)) {
  1589. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1590. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1591. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1592. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1593. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1594. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1595. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1596. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1597. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1598. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1599. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1600. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1601. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1602. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1603. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1604. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1605. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1606. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1607. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1608. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1609. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1610. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1611. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1612. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1613. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1614. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1615. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1616. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1617. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1618. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1619. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1620. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1621. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1622. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1623. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1624. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1625. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1626. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1627. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1628. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1629. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1630. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1631. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1632. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1633. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1634. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1635. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1636. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1637. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1638. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1639. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1640. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1641. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1642. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1643. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1644. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1645. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1646. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1647. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1648. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1649. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1650. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1651. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1652. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1653. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1654. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1655. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1656. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1657. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1658. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1659. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1660. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1661. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1662. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1663. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1664. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1665. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1666. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1667. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1668. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1669. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1670. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1671. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1672. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1673. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1674. return 0;
  1675. }
  1676. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1677. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1678. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1679. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1680. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1681. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1682. rt2x00_rt(rt2x00dev, RT3090)) {
  1683. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1684. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1685. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1686. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1687. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1688. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1689. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1690. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1691. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1692. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1693. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1694. else
  1695. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1696. }
  1697. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1698. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1699. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1700. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1701. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1702. }
  1703. /*
  1704. * Set RX Filter calibration for 20MHz and 40MHz
  1705. */
  1706. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1707. rt2x00dev->calibration[0] =
  1708. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1709. rt2x00dev->calibration[1] =
  1710. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1711. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1712. rt2x00_rt(rt2x00dev, RT3090) ||
  1713. rt2x00_rt(rt2x00dev, RT3390)) {
  1714. rt2x00dev->calibration[0] =
  1715. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1716. rt2x00dev->calibration[1] =
  1717. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1718. }
  1719. /*
  1720. * Set back to initial state
  1721. */
  1722. rt2800_bbp_write(rt2x00dev, 24, 0);
  1723. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1724. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1725. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1726. /*
  1727. * set BBP back to BW20
  1728. */
  1729. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1730. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1731. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1732. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1733. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1734. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1735. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1736. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1737. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1738. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1739. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1740. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1741. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1742. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1743. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1744. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1745. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1746. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1747. }
  1748. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1749. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1750. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1751. rt2x00_get_field16(eeprom,
  1752. EEPROM_TXMIXER_GAIN_BG_VAL));
  1753. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1754. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1755. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1756. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1757. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1758. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1759. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1760. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1761. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1762. }
  1763. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1764. rt2x00_rt(rt2x00dev, RT3090) ||
  1765. rt2x00_rt(rt2x00dev, RT3390)) {
  1766. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1767. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1768. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1769. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1770. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1771. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1772. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1773. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1774. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1775. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1776. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1777. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1778. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1779. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1780. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1781. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1782. }
  1783. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1784. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1785. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1786. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1787. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1788. else
  1789. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1790. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1791. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1792. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1793. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1794. }
  1795. return 0;
  1796. }
  1797. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1798. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1799. {
  1800. u32 reg;
  1801. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1802. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1803. }
  1804. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1805. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1806. {
  1807. u32 reg;
  1808. mutex_lock(&rt2x00dev->csr_mutex);
  1809. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1810. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1811. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1812. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1813. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1814. /* Wait until the EEPROM has been loaded */
  1815. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1816. /* Apparently the data is read from end to start */
  1817. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1818. (u32 *)&rt2x00dev->eeprom[i]);
  1819. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1820. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1821. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1822. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1823. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1824. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1825. mutex_unlock(&rt2x00dev->csr_mutex);
  1826. }
  1827. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1828. {
  1829. unsigned int i;
  1830. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1831. rt2800_efuse_read(rt2x00dev, i);
  1832. }
  1833. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1834. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1835. {
  1836. u16 word;
  1837. u8 *mac;
  1838. u8 default_lna_gain;
  1839. /*
  1840. * Start validation of the data that has been read.
  1841. */
  1842. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1843. if (!is_valid_ether_addr(mac)) {
  1844. random_ether_addr(mac);
  1845. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1846. }
  1847. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1848. if (word == 0xffff) {
  1849. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1850. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1851. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1852. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1853. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1854. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1855. rt2x00_rt(rt2x00dev, RT2872)) {
  1856. /*
  1857. * There is a max of 2 RX streams for RT28x0 series
  1858. */
  1859. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1860. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1861. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1862. }
  1863. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1864. if (word == 0xffff) {
  1865. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1866. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1867. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1868. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1869. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1870. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1871. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1872. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1873. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1874. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1875. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  1876. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  1877. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1878. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1879. }
  1880. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1881. if ((word & 0x00ff) == 0x00ff) {
  1882. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1883. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1884. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1885. }
  1886. if ((word & 0xff00) == 0xff00) {
  1887. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1888. LED_MODE_TXRX_ACTIVITY);
  1889. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1890. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1891. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1892. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1893. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1894. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  1895. }
  1896. /*
  1897. * During the LNA validation we are going to use
  1898. * lna0 as correct value. Note that EEPROM_LNA
  1899. * is never validated.
  1900. */
  1901. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1902. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1903. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1904. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1905. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1906. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1907. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1908. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1909. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1910. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1911. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1912. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1913. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1914. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1915. default_lna_gain);
  1916. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1917. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1918. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1919. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1920. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1921. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1922. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1923. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1924. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1925. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1926. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1927. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1928. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1929. default_lna_gain);
  1930. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1931. return 0;
  1932. }
  1933. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1934. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1935. {
  1936. u32 reg;
  1937. u16 value;
  1938. u16 eeprom;
  1939. /*
  1940. * Read EEPROM word for configuration.
  1941. */
  1942. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1943. /*
  1944. * Identify RF chipset.
  1945. */
  1946. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1947. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1948. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1949. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1950. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  1951. !rt2x00_rt(rt2x00dev, RT2872) &&
  1952. !rt2x00_rt(rt2x00dev, RT2883) &&
  1953. !rt2x00_rt(rt2x00dev, RT3070) &&
  1954. !rt2x00_rt(rt2x00dev, RT3071) &&
  1955. !rt2x00_rt(rt2x00dev, RT3090) &&
  1956. !rt2x00_rt(rt2x00dev, RT3390) &&
  1957. !rt2x00_rt(rt2x00dev, RT3572)) {
  1958. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1959. return -ENODEV;
  1960. }
  1961. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  1962. !rt2x00_rf(rt2x00dev, RF2850) &&
  1963. !rt2x00_rf(rt2x00dev, RF2720) &&
  1964. !rt2x00_rf(rt2x00dev, RF2750) &&
  1965. !rt2x00_rf(rt2x00dev, RF3020) &&
  1966. !rt2x00_rf(rt2x00dev, RF2020) &&
  1967. !rt2x00_rf(rt2x00dev, RF3021) &&
  1968. !rt2x00_rf(rt2x00dev, RF3022) &&
  1969. !rt2x00_rf(rt2x00dev, RF3052)) {
  1970. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1971. return -ENODEV;
  1972. }
  1973. /*
  1974. * Identify default antenna configuration.
  1975. */
  1976. rt2x00dev->default_ant.tx =
  1977. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1978. rt2x00dev->default_ant.rx =
  1979. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1980. /*
  1981. * Read frequency offset and RF programming sequence.
  1982. */
  1983. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1984. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1985. /*
  1986. * Read external LNA informations.
  1987. */
  1988. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1989. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1990. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1991. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1992. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1993. /*
  1994. * Detect if this device has an hardware controlled radio.
  1995. */
  1996. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1997. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1998. /*
  1999. * Store led settings, for correct led behaviour.
  2000. */
  2001. #ifdef CONFIG_RT2X00_LIB_LEDS
  2002. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2003. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2004. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2005. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2006. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2007. return 0;
  2008. }
  2009. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2010. /*
  2011. * RF value list for rt28xx
  2012. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2013. */
  2014. static const struct rf_channel rf_vals[] = {
  2015. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2016. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2017. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2018. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2019. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2020. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2021. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2022. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2023. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2024. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2025. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2026. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2027. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2028. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2029. /* 802.11 UNI / HyperLan 2 */
  2030. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2031. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2032. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2033. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2034. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2035. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2036. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2037. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2038. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2039. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2040. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2041. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2042. /* 802.11 HyperLan 2 */
  2043. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2044. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2045. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2046. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2047. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2048. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2049. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2050. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2051. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2052. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2053. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2054. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2055. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2056. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2057. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2058. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2059. /* 802.11 UNII */
  2060. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2061. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2062. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2063. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2064. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2065. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2066. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2067. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2068. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2069. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2070. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2071. /* 802.11 Japan */
  2072. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2073. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2074. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2075. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2076. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2077. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2078. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2079. };
  2080. /*
  2081. * RF value list for rt3xxx
  2082. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2083. */
  2084. static const struct rf_channel rf_vals_3x[] = {
  2085. {1, 241, 2, 2 },
  2086. {2, 241, 2, 7 },
  2087. {3, 242, 2, 2 },
  2088. {4, 242, 2, 7 },
  2089. {5, 243, 2, 2 },
  2090. {6, 243, 2, 7 },
  2091. {7, 244, 2, 2 },
  2092. {8, 244, 2, 7 },
  2093. {9, 245, 2, 2 },
  2094. {10, 245, 2, 7 },
  2095. {11, 246, 2, 2 },
  2096. {12, 246, 2, 7 },
  2097. {13, 247, 2, 2 },
  2098. {14, 248, 2, 4 },
  2099. /* 802.11 UNI / HyperLan 2 */
  2100. {36, 0x56, 0, 4},
  2101. {38, 0x56, 0, 6},
  2102. {40, 0x56, 0, 8},
  2103. {44, 0x57, 0, 0},
  2104. {46, 0x57, 0, 2},
  2105. {48, 0x57, 0, 4},
  2106. {52, 0x57, 0, 8},
  2107. {54, 0x57, 0, 10},
  2108. {56, 0x58, 0, 0},
  2109. {60, 0x58, 0, 4},
  2110. {62, 0x58, 0, 6},
  2111. {64, 0x58, 0, 8},
  2112. /* 802.11 HyperLan 2 */
  2113. {100, 0x5b, 0, 8},
  2114. {102, 0x5b, 0, 10},
  2115. {104, 0x5c, 0, 0},
  2116. {108, 0x5c, 0, 4},
  2117. {110, 0x5c, 0, 6},
  2118. {112, 0x5c, 0, 8},
  2119. {116, 0x5d, 0, 0},
  2120. {118, 0x5d, 0, 2},
  2121. {120, 0x5d, 0, 4},
  2122. {124, 0x5d, 0, 8},
  2123. {126, 0x5d, 0, 10},
  2124. {128, 0x5e, 0, 0},
  2125. {132, 0x5e, 0, 4},
  2126. {134, 0x5e, 0, 6},
  2127. {136, 0x5e, 0, 8},
  2128. {140, 0x5f, 0, 0},
  2129. /* 802.11 UNII */
  2130. {149, 0x5f, 0, 9},
  2131. {151, 0x5f, 0, 11},
  2132. {153, 0x60, 0, 1},
  2133. {157, 0x60, 0, 5},
  2134. {159, 0x60, 0, 7},
  2135. {161, 0x60, 0, 9},
  2136. {165, 0x61, 0, 1},
  2137. {167, 0x61, 0, 3},
  2138. {169, 0x61, 0, 5},
  2139. {171, 0x61, 0, 7},
  2140. {173, 0x61, 0, 9},
  2141. };
  2142. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2143. {
  2144. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2145. struct channel_info *info;
  2146. char *tx_power1;
  2147. char *tx_power2;
  2148. unsigned int i;
  2149. u16 eeprom;
  2150. /*
  2151. * Disable powersaving as default on PCI devices.
  2152. */
  2153. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2154. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2155. /*
  2156. * Initialize all hw fields.
  2157. */
  2158. rt2x00dev->hw->flags =
  2159. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2160. IEEE80211_HW_SIGNAL_DBM |
  2161. IEEE80211_HW_SUPPORTS_PS |
  2162. IEEE80211_HW_PS_NULLFUNC_STACK |
  2163. IEEE80211_HW_AMPDU_AGGREGATION;
  2164. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2165. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2166. rt2x00_eeprom_addr(rt2x00dev,
  2167. EEPROM_MAC_ADDR_0));
  2168. /*
  2169. * As rt2800 has a global fallback table we cannot specify
  2170. * more then one tx rate per frame but since the hw will
  2171. * try several rates (based on the fallback table) we should
  2172. * still initialize max_rates to the maximum number of rates
  2173. * we are going to try. Otherwise mac80211 will truncate our
  2174. * reported tx rates and the rc algortihm will end up with
  2175. * incorrect data.
  2176. */
  2177. rt2x00dev->hw->max_rates = 7;
  2178. rt2x00dev->hw->max_rate_tries = 1;
  2179. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2180. /*
  2181. * Initialize hw_mode information.
  2182. */
  2183. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2184. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2185. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2186. rt2x00_rf(rt2x00dev, RF2720)) {
  2187. spec->num_channels = 14;
  2188. spec->channels = rf_vals;
  2189. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2190. rt2x00_rf(rt2x00dev, RF2750)) {
  2191. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2192. spec->num_channels = ARRAY_SIZE(rf_vals);
  2193. spec->channels = rf_vals;
  2194. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2195. rt2x00_rf(rt2x00dev, RF2020) ||
  2196. rt2x00_rf(rt2x00dev, RF3021) ||
  2197. rt2x00_rf(rt2x00dev, RF3022)) {
  2198. spec->num_channels = 14;
  2199. spec->channels = rf_vals_3x;
  2200. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2201. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2202. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2203. spec->channels = rf_vals_3x;
  2204. }
  2205. /*
  2206. * Initialize HT information.
  2207. */
  2208. if (!rt2x00_rf(rt2x00dev, RF2020))
  2209. spec->ht.ht_supported = true;
  2210. else
  2211. spec->ht.ht_supported = false;
  2212. spec->ht.cap =
  2213. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2214. IEEE80211_HT_CAP_GRN_FLD |
  2215. IEEE80211_HT_CAP_SGI_20 |
  2216. IEEE80211_HT_CAP_SGI_40;
  2217. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2218. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2219. spec->ht.cap |=
  2220. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2221. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2222. spec->ht.ampdu_factor = 3;
  2223. spec->ht.ampdu_density = 4;
  2224. spec->ht.mcs.tx_params =
  2225. IEEE80211_HT_MCS_TX_DEFINED |
  2226. IEEE80211_HT_MCS_TX_RX_DIFF |
  2227. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2228. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2229. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2230. case 3:
  2231. spec->ht.mcs.rx_mask[2] = 0xff;
  2232. case 2:
  2233. spec->ht.mcs.rx_mask[1] = 0xff;
  2234. case 1:
  2235. spec->ht.mcs.rx_mask[0] = 0xff;
  2236. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2237. break;
  2238. }
  2239. /*
  2240. * Create channel information array
  2241. */
  2242. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2243. if (!info)
  2244. return -ENOMEM;
  2245. spec->channels_info = info;
  2246. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2247. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2248. for (i = 0; i < 14; i++) {
  2249. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2250. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2251. }
  2252. if (spec->num_channels > 14) {
  2253. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2254. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2255. for (i = 14; i < spec->num_channels; i++) {
  2256. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2257. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2258. }
  2259. }
  2260. return 0;
  2261. }
  2262. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2263. /*
  2264. * IEEE80211 stack callback functions.
  2265. */
  2266. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2267. u32 *iv32, u16 *iv16)
  2268. {
  2269. struct rt2x00_dev *rt2x00dev = hw->priv;
  2270. struct mac_iveiv_entry iveiv_entry;
  2271. u32 offset;
  2272. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2273. rt2800_register_multiread(rt2x00dev, offset,
  2274. &iveiv_entry, sizeof(iveiv_entry));
  2275. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2276. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2277. }
  2278. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2279. {
  2280. struct rt2x00_dev *rt2x00dev = hw->priv;
  2281. u32 reg;
  2282. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2283. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2284. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2285. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2286. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2287. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2288. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2289. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2290. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2291. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2292. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2293. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2294. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2295. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2296. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2297. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2298. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2299. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2300. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2301. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2302. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2303. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2304. return 0;
  2305. }
  2306. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2307. const struct ieee80211_tx_queue_params *params)
  2308. {
  2309. struct rt2x00_dev *rt2x00dev = hw->priv;
  2310. struct data_queue *queue;
  2311. struct rt2x00_field32 field;
  2312. int retval;
  2313. u32 reg;
  2314. u32 offset;
  2315. /*
  2316. * First pass the configuration through rt2x00lib, that will
  2317. * update the queue settings and validate the input. After that
  2318. * we are free to update the registers based on the value
  2319. * in the queue parameter.
  2320. */
  2321. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2322. if (retval)
  2323. return retval;
  2324. /*
  2325. * We only need to perform additional register initialization
  2326. * for WMM queues/
  2327. */
  2328. if (queue_idx >= 4)
  2329. return 0;
  2330. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2331. /* Update WMM TXOP register */
  2332. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2333. field.bit_offset = (queue_idx & 1) * 16;
  2334. field.bit_mask = 0xffff << field.bit_offset;
  2335. rt2800_register_read(rt2x00dev, offset, &reg);
  2336. rt2x00_set_field32(&reg, field, queue->txop);
  2337. rt2800_register_write(rt2x00dev, offset, reg);
  2338. /* Update WMM registers */
  2339. field.bit_offset = queue_idx * 4;
  2340. field.bit_mask = 0xf << field.bit_offset;
  2341. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2342. rt2x00_set_field32(&reg, field, queue->aifs);
  2343. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2344. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2345. rt2x00_set_field32(&reg, field, queue->cw_min);
  2346. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2347. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2348. rt2x00_set_field32(&reg, field, queue->cw_max);
  2349. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2350. /* Update EDCA registers */
  2351. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2352. rt2800_register_read(rt2x00dev, offset, &reg);
  2353. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2354. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2355. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2356. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2357. rt2800_register_write(rt2x00dev, offset, reg);
  2358. return 0;
  2359. }
  2360. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2361. {
  2362. struct rt2x00_dev *rt2x00dev = hw->priv;
  2363. u64 tsf;
  2364. u32 reg;
  2365. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2366. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2367. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2368. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2369. return tsf;
  2370. }
  2371. static int rt2800_ampdu_action(struct ieee80211_hw *hw,
  2372. struct ieee80211_vif *vif,
  2373. enum ieee80211_ampdu_mlme_action action,
  2374. struct ieee80211_sta *sta,
  2375. u16 tid, u16 *ssn)
  2376. {
  2377. struct rt2x00_dev *rt2x00dev = hw->priv;
  2378. int ret = 0;
  2379. switch (action) {
  2380. case IEEE80211_AMPDU_RX_START:
  2381. case IEEE80211_AMPDU_RX_STOP:
  2382. /* we don't support RX aggregation yet */
  2383. ret = -ENOTSUPP;
  2384. break;
  2385. case IEEE80211_AMPDU_TX_START:
  2386. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2387. break;
  2388. case IEEE80211_AMPDU_TX_STOP:
  2389. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2390. break;
  2391. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2392. break;
  2393. default:
  2394. WARNING(rt2x00dev, "Unknown AMPDU action\n");
  2395. }
  2396. return ret;
  2397. }
  2398. const struct ieee80211_ops rt2800_mac80211_ops = {
  2399. .tx = rt2x00mac_tx,
  2400. .start = rt2x00mac_start,
  2401. .stop = rt2x00mac_stop,
  2402. .add_interface = rt2x00mac_add_interface,
  2403. .remove_interface = rt2x00mac_remove_interface,
  2404. .config = rt2x00mac_config,
  2405. .configure_filter = rt2x00mac_configure_filter,
  2406. .set_tim = rt2x00mac_set_tim,
  2407. .set_key = rt2x00mac_set_key,
  2408. .get_stats = rt2x00mac_get_stats,
  2409. .get_tkip_seq = rt2800_get_tkip_seq,
  2410. .set_rts_threshold = rt2800_set_rts_threshold,
  2411. .bss_info_changed = rt2x00mac_bss_info_changed,
  2412. .conf_tx = rt2800_conf_tx,
  2413. .get_tsf = rt2800_get_tsf,
  2414. .rfkill_poll = rt2x00mac_rfkill_poll,
  2415. .ampdu_action = rt2800_ampdu_action,
  2416. };
  2417. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);
  2418. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2419. MODULE_VERSION(DRV_VERSION);
  2420. MODULE_DESCRIPTION("Ralink RT2800 library");
  2421. MODULE_LICENSE("GPL");