sata_sil.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "1.0"
  48. enum {
  49. /*
  50. * host flags
  51. */
  52. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  53. SIL_FLAG_MOD15WRITE = (1 << 30),
  54. SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  55. ATA_FLAG_MMIO,
  56. /*
  57. * Controller IDs
  58. */
  59. sil_3112 = 0,
  60. sil_3512 = 1,
  61. sil_3114 = 2,
  62. /*
  63. * Register offsets
  64. */
  65. SIL_SYSCFG = 0x48,
  66. /*
  67. * Register bits
  68. */
  69. /* SYSCFG */
  70. SIL_MASK_IDE0_INT = (1 << 22),
  71. SIL_MASK_IDE1_INT = (1 << 23),
  72. SIL_MASK_IDE2_INT = (1 << 24),
  73. SIL_MASK_IDE3_INT = (1 << 25),
  74. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  75. SIL_MASK_4PORT = SIL_MASK_2PORT |
  76. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  77. /* BMDMA/BMDMA2 */
  78. SIL_INTR_STEERING = (1 << 1),
  79. /*
  80. * Others
  81. */
  82. SIL_QUIRK_MOD15WRITE = (1 << 0),
  83. SIL_QUIRK_UDMA5MAX = (1 << 1),
  84. };
  85. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  86. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  87. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  88. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  89. static void sil_post_set_mode (struct ata_port *ap);
  90. static void sil_freeze(struct ata_port *ap);
  91. static void sil_thaw(struct ata_port *ap);
  92. static const struct pci_device_id sil_pci_tbl[] = {
  93. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  94. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  95. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
  96. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  97. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  98. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  99. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  100. { } /* terminate list */
  101. };
  102. /* TODO firmware versions should be added - eric */
  103. static const struct sil_drivelist {
  104. const char * product;
  105. unsigned int quirk;
  106. } sil_blacklist [] = {
  107. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  108. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  109. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  110. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  111. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  112. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  113. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  114. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  115. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  116. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  117. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  118. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  119. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  120. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  121. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  122. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  123. { }
  124. };
  125. static struct pci_driver sil_pci_driver = {
  126. .name = DRV_NAME,
  127. .id_table = sil_pci_tbl,
  128. .probe = sil_init_one,
  129. .remove = ata_pci_remove_one,
  130. };
  131. static struct scsi_host_template sil_sht = {
  132. .module = THIS_MODULE,
  133. .name = DRV_NAME,
  134. .ioctl = ata_scsi_ioctl,
  135. .queuecommand = ata_scsi_queuecmd,
  136. .can_queue = ATA_DEF_QUEUE,
  137. .this_id = ATA_SHT_THIS_ID,
  138. .sg_tablesize = LIBATA_MAX_PRD,
  139. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  140. .emulated = ATA_SHT_EMULATED,
  141. .use_clustering = ATA_SHT_USE_CLUSTERING,
  142. .proc_name = DRV_NAME,
  143. .dma_boundary = ATA_DMA_BOUNDARY,
  144. .slave_configure = ata_scsi_slave_config,
  145. .bios_param = ata_std_bios_param,
  146. };
  147. static const struct ata_port_operations sil_ops = {
  148. .port_disable = ata_port_disable,
  149. .dev_config = sil_dev_config,
  150. .tf_load = ata_tf_load,
  151. .tf_read = ata_tf_read,
  152. .check_status = ata_check_status,
  153. .exec_command = ata_exec_command,
  154. .dev_select = ata_std_dev_select,
  155. .probe_reset = ata_std_probe_reset,
  156. .post_set_mode = sil_post_set_mode,
  157. .bmdma_setup = ata_bmdma_setup,
  158. .bmdma_start = ata_bmdma_start,
  159. .bmdma_stop = ata_bmdma_stop,
  160. .bmdma_status = ata_bmdma_status,
  161. .qc_prep = ata_qc_prep,
  162. .qc_issue = ata_qc_issue_prot,
  163. .freeze = sil_freeze,
  164. .thaw = sil_thaw,
  165. .error_handler = ata_bmdma_error_handler,
  166. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  167. .irq_handler = ata_interrupt,
  168. .irq_clear = ata_bmdma_irq_clear,
  169. .scr_read = sil_scr_read,
  170. .scr_write = sil_scr_write,
  171. .port_start = ata_port_start,
  172. .port_stop = ata_port_stop,
  173. .host_stop = ata_pci_host_stop,
  174. };
  175. static const struct ata_port_info sil_port_info[] = {
  176. /* sil_3112 */
  177. {
  178. .sht = &sil_sht,
  179. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE,
  180. .pio_mask = 0x1f, /* pio0-4 */
  181. .mwdma_mask = 0x07, /* mwdma0-2 */
  182. .udma_mask = 0x3f, /* udma0-5 */
  183. .port_ops = &sil_ops,
  184. },
  185. /* sil_3512 */
  186. {
  187. .sht = &sil_sht,
  188. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  189. .pio_mask = 0x1f, /* pio0-4 */
  190. .mwdma_mask = 0x07, /* mwdma0-2 */
  191. .udma_mask = 0x3f, /* udma0-5 */
  192. .port_ops = &sil_ops,
  193. },
  194. /* sil_3114 */
  195. {
  196. .sht = &sil_sht,
  197. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  198. .pio_mask = 0x1f, /* pio0-4 */
  199. .mwdma_mask = 0x07, /* mwdma0-2 */
  200. .udma_mask = 0x3f, /* udma0-5 */
  201. .port_ops = &sil_ops,
  202. },
  203. };
  204. /* per-port register offsets */
  205. /* TODO: we can probably calculate rather than use a table */
  206. static const struct {
  207. unsigned long tf; /* ATA taskfile register block */
  208. unsigned long ctl; /* ATA control/altstatus register block */
  209. unsigned long bmdma; /* DMA register block */
  210. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  211. unsigned long scr; /* SATA control register block */
  212. unsigned long sien; /* SATA Interrupt Enable register */
  213. unsigned long xfer_mode;/* data transfer mode register */
  214. unsigned long sfis_cfg; /* SATA FIS reception config register */
  215. } sil_port[] = {
  216. /* port 0 ... */
  217. { 0x80, 0x8A, 0x00, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  218. { 0xC0, 0xCA, 0x08, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  219. { 0x280, 0x28A, 0x200, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  220. { 0x2C0, 0x2CA, 0x208, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  221. /* ... port 3 */
  222. };
  223. MODULE_AUTHOR("Jeff Garzik");
  224. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  225. MODULE_LICENSE("GPL");
  226. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  227. MODULE_VERSION(DRV_VERSION);
  228. static int slow_down = 0;
  229. module_param(slow_down, int, 0444);
  230. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  231. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  232. {
  233. u8 cache_line = 0;
  234. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  235. return cache_line;
  236. }
  237. static void sil_post_set_mode (struct ata_port *ap)
  238. {
  239. struct ata_host_set *host_set = ap->host_set;
  240. struct ata_device *dev;
  241. void __iomem *addr =
  242. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  243. u32 tmp, dev_mode[2];
  244. unsigned int i;
  245. for (i = 0; i < 2; i++) {
  246. dev = &ap->device[i];
  247. if (!ata_dev_enabled(dev))
  248. dev_mode[i] = 0; /* PIO0/1/2 */
  249. else if (dev->flags & ATA_DFLAG_PIO)
  250. dev_mode[i] = 1; /* PIO3/4 */
  251. else
  252. dev_mode[i] = 3; /* UDMA */
  253. /* value 2 indicates MDMA */
  254. }
  255. tmp = readl(addr);
  256. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  257. tmp |= dev_mode[0];
  258. tmp |= (dev_mode[1] << 4);
  259. writel(tmp, addr);
  260. readl(addr); /* flush */
  261. }
  262. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  263. {
  264. unsigned long offset = ap->ioaddr.scr_addr;
  265. switch (sc_reg) {
  266. case SCR_STATUS:
  267. return offset + 4;
  268. case SCR_ERROR:
  269. return offset + 8;
  270. case SCR_CONTROL:
  271. return offset;
  272. default:
  273. /* do nothing */
  274. break;
  275. }
  276. return 0;
  277. }
  278. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  279. {
  280. void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  281. if (mmio)
  282. return readl(mmio);
  283. return 0xffffffffU;
  284. }
  285. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  286. {
  287. void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  288. if (mmio)
  289. writel(val, mmio);
  290. }
  291. static void sil_freeze(struct ata_port *ap)
  292. {
  293. void __iomem *mmio_base = ap->host_set->mmio_base;
  294. u32 tmp;
  295. /* plug IRQ */
  296. tmp = readl(mmio_base + SIL_SYSCFG);
  297. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  298. writel(tmp, mmio_base + SIL_SYSCFG);
  299. readl(mmio_base + SIL_SYSCFG); /* flush */
  300. }
  301. static void sil_thaw(struct ata_port *ap)
  302. {
  303. void __iomem *mmio_base = ap->host_set->mmio_base;
  304. u32 tmp;
  305. /* clear IRQ */
  306. ata_chk_status(ap);
  307. ata_bmdma_irq_clear(ap);
  308. /* turn on IRQ */
  309. tmp = readl(mmio_base + SIL_SYSCFG);
  310. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  311. writel(tmp, mmio_base + SIL_SYSCFG);
  312. }
  313. /**
  314. * sil_dev_config - Apply device/host-specific errata fixups
  315. * @ap: Port containing device to be examined
  316. * @dev: Device to be examined
  317. *
  318. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  319. * device is known to be present, this function is called.
  320. * We apply two errata fixups which are specific to Silicon Image,
  321. * a Seagate and a Maxtor fixup.
  322. *
  323. * For certain Seagate devices, we must limit the maximum sectors
  324. * to under 8K.
  325. *
  326. * For certain Maxtor devices, we must not program the drive
  327. * beyond udma5.
  328. *
  329. * Both fixups are unfairly pessimistic. As soon as I get more
  330. * information on these errata, I will create a more exhaustive
  331. * list, and apply the fixups to only the specific
  332. * devices/hosts/firmwares that need it.
  333. *
  334. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  335. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  336. * pessimistic fix for the following reasons...
  337. * - There seems to be less info on it, only one device gleaned off the
  338. * Windows driver, maybe only one is affected. More info would be greatly
  339. * appreciated.
  340. * - But then again UDMA5 is hardly anything to complain about
  341. */
  342. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  343. {
  344. unsigned int n, quirks = 0;
  345. unsigned char model_num[41];
  346. ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
  347. for (n = 0; sil_blacklist[n].product; n++)
  348. if (!strcmp(sil_blacklist[n].product, model_num)) {
  349. quirks = sil_blacklist[n].quirk;
  350. break;
  351. }
  352. /* limit requests to 15 sectors */
  353. if (slow_down ||
  354. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  355. (quirks & SIL_QUIRK_MOD15WRITE))) {
  356. ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
  357. "(mod15write workaround)\n");
  358. dev->max_sectors = 15;
  359. return;
  360. }
  361. /* limit to udma5 */
  362. if (quirks & SIL_QUIRK_UDMA5MAX) {
  363. ata_dev_printk(dev, KERN_INFO,
  364. "applying Maxtor errata fix %s\n", model_num);
  365. dev->udma_mask &= ATA_UDMA5;
  366. return;
  367. }
  368. }
  369. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  370. {
  371. static int printed_version;
  372. struct ata_probe_ent *probe_ent = NULL;
  373. unsigned long base;
  374. void __iomem *mmio_base;
  375. int rc;
  376. unsigned int i;
  377. int pci_dev_busy = 0;
  378. u32 tmp;
  379. u8 cls;
  380. if (!printed_version++)
  381. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  382. rc = pci_enable_device(pdev);
  383. if (rc)
  384. return rc;
  385. rc = pci_request_regions(pdev, DRV_NAME);
  386. if (rc) {
  387. pci_dev_busy = 1;
  388. goto err_out;
  389. }
  390. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  391. if (rc)
  392. goto err_out_regions;
  393. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  394. if (rc)
  395. goto err_out_regions;
  396. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  397. if (probe_ent == NULL) {
  398. rc = -ENOMEM;
  399. goto err_out_regions;
  400. }
  401. INIT_LIST_HEAD(&probe_ent->node);
  402. probe_ent->dev = pci_dev_to_dev(pdev);
  403. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  404. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  405. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  406. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  407. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  408. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  409. probe_ent->irq = pdev->irq;
  410. probe_ent->irq_flags = SA_SHIRQ;
  411. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  412. mmio_base = pci_iomap(pdev, 5, 0);
  413. if (mmio_base == NULL) {
  414. rc = -ENOMEM;
  415. goto err_out_free_ent;
  416. }
  417. probe_ent->mmio_base = mmio_base;
  418. base = (unsigned long) mmio_base;
  419. for (i = 0; i < probe_ent->n_ports; i++) {
  420. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  421. probe_ent->port[i].altstatus_addr =
  422. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  423. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  424. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  425. ata_std_ports(&probe_ent->port[i]);
  426. }
  427. /* Initialize FIFO PCI bus arbitration */
  428. cls = sil_get_device_cache_line(pdev);
  429. if (cls) {
  430. cls >>= 3;
  431. cls++; /* cls = (line_size/8)+1 */
  432. for (i = 0; i < probe_ent->n_ports; i++)
  433. writew(cls << 8 | cls,
  434. mmio_base + sil_port[i].fifo_cfg);
  435. } else
  436. dev_printk(KERN_WARNING, &pdev->dev,
  437. "cache line size not set. Driver may not function\n");
  438. /* Apply R_ERR on DMA activate FIS errata workaround */
  439. if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  440. int cnt;
  441. for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
  442. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  443. if ((tmp & 0x3) != 0x01)
  444. continue;
  445. if (!cnt)
  446. dev_printk(KERN_INFO, &pdev->dev,
  447. "Applying R_ERR on DMA activate "
  448. "FIS errata fix\n");
  449. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  450. cnt++;
  451. }
  452. }
  453. if (ent->driver_data == sil_3114) {
  454. /* flip the magic "make 4 ports work" bit */
  455. tmp = readl(mmio_base + sil_port[2].bmdma);
  456. if ((tmp & SIL_INTR_STEERING) == 0)
  457. writel(tmp | SIL_INTR_STEERING,
  458. mmio_base + sil_port[2].bmdma);
  459. }
  460. /* mask all SATA phy-related interrupts */
  461. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  462. for (i = 0; i < probe_ent->n_ports; i++)
  463. writel(0, mmio_base + sil_port[i].sien);
  464. pci_set_master(pdev);
  465. /* FIXME: check ata_device_add return value */
  466. ata_device_add(probe_ent);
  467. kfree(probe_ent);
  468. return 0;
  469. err_out_free_ent:
  470. kfree(probe_ent);
  471. err_out_regions:
  472. pci_release_regions(pdev);
  473. err_out:
  474. if (!pci_dev_busy)
  475. pci_disable_device(pdev);
  476. return rc;
  477. }
  478. static int __init sil_init(void)
  479. {
  480. return pci_module_init(&sil_pci_driver);
  481. }
  482. static void __exit sil_exit(void)
  483. {
  484. pci_unregister_driver(&sil_pci_driver);
  485. }
  486. module_init(sil_init);
  487. module_exit(sil_exit);