qlcnic_hw.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. #include <linux/slab.h>
  26. #include <net/ip.h>
  27. #define MASK(n) ((1ULL<<(n))-1)
  28. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  29. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  30. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  31. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  32. #define CRB_WINDOW_2M (0x130060)
  33. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  34. #define CRB_INDIRECT_2M (0x1e0000UL)
  35. #ifndef readq
  36. static inline u64 readq(void __iomem *addr)
  37. {
  38. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  39. }
  40. #endif
  41. #ifndef writeq
  42. static inline void writeq(u64 val, void __iomem *addr)
  43. {
  44. writel(((u32) (val)), (addr));
  45. writel(((u32) (val >> 32)), (addr + 4));
  46. }
  47. #endif
  48. static const struct crb_128M_2M_block_map
  49. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  50. {{{0, 0, 0, 0} } }, /* 0: PCI */
  51. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  52. {1, 0x0110000, 0x0120000, 0x130000},
  53. {1, 0x0120000, 0x0122000, 0x124000},
  54. {1, 0x0130000, 0x0132000, 0x126000},
  55. {1, 0x0140000, 0x0142000, 0x128000},
  56. {1, 0x0150000, 0x0152000, 0x12a000},
  57. {1, 0x0160000, 0x0170000, 0x110000},
  58. {1, 0x0170000, 0x0172000, 0x12e000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {0, 0x0000000, 0x0000000, 0x000000},
  65. {1, 0x01e0000, 0x01e0800, 0x122000},
  66. {0, 0x0000000, 0x0000000, 0x000000} } },
  67. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  68. {{{0, 0, 0, 0} } }, /* 3: */
  69. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  70. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  71. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  72. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  73. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  89. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  105. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  121. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  137. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  138. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  139. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  140. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  141. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  142. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  143. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  144. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  145. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  146. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  147. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  148. {{{0, 0, 0, 0} } }, /* 23: */
  149. {{{0, 0, 0, 0} } }, /* 24: */
  150. {{{0, 0, 0, 0} } }, /* 25: */
  151. {{{0, 0, 0, 0} } }, /* 26: */
  152. {{{0, 0, 0, 0} } }, /* 27: */
  153. {{{0, 0, 0, 0} } }, /* 28: */
  154. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  155. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  156. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  157. {{{0} } }, /* 32: PCI */
  158. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  159. {1, 0x2110000, 0x2120000, 0x130000},
  160. {1, 0x2120000, 0x2122000, 0x124000},
  161. {1, 0x2130000, 0x2132000, 0x126000},
  162. {1, 0x2140000, 0x2142000, 0x128000},
  163. {1, 0x2150000, 0x2152000, 0x12a000},
  164. {1, 0x2160000, 0x2170000, 0x110000},
  165. {1, 0x2170000, 0x2172000, 0x12e000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000} } },
  174. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  175. {{{0} } }, /* 35: */
  176. {{{0} } }, /* 36: */
  177. {{{0} } }, /* 37: */
  178. {{{0} } }, /* 38: */
  179. {{{0} } }, /* 39: */
  180. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  181. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  182. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  183. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  184. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  185. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  186. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  187. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  188. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  189. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  190. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  191. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  192. {{{0} } }, /* 52: */
  193. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  194. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  195. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  196. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  197. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  198. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  199. {{{0} } }, /* 59: I2C0 */
  200. {{{0} } }, /* 60: I2C1 */
  201. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  202. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  203. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  204. };
  205. /*
  206. * top 12 bits of crb internal address (hub, agent)
  207. */
  208. static const unsigned crb_hub_agt[64] = {
  209. 0,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  230. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  233. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  235. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  238. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  260. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  268. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  269. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. int
  277. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  278. {
  279. int done = 0, timeout = 0;
  280. while (!done) {
  281. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  282. if (done == 1)
  283. break;
  284. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  285. dev_err(&adapter->pdev->dev,
  286. "Failed to acquire sem=%d lock;reg_id=%d\n",
  287. sem, id_reg);
  288. return -EIO;
  289. }
  290. msleep(1);
  291. }
  292. if (id_reg)
  293. QLCWR32(adapter, id_reg, adapter->portnum);
  294. return 0;
  295. }
  296. void
  297. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  298. {
  299. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  300. }
  301. static int
  302. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  303. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  304. {
  305. u32 i, producer, consumer;
  306. struct qlcnic_cmd_buffer *pbuf;
  307. struct cmd_desc_type0 *cmd_desc;
  308. struct qlcnic_host_tx_ring *tx_ring;
  309. i = 0;
  310. if (adapter->is_up != QLCNIC_ADAPTER_UP_MAGIC)
  311. return -EIO;
  312. tx_ring = adapter->tx_ring;
  313. __netif_tx_lock_bh(tx_ring->txq);
  314. producer = tx_ring->producer;
  315. consumer = tx_ring->sw_consumer;
  316. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  317. netif_tx_stop_queue(tx_ring->txq);
  318. smp_mb();
  319. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  320. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  321. netif_tx_wake_queue(tx_ring->txq);
  322. } else {
  323. adapter->stats.xmit_off++;
  324. __netif_tx_unlock_bh(tx_ring->txq);
  325. return -EBUSY;
  326. }
  327. }
  328. do {
  329. cmd_desc = &cmd_desc_arr[i];
  330. pbuf = &tx_ring->cmd_buf_arr[producer];
  331. pbuf->skb = NULL;
  332. pbuf->frag_count = 0;
  333. memcpy(&tx_ring->desc_head[producer],
  334. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  335. producer = get_next_index(producer, tx_ring->num_desc);
  336. i++;
  337. } while (i != nr_desc);
  338. tx_ring->producer = producer;
  339. qlcnic_update_cmd_producer(adapter, tx_ring);
  340. __netif_tx_unlock_bh(tx_ring->txq);
  341. return 0;
  342. }
  343. static int
  344. qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  345. unsigned op)
  346. {
  347. struct qlcnic_nic_req req;
  348. struct qlcnic_mac_req *mac_req;
  349. u64 word;
  350. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  351. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  352. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  353. req.req_hdr = cpu_to_le64(word);
  354. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  355. mac_req->op = op;
  356. memcpy(mac_req->mac_addr, addr, 6);
  357. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  358. }
  359. static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, u8 *addr)
  360. {
  361. struct list_head *head;
  362. struct qlcnic_mac_list_s *cur;
  363. /* look up if already exists */
  364. list_for_each(head, &adapter->mac_list) {
  365. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  366. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  367. return 0;
  368. }
  369. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  370. if (cur == NULL) {
  371. dev_err(&adapter->netdev->dev,
  372. "failed to add mac address filter\n");
  373. return -ENOMEM;
  374. }
  375. memcpy(cur->mac_addr, addr, ETH_ALEN);
  376. list_add_tail(&cur->list, &adapter->mac_list);
  377. return qlcnic_sre_macaddr_change(adapter,
  378. cur->mac_addr, QLCNIC_MAC_ADD);
  379. }
  380. void qlcnic_set_multi(struct net_device *netdev)
  381. {
  382. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  383. struct netdev_hw_addr *ha;
  384. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  385. u32 mode = VPORT_MISS_MODE_DROP;
  386. if (adapter->is_up != QLCNIC_ADAPTER_UP_MAGIC)
  387. return;
  388. qlcnic_nic_add_mac(adapter, adapter->mac_addr);
  389. qlcnic_nic_add_mac(adapter, bcast_addr);
  390. if (netdev->flags & IFF_PROMISC) {
  391. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  392. goto send_fw_cmd;
  393. }
  394. if ((netdev->flags & IFF_ALLMULTI) ||
  395. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  396. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  397. goto send_fw_cmd;
  398. }
  399. if (!netdev_mc_empty(netdev)) {
  400. netdev_for_each_mc_addr(ha, netdev) {
  401. qlcnic_nic_add_mac(adapter, ha->addr);
  402. }
  403. }
  404. send_fw_cmd:
  405. qlcnic_nic_set_promisc(adapter, mode);
  406. }
  407. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  408. {
  409. struct qlcnic_nic_req req;
  410. u64 word;
  411. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  412. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  413. word = QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  414. ((u64)adapter->portnum << 16);
  415. req.req_hdr = cpu_to_le64(word);
  416. req.words[0] = cpu_to_le64(mode);
  417. return qlcnic_send_cmd_descs(adapter,
  418. (struct cmd_desc_type0 *)&req, 1);
  419. }
  420. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  421. {
  422. struct qlcnic_mac_list_s *cur;
  423. struct list_head *head = &adapter->mac_list;
  424. while (!list_empty(head)) {
  425. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  426. qlcnic_sre_macaddr_change(adapter,
  427. cur->mac_addr, QLCNIC_MAC_DEL);
  428. list_del(&cur->list);
  429. kfree(cur);
  430. }
  431. }
  432. #define QLCNIC_CONFIG_INTR_COALESCE 3
  433. /*
  434. * Send the interrupt coalescing parameter set by ethtool to the card.
  435. */
  436. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  437. {
  438. struct qlcnic_nic_req req;
  439. u64 word[6];
  440. int rv, i;
  441. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  442. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  443. word[0] = QLCNIC_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  444. req.req_hdr = cpu_to_le64(word[0]);
  445. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  446. for (i = 0; i < 6; i++)
  447. req.words[i] = cpu_to_le64(word[i]);
  448. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  449. if (rv != 0)
  450. dev_err(&adapter->netdev->dev,
  451. "Could not send interrupt coalescing parameters\n");
  452. return rv;
  453. }
  454. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  455. {
  456. struct qlcnic_nic_req req;
  457. u64 word;
  458. int rv;
  459. if ((adapter->flags & QLCNIC_LRO_ENABLED) == enable)
  460. return 0;
  461. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  462. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  463. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  464. req.req_hdr = cpu_to_le64(word);
  465. req.words[0] = cpu_to_le64(enable);
  466. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  467. if (rv != 0)
  468. dev_err(&adapter->netdev->dev,
  469. "Could not send configure hw lro request\n");
  470. adapter->flags ^= QLCNIC_LRO_ENABLED;
  471. return rv;
  472. }
  473. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  474. {
  475. struct qlcnic_nic_req req;
  476. u64 word;
  477. int rv;
  478. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  479. return 0;
  480. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  481. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  482. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  483. ((u64)adapter->portnum << 16);
  484. req.req_hdr = cpu_to_le64(word);
  485. req.words[0] = cpu_to_le64(enable);
  486. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  487. if (rv != 0)
  488. dev_err(&adapter->netdev->dev,
  489. "Could not send configure bridge mode request\n");
  490. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  491. return rv;
  492. }
  493. #define RSS_HASHTYPE_IP_TCP 0x3
  494. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  495. {
  496. struct qlcnic_nic_req req;
  497. u64 word;
  498. int i, rv;
  499. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  500. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  501. 0x255b0ec26d5a56daULL };
  502. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  503. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  504. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  505. req.req_hdr = cpu_to_le64(word);
  506. /*
  507. * RSS request:
  508. * bits 3-0: hash_method
  509. * 5-4: hash_type_ipv4
  510. * 7-6: hash_type_ipv6
  511. * 8: enable
  512. * 9: use indirection table
  513. * 47-10: reserved
  514. * 63-48: indirection table mask
  515. */
  516. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  517. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  518. ((u64)(enable & 0x1) << 8) |
  519. ((0x7ULL) << 48);
  520. req.words[0] = cpu_to_le64(word);
  521. for (i = 0; i < 5; i++)
  522. req.words[i+1] = cpu_to_le64(key[i]);
  523. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  524. if (rv != 0)
  525. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  526. return rv;
  527. }
  528. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd)
  529. {
  530. struct qlcnic_nic_req req;
  531. u64 word;
  532. int rv;
  533. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  534. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  535. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  536. req.req_hdr = cpu_to_le64(word);
  537. req.words[0] = cpu_to_le64(cmd);
  538. req.words[1] = cpu_to_le64(ip);
  539. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  540. if (rv != 0)
  541. dev_err(&adapter->netdev->dev,
  542. "could not notify %s IP 0x%x reuqest\n",
  543. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  544. return rv;
  545. }
  546. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  547. {
  548. struct qlcnic_nic_req req;
  549. u64 word;
  550. int rv;
  551. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  552. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  553. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  554. req.req_hdr = cpu_to_le64(word);
  555. req.words[0] = cpu_to_le64(enable | (enable << 8));
  556. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  557. if (rv != 0)
  558. dev_err(&adapter->netdev->dev,
  559. "could not configure link notification\n");
  560. return rv;
  561. }
  562. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  563. {
  564. struct qlcnic_nic_req req;
  565. u64 word;
  566. int rv;
  567. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  568. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  569. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  570. ((u64)adapter->portnum << 16) |
  571. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  572. req.req_hdr = cpu_to_le64(word);
  573. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  574. if (rv != 0)
  575. dev_err(&adapter->netdev->dev,
  576. "could not cleanup lro flows\n");
  577. return rv;
  578. }
  579. /*
  580. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  581. * @returns 0 on success, negative on failure
  582. */
  583. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  584. {
  585. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  586. int rc = 0;
  587. if (mtu > P3_MAX_MTU) {
  588. dev_err(&adapter->netdev->dev, "mtu > %d bytes unsupported\n",
  589. P3_MAX_MTU);
  590. return -EINVAL;
  591. }
  592. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  593. if (!rc)
  594. netdev->mtu = mtu;
  595. return rc;
  596. }
  597. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u8 *mac)
  598. {
  599. u32 crbaddr;
  600. int pci_func = adapter->ahw.pci_func;
  601. crbaddr = CRB_MAC_BLOCK_START +
  602. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  603. qlcnic_fetch_mac(adapter, crbaddr, crbaddr+4, pci_func & 1, mac);
  604. return 0;
  605. }
  606. /*
  607. * Changes the CRB window to the specified window.
  608. */
  609. /* Returns < 0 if off is not valid,
  610. * 1 if window access is needed. 'off' is set to offset from
  611. * CRB space in 128M pci map
  612. * 0 if no window access is needed. 'off' is set to 2M addr
  613. * In: 'off' is offset from base in 128M pci map
  614. */
  615. static int
  616. qlcnic_pci_get_crb_addr_2M(struct qlcnic_adapter *adapter,
  617. ulong off, void __iomem **addr)
  618. {
  619. const struct crb_128M_2M_sub_block_map *m;
  620. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  621. return -EINVAL;
  622. off -= QLCNIC_PCI_CRBSPACE;
  623. /*
  624. * Try direct map
  625. */
  626. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  627. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  628. *addr = adapter->ahw.pci_base0 + m->start_2M +
  629. (off - m->start_128M);
  630. return 0;
  631. }
  632. /*
  633. * Not in direct map, use crb window
  634. */
  635. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  636. return 1;
  637. }
  638. /*
  639. * In: 'off' is offset from CRB space in 128M pci map
  640. * Out: 'off' is 2M pci map addr
  641. * side effect: lock crb window
  642. */
  643. static void
  644. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  645. {
  646. u32 window;
  647. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  648. off -= QLCNIC_PCI_CRBSPACE;
  649. window = CRB_HI(off);
  650. writel(window, addr);
  651. if (readl(addr) != window) {
  652. if (printk_ratelimit())
  653. dev_warn(&adapter->pdev->dev,
  654. "failed to set CRB window to %d off 0x%lx\n",
  655. window, off);
  656. }
  657. }
  658. int
  659. qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off, u32 data)
  660. {
  661. unsigned long flags;
  662. int rv;
  663. void __iomem *addr = NULL;
  664. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  665. if (rv == 0) {
  666. writel(data, addr);
  667. return 0;
  668. }
  669. if (rv > 0) {
  670. /* indirect access */
  671. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  672. crb_win_lock(adapter);
  673. qlcnic_pci_set_crbwindow_2M(adapter, off);
  674. writel(data, addr);
  675. crb_win_unlock(adapter);
  676. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  677. return 0;
  678. }
  679. dev_err(&adapter->pdev->dev,
  680. "%s: invalid offset: 0x%016lx\n", __func__, off);
  681. dump_stack();
  682. return -EIO;
  683. }
  684. u32
  685. qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  686. {
  687. unsigned long flags;
  688. int rv;
  689. u32 data;
  690. void __iomem *addr = NULL;
  691. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  692. if (rv == 0)
  693. return readl(addr);
  694. if (rv > 0) {
  695. /* indirect access */
  696. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  697. crb_win_lock(adapter);
  698. qlcnic_pci_set_crbwindow_2M(adapter, off);
  699. data = readl(addr);
  700. crb_win_unlock(adapter);
  701. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  702. return data;
  703. }
  704. dev_err(&adapter->pdev->dev,
  705. "%s: invalid offset: 0x%016lx\n", __func__, off);
  706. dump_stack();
  707. return -1;
  708. }
  709. void __iomem *
  710. qlcnic_get_ioaddr(struct qlcnic_adapter *adapter, u32 offset)
  711. {
  712. void __iomem *addr = NULL;
  713. WARN_ON(qlcnic_pci_get_crb_addr_2M(adapter, offset, &addr));
  714. return addr;
  715. }
  716. static int
  717. qlcnic_pci_set_window_2M(struct qlcnic_adapter *adapter,
  718. u64 addr, u32 *start)
  719. {
  720. u32 window;
  721. window = OCM_WIN_P3P(addr);
  722. writel(window, adapter->ahw.ocm_win_crb);
  723. /* read back to flush */
  724. readl(adapter->ahw.ocm_win_crb);
  725. *start = QLCNIC_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  726. return 0;
  727. }
  728. static int
  729. qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter, u64 off,
  730. u64 *data, int op)
  731. {
  732. void __iomem *addr;
  733. int ret;
  734. u32 start;
  735. mutex_lock(&adapter->ahw.mem_lock);
  736. ret = qlcnic_pci_set_window_2M(adapter, off, &start);
  737. if (ret != 0)
  738. goto unlock;
  739. addr = adapter->ahw.pci_base0 + start;
  740. if (op == 0) /* read */
  741. *data = readq(addr);
  742. else /* write */
  743. writeq(*data, addr);
  744. unlock:
  745. mutex_unlock(&adapter->ahw.mem_lock);
  746. return ret;
  747. }
  748. void
  749. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  750. {
  751. void __iomem *addr = adapter->ahw.pci_base0 +
  752. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  753. mutex_lock(&adapter->ahw.mem_lock);
  754. *data = readq(addr);
  755. mutex_unlock(&adapter->ahw.mem_lock);
  756. }
  757. void
  758. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  759. {
  760. void __iomem *addr = adapter->ahw.pci_base0 +
  761. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  762. mutex_lock(&adapter->ahw.mem_lock);
  763. writeq(data, addr);
  764. mutex_unlock(&adapter->ahw.mem_lock);
  765. }
  766. #define MAX_CTL_CHECK 1000
  767. int
  768. qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter,
  769. u64 off, u64 data)
  770. {
  771. int i, j, ret;
  772. u32 temp, off8;
  773. void __iomem *mem_crb;
  774. /* Only 64-bit aligned access */
  775. if (off & 7)
  776. return -EIO;
  777. /* P3 onward, test agent base for MIU and SIU is same */
  778. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  779. QLCNIC_ADDR_QDR_NET_MAX)) {
  780. mem_crb = qlcnic_get_ioaddr(adapter,
  781. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  782. goto correct;
  783. }
  784. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  785. mem_crb = qlcnic_get_ioaddr(adapter,
  786. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  787. goto correct;
  788. }
  789. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  790. return qlcnic_pci_mem_access_direct(adapter, off, &data, 1);
  791. return -EIO;
  792. correct:
  793. off8 = off & ~0xf;
  794. mutex_lock(&adapter->ahw.mem_lock);
  795. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  796. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  797. i = 0;
  798. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  799. writel((TA_CTL_START | TA_CTL_ENABLE),
  800. (mem_crb + TEST_AGT_CTRL));
  801. for (j = 0; j < MAX_CTL_CHECK; j++) {
  802. temp = readl(mem_crb + TEST_AGT_CTRL);
  803. if ((temp & TA_CTL_BUSY) == 0)
  804. break;
  805. }
  806. if (j >= MAX_CTL_CHECK) {
  807. ret = -EIO;
  808. goto done;
  809. }
  810. i = (off & 0xf) ? 0 : 2;
  811. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  812. mem_crb + MIU_TEST_AGT_WRDATA(i));
  813. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  814. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  815. i = (off & 0xf) ? 2 : 0;
  816. writel(data & 0xffffffff,
  817. mem_crb + MIU_TEST_AGT_WRDATA(i));
  818. writel((data >> 32) & 0xffffffff,
  819. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  820. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  821. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  822. (mem_crb + TEST_AGT_CTRL));
  823. for (j = 0; j < MAX_CTL_CHECK; j++) {
  824. temp = readl(mem_crb + TEST_AGT_CTRL);
  825. if ((temp & TA_CTL_BUSY) == 0)
  826. break;
  827. }
  828. if (j >= MAX_CTL_CHECK) {
  829. if (printk_ratelimit())
  830. dev_err(&adapter->pdev->dev,
  831. "failed to write through agent\n");
  832. ret = -EIO;
  833. } else
  834. ret = 0;
  835. done:
  836. mutex_unlock(&adapter->ahw.mem_lock);
  837. return ret;
  838. }
  839. int
  840. qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter,
  841. u64 off, u64 *data)
  842. {
  843. int j, ret;
  844. u32 temp, off8;
  845. u64 val;
  846. void __iomem *mem_crb;
  847. /* Only 64-bit aligned access */
  848. if (off & 7)
  849. return -EIO;
  850. /* P3 onward, test agent base for MIU and SIU is same */
  851. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  852. QLCNIC_ADDR_QDR_NET_MAX)) {
  853. mem_crb = qlcnic_get_ioaddr(adapter,
  854. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  855. goto correct;
  856. }
  857. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  858. mem_crb = qlcnic_get_ioaddr(adapter,
  859. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  860. goto correct;
  861. }
  862. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX)) {
  863. return qlcnic_pci_mem_access_direct(adapter,
  864. off, data, 0);
  865. }
  866. return -EIO;
  867. correct:
  868. off8 = off & ~0xf;
  869. mutex_lock(&adapter->ahw.mem_lock);
  870. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  871. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  872. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  873. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  874. for (j = 0; j < MAX_CTL_CHECK; j++) {
  875. temp = readl(mem_crb + TEST_AGT_CTRL);
  876. if ((temp & TA_CTL_BUSY) == 0)
  877. break;
  878. }
  879. if (j >= MAX_CTL_CHECK) {
  880. if (printk_ratelimit())
  881. dev_err(&adapter->pdev->dev,
  882. "failed to read through agent\n");
  883. ret = -EIO;
  884. } else {
  885. off8 = MIU_TEST_AGT_RDDATA_LO;
  886. if (off & 0xf)
  887. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  888. temp = readl(mem_crb + off8 + 4);
  889. val = (u64)temp << 32;
  890. val |= readl(mem_crb + off8);
  891. *data = val;
  892. ret = 0;
  893. }
  894. mutex_unlock(&adapter->ahw.mem_lock);
  895. return ret;
  896. }
  897. int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  898. {
  899. int offset, board_type, magic;
  900. struct pci_dev *pdev = adapter->pdev;
  901. offset = QLCNIC_FW_MAGIC_OFFSET;
  902. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  903. return -EIO;
  904. if (magic != QLCNIC_BDINFO_MAGIC) {
  905. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  906. magic);
  907. return -EIO;
  908. }
  909. offset = QLCNIC_BRDTYPE_OFFSET;
  910. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  911. return -EIO;
  912. adapter->ahw.board_type = board_type;
  913. if (board_type == QLCNIC_BRDTYPE_P3_4_GB_MM) {
  914. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  915. if ((gpio & 0x8000) == 0)
  916. board_type = QLCNIC_BRDTYPE_P3_10G_TP;
  917. }
  918. switch (board_type) {
  919. case QLCNIC_BRDTYPE_P3_HMEZ:
  920. case QLCNIC_BRDTYPE_P3_XG_LOM:
  921. case QLCNIC_BRDTYPE_P3_10G_CX4:
  922. case QLCNIC_BRDTYPE_P3_10G_CX4_LP:
  923. case QLCNIC_BRDTYPE_P3_IMEZ:
  924. case QLCNIC_BRDTYPE_P3_10G_SFP_PLUS:
  925. case QLCNIC_BRDTYPE_P3_10G_SFP_CT:
  926. case QLCNIC_BRDTYPE_P3_10G_SFP_QT:
  927. case QLCNIC_BRDTYPE_P3_10G_XFP:
  928. case QLCNIC_BRDTYPE_P3_10000_BASE_T:
  929. adapter->ahw.port_type = QLCNIC_XGBE;
  930. break;
  931. case QLCNIC_BRDTYPE_P3_REF_QG:
  932. case QLCNIC_BRDTYPE_P3_4_GB:
  933. case QLCNIC_BRDTYPE_P3_4_GB_MM:
  934. adapter->ahw.port_type = QLCNIC_GBE;
  935. break;
  936. case QLCNIC_BRDTYPE_P3_10G_TP:
  937. adapter->ahw.port_type = (adapter->portnum < 2) ?
  938. QLCNIC_XGBE : QLCNIC_GBE;
  939. break;
  940. default:
  941. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  942. adapter->ahw.port_type = QLCNIC_XGBE;
  943. break;
  944. }
  945. return 0;
  946. }
  947. int
  948. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  949. {
  950. u32 wol_cfg;
  951. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  952. if (wol_cfg & (1UL << adapter->portnum)) {
  953. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  954. if (wol_cfg & (1 << adapter->portnum))
  955. return 1;
  956. }
  957. return 0;
  958. }
  959. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  960. {
  961. struct qlcnic_nic_req req;
  962. int rv;
  963. u64 word;
  964. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  965. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  966. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  967. req.req_hdr = cpu_to_le64(word);
  968. req.words[0] = cpu_to_le64((u64)rate << 32);
  969. req.words[1] = cpu_to_le64(state);
  970. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  971. if (rv)
  972. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  973. return rv;
  974. }
  975. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u32 flag)
  976. {
  977. struct qlcnic_nic_req req;
  978. int rv;
  979. u64 word;
  980. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  981. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  982. word = QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  983. ((u64)adapter->portnum << 16);
  984. req.req_hdr = cpu_to_le64(word);
  985. req.words[0] = cpu_to_le64(flag);
  986. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  987. if (rv)
  988. dev_err(&adapter->pdev->dev,
  989. "%sting loopback mode failed.\n",
  990. flag ? "Set" : "Reset");
  991. return rv;
  992. }
  993. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter)
  994. {
  995. if (qlcnic_set_fw_loopback(adapter, 1))
  996. return -EIO;
  997. if (qlcnic_nic_set_promisc(adapter,
  998. VPORT_MISS_MODE_ACCEPT_ALL)) {
  999. qlcnic_set_fw_loopback(adapter, 0);
  1000. return -EIO;
  1001. }
  1002. msleep(1000);
  1003. return 0;
  1004. }
  1005. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter)
  1006. {
  1007. int mode = VPORT_MISS_MODE_DROP;
  1008. struct net_device *netdev = adapter->netdev;
  1009. qlcnic_set_fw_loopback(adapter, 0);
  1010. if (netdev->flags & IFF_PROMISC)
  1011. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1012. else if (netdev->flags & IFF_ALLMULTI)
  1013. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1014. qlcnic_nic_set_promisc(adapter, mode);
  1015. }