phy_a.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11a PHY driver
  4. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  5. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  6. Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
  7. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  8. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  9. This program is free software; you can redistribute it and/or modify
  10. it under the terms of the GNU General Public License as published by
  11. the Free Software Foundation; either version 2 of the License, or
  12. (at your option) any later version.
  13. This program is distributed in the hope that it will be useful,
  14. but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. GNU General Public License for more details.
  17. You should have received a copy of the GNU General Public License
  18. along with this program; see the file COPYING. If not, write to
  19. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  20. Boston, MA 02110-1301, USA.
  21. */
  22. #include "b43.h"
  23. #include "phy_a.h"
  24. #include "phy_common.h"
  25. #include "wa.h"
  26. #include "tables.h"
  27. #include "main.h"
  28. /* Get the freq, as it has to be written to the device. */
  29. static inline u16 channel2freq_a(u8 channel)
  30. {
  31. B43_WARN_ON(channel > 200);
  32. return (5000 + 5 * channel);
  33. }
  34. static inline u16 freq_r3A_value(u16 frequency)
  35. {
  36. u16 value;
  37. if (frequency < 5091)
  38. value = 0x0040;
  39. else if (frequency < 5321)
  40. value = 0x0000;
  41. else if (frequency < 5806)
  42. value = 0x0080;
  43. else
  44. value = 0x0040;
  45. return value;
  46. }
  47. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  48. {
  49. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  50. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  51. u16 tmp = b43_radio_read16(dev, 0x001E);
  52. int i, j;
  53. for (i = 0; i < 5; i++) {
  54. for (j = 0; j < 5; j++) {
  55. if (tmp == (data_high[i] << 4 | data_low[j])) {
  56. b43_phy_write(dev, 0x0069,
  57. (i - j) << 8 | 0x00C0);
  58. return;
  59. }
  60. }
  61. }
  62. }
  63. static void aphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  64. {
  65. u16 freq, r8, tmp;
  66. freq = channel2freq_a(channel);
  67. r8 = b43_radio_read16(dev, 0x0008);
  68. b43_write16(dev, 0x03F0, freq);
  69. b43_radio_write16(dev, 0x0008, r8);
  70. //TODO: write max channel TX power? to Radio 0x2D
  71. tmp = b43_radio_read16(dev, 0x002E);
  72. tmp &= 0x0080;
  73. //TODO: OR tmp with the Power out estimation for this channel?
  74. b43_radio_write16(dev, 0x002E, tmp);
  75. if (freq >= 4920 && freq <= 5500) {
  76. /*
  77. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  78. * = (freq * 0.025862069
  79. */
  80. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  81. }
  82. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  83. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  84. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  85. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  86. & 0x000F) | (r8 << 4));
  87. b43_radio_write16(dev, 0x002A, (r8 << 4));
  88. b43_radio_write16(dev, 0x002B, (r8 << 4));
  89. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  90. & 0x00F0) | (r8 << 4));
  91. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  92. & 0xFF0F) | 0x00B0);
  93. b43_radio_write16(dev, 0x0035, 0x00AA);
  94. b43_radio_write16(dev, 0x0036, 0x0085);
  95. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  96. & 0xFF20) |
  97. freq_r3A_value(freq));
  98. b43_radio_write16(dev, 0x003D,
  99. b43_radio_read16(dev, 0x003D) & 0x00FF);
  100. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  101. & 0xFF7F) | 0x0080);
  102. b43_radio_write16(dev, 0x0035,
  103. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  104. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  105. & 0xFFEF) | 0x0010);
  106. b43_radio_set_tx_iq(dev);
  107. //TODO: TSSI2dbm workaround
  108. //FIXME b43_phy_xmitpower(dev);
  109. }
  110. void b43_radio_init2060(struct b43_wldev *dev)
  111. {
  112. b43_radio_write16(dev, 0x0004, 0x00C0);
  113. b43_radio_write16(dev, 0x0005, 0x0008);
  114. b43_radio_write16(dev, 0x0009, 0x0040);
  115. b43_radio_write16(dev, 0x0005, 0x00AA);
  116. b43_radio_write16(dev, 0x0032, 0x008F);
  117. b43_radio_write16(dev, 0x0006, 0x008F);
  118. b43_radio_write16(dev, 0x0034, 0x008F);
  119. b43_radio_write16(dev, 0x002C, 0x0007);
  120. b43_radio_write16(dev, 0x0082, 0x0080);
  121. b43_radio_write16(dev, 0x0080, 0x0000);
  122. b43_radio_write16(dev, 0x003F, 0x00DA);
  123. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  124. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  125. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  126. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  127. msleep(1); /* delay 400usec */
  128. b43_radio_write16(dev, 0x0081,
  129. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  130. msleep(1); /* delay 400usec */
  131. b43_radio_write16(dev, 0x0005,
  132. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  133. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  134. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  135. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  136. b43_radio_write16(dev, 0x0081,
  137. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  138. b43_radio_write16(dev, 0x0005,
  139. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  140. b43_phy_write(dev, 0x0063, 0xDDC6);
  141. b43_phy_write(dev, 0x0069, 0x07BE);
  142. b43_phy_write(dev, 0x006A, 0x0000);
  143. aphy_channel_switch(dev, dev->phy.ops->get_default_chan(dev));
  144. msleep(1);
  145. }
  146. static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
  147. {
  148. int i;
  149. if (dev->phy.rev < 3) {
  150. if (enable)
  151. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  152. b43_ofdmtab_write16(dev,
  153. B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
  154. b43_ofdmtab_write16(dev,
  155. B43_OFDMTAB_WRSSI, i, 0xFFF8);
  156. }
  157. else
  158. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  159. b43_ofdmtab_write16(dev,
  160. B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
  161. b43_ofdmtab_write16(dev,
  162. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
  163. }
  164. } else {
  165. if (enable)
  166. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
  167. b43_ofdmtab_write16(dev,
  168. B43_OFDMTAB_WRSSI, i, 0x0820);
  169. else
  170. for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
  171. b43_ofdmtab_write16(dev,
  172. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
  173. }
  174. }
  175. static void b43_phy_ww(struct b43_wldev *dev)
  176. {
  177. u16 b, curr_s, best_s = 0xFFFF;
  178. int i;
  179. b43_phy_write(dev, B43_PHY_CRS0,
  180. b43_phy_read(dev, B43_PHY_CRS0) & ~B43_PHY_CRS0_EN);
  181. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  182. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) | 0x1000);
  183. b43_phy_write(dev, B43_PHY_OFDM(0x82),
  184. (b43_phy_read(dev, B43_PHY_OFDM(0x82)) & 0xF0FF) | 0x0300);
  185. b43_radio_write16(dev, 0x0009,
  186. b43_radio_read16(dev, 0x0009) | 0x0080);
  187. b43_radio_write16(dev, 0x0012,
  188. (b43_radio_read16(dev, 0x0012) & 0xFFFC) | 0x0002);
  189. b43_wa_initgains(dev);
  190. b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
  191. b = b43_phy_read(dev, B43_PHY_PWRDOWN);
  192. b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
  193. b43_radio_write16(dev, 0x0004,
  194. b43_radio_read16(dev, 0x0004) | 0x0004);
  195. for (i = 0x10; i <= 0x20; i++) {
  196. b43_radio_write16(dev, 0x0013, i);
  197. curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
  198. if (!curr_s) {
  199. best_s = 0x0000;
  200. break;
  201. } else if (curr_s >= 0x0080)
  202. curr_s = 0x0100 - curr_s;
  203. if (curr_s < best_s)
  204. best_s = curr_s;
  205. }
  206. b43_phy_write(dev, B43_PHY_PWRDOWN, b);
  207. b43_radio_write16(dev, 0x0004,
  208. b43_radio_read16(dev, 0x0004) & 0xFFFB);
  209. b43_radio_write16(dev, 0x0013, best_s);
  210. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
  211. b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
  212. b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
  213. b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
  214. b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
  215. b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
  216. b43_phy_write(dev, B43_PHY_OFDM(0xBB),
  217. (b43_phy_read(dev, B43_PHY_OFDM(0xBB)) & 0xF000) | 0x0053);
  218. b43_phy_write(dev, B43_PHY_OFDM61,
  219. (b43_phy_read(dev, B43_PHY_OFDM61) & 0xFE1F) | 0x0120);
  220. b43_phy_write(dev, B43_PHY_OFDM(0x13),
  221. (b43_phy_read(dev, B43_PHY_OFDM(0x13)) & 0x0FFF) | 0x3000);
  222. b43_phy_write(dev, B43_PHY_OFDM(0x14),
  223. (b43_phy_read(dev, B43_PHY_OFDM(0x14)) & 0x0FFF) | 0x3000);
  224. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
  225. for (i = 0; i < 6; i++)
  226. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
  227. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
  228. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
  229. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
  230. b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
  231. b43_phy_write(dev, B43_PHY_CRS0,
  232. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  233. }
  234. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  235. {
  236. //TODO
  237. }
  238. void b43_phy_inita(struct b43_wldev *dev)
  239. {
  240. struct ssb_bus *bus = dev->dev->bus;
  241. struct b43_phy *phy = &dev->phy;
  242. /* This lowlevel A-PHY init is also called from G-PHY init.
  243. * So we must not access phy->a, if called from G-PHY code.
  244. */
  245. B43_WARN_ON((phy->type != B43_PHYTYPE_A) &&
  246. (phy->type != B43_PHYTYPE_G));
  247. might_sleep();
  248. if (phy->rev >= 6) {
  249. if (phy->type == B43_PHYTYPE_A)
  250. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  251. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) & ~0x1000);
  252. if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
  253. b43_phy_write(dev, B43_PHY_ENCORE,
  254. b43_phy_read(dev, B43_PHY_ENCORE) | 0x0010);
  255. else
  256. b43_phy_write(dev, B43_PHY_ENCORE,
  257. b43_phy_read(dev, B43_PHY_ENCORE) & ~0x1010);
  258. }
  259. b43_wa_all(dev);
  260. if (phy->type == B43_PHYTYPE_A) {
  261. if (phy->gmode && (phy->rev < 3))
  262. b43_phy_write(dev, 0x0034,
  263. b43_phy_read(dev, 0x0034) | 0x0001);
  264. b43_phy_rssiagc(dev, 0);
  265. b43_phy_write(dev, B43_PHY_CRS0,
  266. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  267. b43_radio_init2060(dev);
  268. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  269. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  270. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  271. ; //TODO: A PHY LO
  272. }
  273. if (phy->rev >= 3)
  274. b43_phy_ww(dev);
  275. hardware_pctl_init_aphy(dev);
  276. //TODO: radar detection
  277. }
  278. if ((phy->type == B43_PHYTYPE_G) &&
  279. (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)) {
  280. b43_phy_write(dev, B43_PHY_OFDM(0x6E),
  281. (b43_phy_read(dev, B43_PHY_OFDM(0x6E))
  282. & 0xE000) | 0x3CF);
  283. }
  284. }
  285. static int b43_aphy_op_allocate(struct b43_wldev *dev)
  286. {
  287. struct b43_phy_a *aphy;
  288. aphy = kzalloc(sizeof(*aphy), GFP_KERNEL);
  289. if (!aphy)
  290. return -ENOMEM;
  291. dev->phy.a = aphy;
  292. //TODO init struct b43_phy_a
  293. return 0;
  294. }
  295. static int b43_aphy_op_init(struct b43_wldev *dev)
  296. {
  297. struct b43_phy_a *aphy = dev->phy.a;
  298. b43_phy_inita(dev);
  299. aphy->initialised = 1;
  300. return 0;
  301. }
  302. static void b43_aphy_op_exit(struct b43_wldev *dev)
  303. {
  304. struct b43_phy_a *aphy = dev->phy.a;
  305. if (aphy->initialised) {
  306. //TODO
  307. aphy->initialised = 0;
  308. }
  309. //TODO
  310. kfree(aphy);
  311. dev->phy.a = NULL;
  312. }
  313. static inline u16 adjust_phyreg(struct b43_wldev *dev, u16 offset)
  314. {
  315. /* OFDM registers are base-registers for the A-PHY. */
  316. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  317. offset &= ~B43_PHYROUTE;
  318. offset |= B43_PHYROUTE_BASE;
  319. }
  320. #if B43_DEBUG
  321. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  322. /* Ext-G registers are only available on G-PHYs */
  323. b43err(dev->wl, "Invalid EXT-G PHY access at "
  324. "0x%04X on A-PHY\n", offset);
  325. dump_stack();
  326. }
  327. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_N_BMODE) {
  328. /* N-BMODE registers are only available on N-PHYs */
  329. b43err(dev->wl, "Invalid N-BMODE PHY access at "
  330. "0x%04X on A-PHY\n", offset);
  331. dump_stack();
  332. }
  333. #endif /* B43_DEBUG */
  334. return offset;
  335. }
  336. static u16 b43_aphy_op_read(struct b43_wldev *dev, u16 reg)
  337. {
  338. reg = adjust_phyreg(dev, reg);
  339. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  340. return b43_read16(dev, B43_MMIO_PHY_DATA);
  341. }
  342. static void b43_aphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  343. {
  344. reg = adjust_phyreg(dev, reg);
  345. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  346. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  347. }
  348. static u16 b43_aphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  349. {
  350. /* Register 1 is a 32-bit register. */
  351. B43_WARN_ON(reg == 1);
  352. /* A-PHY needs 0x40 for read access */
  353. reg |= 0x40;
  354. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  355. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  356. }
  357. static void b43_aphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  358. {
  359. /* Register 1 is a 32-bit register. */
  360. B43_WARN_ON(reg == 1);
  361. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  362. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  363. }
  364. static bool b43_aphy_op_supports_hwpctl(struct b43_wldev *dev)
  365. {
  366. return (dev->phy.rev >= 5);
  367. }
  368. static void b43_aphy_op_software_rfkill(struct b43_wldev *dev,
  369. enum rfkill_state state)
  370. {//TODO
  371. }
  372. static int b43_aphy_op_switch_channel(struct b43_wldev *dev,
  373. unsigned int new_channel)
  374. {
  375. if (new_channel > 200)
  376. return -EINVAL;
  377. aphy_channel_switch(dev, new_channel);
  378. return 0;
  379. }
  380. static unsigned int b43_aphy_op_get_default_chan(struct b43_wldev *dev)
  381. {
  382. return 36; /* Default to channel 36 */
  383. }
  384. static void b43_aphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
  385. {//TODO
  386. struct b43_phy *phy = &dev->phy;
  387. u64 hf;
  388. u16 tmp;
  389. int autodiv = 0;
  390. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  391. autodiv = 1;
  392. hf = b43_hf_read(dev);
  393. hf &= ~B43_HF_ANTDIVHELP;
  394. b43_hf_write(dev, hf);
  395. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  396. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  397. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  398. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  399. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  400. if (autodiv) {
  401. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  402. if (antenna == B43_ANTENNA_AUTO0)
  403. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  404. else
  405. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  406. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  407. }
  408. if (phy->rev < 3) {
  409. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  410. tmp = (tmp & 0xFF00) | 0x24;
  411. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  412. } else {
  413. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  414. tmp |= 0x10;
  415. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  416. if (phy->analog == 3) {
  417. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  418. 0x1D);
  419. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  420. 8);
  421. } else {
  422. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  423. 0x3A);
  424. tmp =
  425. b43_phy_read(dev,
  426. B43_PHY_ADIVRELATED);
  427. tmp = (tmp & 0xFF00) | 8;
  428. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  429. tmp);
  430. }
  431. }
  432. hf |= B43_HF_ANTDIVHELP;
  433. b43_hf_write(dev, hf);
  434. }
  435. static void b43_aphy_op_xmitpower(struct b43_wldev *dev)
  436. {//TODO
  437. }
  438. static void b43_aphy_op_pwork_15sec(struct b43_wldev *dev)
  439. {//TODO
  440. }
  441. static void b43_aphy_op_pwork_60sec(struct b43_wldev *dev)
  442. {//TODO
  443. }
  444. const struct b43_phy_operations b43_phyops_a = {
  445. .allocate = b43_aphy_op_allocate,
  446. .init = b43_aphy_op_init,
  447. .exit = b43_aphy_op_exit,
  448. .phy_read = b43_aphy_op_read,
  449. .phy_write = b43_aphy_op_write,
  450. .radio_read = b43_aphy_op_radio_read,
  451. .radio_write = b43_aphy_op_radio_write,
  452. .supports_hwpctl = b43_aphy_op_supports_hwpctl,
  453. .software_rfkill = b43_aphy_op_software_rfkill,
  454. .switch_channel = b43_aphy_op_switch_channel,
  455. .get_default_chan = b43_aphy_op_get_default_chan,
  456. .set_rx_antenna = b43_aphy_op_set_rx_antenna,
  457. .xmitpower = b43_aphy_op_xmitpower,
  458. .pwork_15sec = b43_aphy_op_pwork_15sec,
  459. .pwork_60sec = b43_aphy_op_pwork_60sec,
  460. };