nphy.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "nphy.h"
  22. #include "tables_nphy.h"
  23. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  24. {//TODO
  25. }
  26. void b43_nphy_xmitpower(struct b43_wldev *dev)
  27. {//TODO
  28. }
  29. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  30. const struct b43_nphy_channeltab_entry *e)
  31. {
  32. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  33. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  34. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  35. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  36. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  37. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  38. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  39. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  40. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  41. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  42. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  43. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  44. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  45. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  46. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  47. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  48. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  49. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  50. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  51. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  52. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  53. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  54. }
  55. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  56. const struct b43_nphy_channeltab_entry *e)
  57. {
  58. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  59. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  60. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  61. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  62. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  63. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  64. }
  65. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  66. {
  67. //TODO
  68. }
  69. /* Tune the hardware to a new channel. */
  70. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  71. {
  72. const struct b43_nphy_channeltab_entry *tabent;
  73. tabent = b43_nphy_get_chantabent(dev, channel);
  74. if (!tabent)
  75. return -ESRCH;
  76. //FIXME enable/disable band select upper20 in RXCTL
  77. if (0 /*FIXME 5Ghz*/)
  78. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  79. else
  80. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  81. b43_chantab_radio_upload(dev, tabent);
  82. udelay(50);
  83. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  84. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  85. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  86. udelay(300);
  87. if (0 /*FIXME 5Ghz*/)
  88. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  89. else
  90. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  91. b43_chantab_phy_upload(dev, tabent);
  92. b43_nphy_tx_power_fix(dev);
  93. return 0;
  94. }
  95. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  96. {
  97. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  98. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  99. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  100. B43_NPHY_RFCTL_CMD_CHIP0PU |
  101. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  102. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  103. B43_NPHY_RFCTL_CMD_PORFORCE);
  104. }
  105. static void b43_radio_init2055_post(struct b43_wldev *dev)
  106. {
  107. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  108. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  109. int i;
  110. u16 val;
  111. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  112. msleep(1);
  113. if ((sprom->revision != 4) || !(sprom->boardflags_hi & 0x0002)) {
  114. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  115. (binfo->type != 0x46D) ||
  116. (binfo->rev < 0x41)) {
  117. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  118. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  119. msleep(1);
  120. }
  121. }
  122. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  123. msleep(1);
  124. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  125. msleep(1);
  126. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  127. msleep(1);
  128. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  129. msleep(1);
  130. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  131. msleep(1);
  132. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  133. msleep(1);
  134. for (i = 0; i < 100; i++) {
  135. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  136. if (val & 0x80)
  137. break;
  138. udelay(10);
  139. }
  140. msleep(1);
  141. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  142. msleep(1);
  143. nphy_channel_switch(dev, dev->phy.channel);
  144. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  145. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  146. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  147. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  148. }
  149. /* Initialize a Broadcom 2055 N-radio */
  150. static void b43_radio_init2055(struct b43_wldev *dev)
  151. {
  152. b43_radio_init2055_pre(dev);
  153. if (b43_status(dev) < B43_STAT_INITIALIZED)
  154. b2055_upload_inittab(dev, 0, 1);
  155. else
  156. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  157. b43_radio_init2055_post(dev);
  158. }
  159. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  160. {
  161. b43_radio_init2055(dev);
  162. }
  163. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  164. {
  165. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  166. ~B43_NPHY_RFCTL_CMD_EN);
  167. }
  168. #define ntab_upload(dev, offset, data) do { \
  169. unsigned int i; \
  170. for (i = 0; i < (offset##_SIZE); i++) \
  171. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  172. } while (0)
  173. /* Upload the N-PHY tables. */
  174. static void b43_nphy_tables_init(struct b43_wldev *dev)
  175. {
  176. /* Static tables */
  177. ntab_upload(dev, B43_NTAB_FRAMESTRUCT, b43_ntab_framestruct);
  178. ntab_upload(dev, B43_NTAB_FRAMELT, b43_ntab_framelookup);
  179. ntab_upload(dev, B43_NTAB_TMAP, b43_ntab_tmap);
  180. ntab_upload(dev, B43_NTAB_TDTRN, b43_ntab_tdtrn);
  181. ntab_upload(dev, B43_NTAB_INTLEVEL, b43_ntab_intlevel);
  182. ntab_upload(dev, B43_NTAB_PILOT, b43_ntab_pilot);
  183. ntab_upload(dev, B43_NTAB_PILOTLT, b43_ntab_pilotlt);
  184. ntab_upload(dev, B43_NTAB_TDI20A0, b43_ntab_tdi20a0);
  185. ntab_upload(dev, B43_NTAB_TDI20A1, b43_ntab_tdi20a1);
  186. ntab_upload(dev, B43_NTAB_TDI40A0, b43_ntab_tdi40a0);
  187. ntab_upload(dev, B43_NTAB_TDI40A1, b43_ntab_tdi40a1);
  188. ntab_upload(dev, B43_NTAB_BDI, b43_ntab_bdi);
  189. ntab_upload(dev, B43_NTAB_CHANEST, b43_ntab_channelest);
  190. ntab_upload(dev, B43_NTAB_MCS, b43_ntab_mcs);
  191. /* Volatile tables */
  192. ntab_upload(dev, B43_NTAB_NOISEVAR10, b43_ntab_noisevar10);
  193. ntab_upload(dev, B43_NTAB_NOISEVAR11, b43_ntab_noisevar11);
  194. ntab_upload(dev, B43_NTAB_C0_ESTPLT, b43_ntab_estimatepowerlt0);
  195. ntab_upload(dev, B43_NTAB_C1_ESTPLT, b43_ntab_estimatepowerlt1);
  196. ntab_upload(dev, B43_NTAB_C0_ADJPLT, b43_ntab_adjustpower0);
  197. ntab_upload(dev, B43_NTAB_C1_ADJPLT, b43_ntab_adjustpower1);
  198. ntab_upload(dev, B43_NTAB_C0_GAINCTL, b43_ntab_gainctl0);
  199. ntab_upload(dev, B43_NTAB_C1_GAINCTL, b43_ntab_gainctl1);
  200. ntab_upload(dev, B43_NTAB_C0_IQLT, b43_ntab_iqlt0);
  201. ntab_upload(dev, B43_NTAB_C1_IQLT, b43_ntab_iqlt1);
  202. ntab_upload(dev, B43_NTAB_C0_LOFEEDTH, b43_ntab_loftlt0);
  203. ntab_upload(dev, B43_NTAB_C1_LOFEEDTH, b43_ntab_loftlt1);
  204. }
  205. static void b43_nphy_workarounds(struct b43_wldev *dev)
  206. {
  207. struct b43_phy *phy = &dev->phy;
  208. unsigned int i;
  209. b43_phy_set(dev, B43_NPHY_IQFLIP,
  210. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  211. if (1 /* FIXME band is 2.4GHz */) {
  212. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  213. B43_NPHY_CLASSCTL_CCKEN);
  214. } else {
  215. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  216. ~B43_NPHY_CLASSCTL_CCKEN);
  217. }
  218. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  219. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  220. /* Fixup some tables */
  221. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  222. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  223. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  224. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  225. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  226. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  227. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  228. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  231. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  232. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  233. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  234. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  235. //TODO set RF sequence
  236. /* Set narrowband clip threshold */
  237. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  238. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  239. /* Set wideband clip 2 threshold */
  240. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  241. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  242. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  243. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  244. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  245. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  246. /* Set Clip 2 detect */
  247. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  248. B43_NPHY_C1_CGAINI_CL2DETECT);
  249. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  250. B43_NPHY_C2_CGAINI_CL2DETECT);
  251. if (0 /*FIXME*/) {
  252. /* Set dwell lengths */
  253. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  254. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  255. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  256. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  257. /* Set gain backoff */
  258. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  259. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  260. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  261. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  262. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  263. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  264. /* Set HPVGA2 index */
  265. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  266. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  267. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  268. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  269. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  270. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  271. //FIXME verify that the specs really mean to use autoinc here.
  272. for (i = 0; i < 3; i++)
  273. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  274. }
  275. /* Set minimum gain value */
  276. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  277. ~B43_NPHY_C1_MINGAIN,
  278. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  279. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  280. ~B43_NPHY_C2_MINGAIN,
  281. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  282. if (phy->rev < 2) {
  283. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  284. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  285. }
  286. /* Set phase track alpha and beta */
  287. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  288. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  289. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  290. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  291. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  292. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  293. }
  294. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  295. {
  296. u16 bbcfg;
  297. ssb_write32(dev->dev, SSB_TMSLOW,
  298. ssb_read32(dev->dev, SSB_TMSLOW) | SSB_TMSLOW_FGC);
  299. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  300. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTCCA);
  301. b43_phy_write(dev, B43_NPHY_BBCFG,
  302. bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  303. ssb_write32(dev->dev, SSB_TMSLOW,
  304. ssb_read32(dev->dev, SSB_TMSLOW) & ~SSB_TMSLOW_FGC);
  305. }
  306. enum b43_nphy_rf_sequence {
  307. B43_RFSEQ_RX2TX,
  308. B43_RFSEQ_TX2RX,
  309. B43_RFSEQ_RESET2RX,
  310. B43_RFSEQ_UPDATE_GAINH,
  311. B43_RFSEQ_UPDATE_GAINL,
  312. B43_RFSEQ_UPDATE_GAINU,
  313. };
  314. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  315. enum b43_nphy_rf_sequence seq)
  316. {
  317. static const u16 trigger[] = {
  318. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  319. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  320. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  321. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  322. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  323. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  324. };
  325. int i;
  326. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  327. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  328. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  329. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  330. for (i = 0; i < 200; i++) {
  331. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  332. goto ok;
  333. msleep(1);
  334. }
  335. b43err(dev->wl, "RF sequence status timeout\n");
  336. ok:
  337. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  338. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  339. }
  340. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  341. {
  342. unsigned int i;
  343. u16 val;
  344. val = 0x1E1F;
  345. for (i = 0; i < 14; i++) {
  346. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  347. val -= 0x202;
  348. }
  349. val = 0x3E3F;
  350. for (i = 0; i < 16; i++) {
  351. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  352. val -= 0x202;
  353. }
  354. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  355. }
  356. /* RSSI Calibration */
  357. static void b43_nphy_rssi_cal(struct b43_wldev *dev, u8 type)
  358. {
  359. //TODO
  360. }
  361. int b43_phy_initn(struct b43_wldev *dev)
  362. {
  363. struct b43_phy *phy = &dev->phy;
  364. u16 tmp;
  365. //TODO: Spectral management
  366. b43_nphy_tables_init(dev);
  367. /* Clear all overrides */
  368. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  369. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  370. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  371. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  372. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  373. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  374. ~(B43_NPHY_RFSEQMODE_CAOVER |
  375. B43_NPHY_RFSEQMODE_TROVER));
  376. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  377. tmp = (phy->rev < 2) ? 64 : 59;
  378. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  379. ~B43_NPHY_BPHY_CTL3_SCALE,
  380. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  381. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  382. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  383. b43_phy_write(dev, B43_NPHY_TXREALFD, 184);
  384. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 200);
  385. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 80);
  386. b43_phy_write(dev, B43_NPHY_C2_BCLIPBKOFF, 511);
  387. //TODO MIMO-Config
  388. //TODO Update TX/RX chain
  389. if (phy->rev < 2) {
  390. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  391. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  392. }
  393. b43_nphy_workarounds(dev);
  394. b43_nphy_reset_cca(dev);
  395. ssb_write32(dev->dev, SSB_TMSLOW,
  396. ssb_read32(dev->dev, SSB_TMSLOW) | B43_TMSLOW_MACPHYCLKEN);
  397. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  398. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  399. b43_phy_read(dev, B43_NPHY_CLASSCTL); /* dummy read */
  400. //TODO read core1/2 clip1 thres regs
  401. if (1 /* FIXME Band is 2.4GHz */)
  402. b43_nphy_bphy_init(dev);
  403. //TODO disable TX power control
  404. //TODO Fix the TX power settings
  405. //TODO Init periodic calibration with reason 3
  406. b43_nphy_rssi_cal(dev, 2);
  407. b43_nphy_rssi_cal(dev, 0);
  408. b43_nphy_rssi_cal(dev, 1);
  409. //TODO get TX gain
  410. //TODO init superswitch
  411. //TODO calibrate LO
  412. //TODO idle TSSI TX pctl
  413. //TODO TX power control power setup
  414. //TODO table writes
  415. //TODO TX power control coefficients
  416. //TODO enable TX power control
  417. //TODO control antenna selection
  418. //TODO init radar detection
  419. //TODO reset channel if changed
  420. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  421. return 0;
  422. }
  423. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  424. {
  425. struct b43_phy_n *nphy;
  426. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  427. if (!nphy)
  428. return -ENOMEM;
  429. dev->phy.n = nphy;
  430. //TODO init struct b43_phy_n
  431. return 0;
  432. }
  433. static int b43_nphy_op_init(struct b43_wldev *dev)
  434. {
  435. struct b43_phy_n *nphy = dev->phy.n;
  436. int err;
  437. err = b43_phy_initn(dev);
  438. if (err)
  439. return err;
  440. nphy->initialised = 1;
  441. return 0;
  442. }
  443. static void b43_nphy_op_exit(struct b43_wldev *dev)
  444. {
  445. struct b43_phy_n *nphy = dev->phy.n;
  446. if (nphy->initialised) {
  447. //TODO
  448. nphy->initialised = 0;
  449. }
  450. //TODO
  451. kfree(nphy);
  452. dev->phy.n = NULL;
  453. }
  454. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  455. {
  456. #if B43_DEBUG
  457. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  458. /* OFDM registers are onnly available on A/G-PHYs */
  459. b43err(dev->wl, "Invalid OFDM PHY access at "
  460. "0x%04X on N-PHY\n", offset);
  461. dump_stack();
  462. }
  463. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  464. /* Ext-G registers are only available on G-PHYs */
  465. b43err(dev->wl, "Invalid EXT-G PHY access at "
  466. "0x%04X on N-PHY\n", offset);
  467. dump_stack();
  468. }
  469. #endif /* B43_DEBUG */
  470. }
  471. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  472. {
  473. check_phyreg(dev, reg);
  474. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  475. return b43_read16(dev, B43_MMIO_PHY_DATA);
  476. }
  477. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  478. {
  479. check_phyreg(dev, reg);
  480. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  481. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  482. }
  483. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  484. {
  485. /* Register 1 is a 32-bit register. */
  486. B43_WARN_ON(reg == 1);
  487. /* N-PHY needs 0x100 for read access */
  488. reg |= 0x100;
  489. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  490. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  491. }
  492. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  493. {
  494. /* Register 1 is a 32-bit register. */
  495. B43_WARN_ON(reg == 1);
  496. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  497. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  498. }
  499. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  500. enum rfkill_state state)
  501. {//TODO
  502. }
  503. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  504. unsigned int new_channel)
  505. {
  506. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  507. if ((new_channel < 1) || (new_channel > 14))
  508. return -EINVAL;
  509. } else {
  510. if (new_channel > 200)
  511. return -EINVAL;
  512. }
  513. return nphy_channel_switch(dev, new_channel);
  514. }
  515. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  516. {
  517. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  518. return 1;
  519. return 36;
  520. }
  521. static void b43_nphy_op_xmitpower(struct b43_wldev *dev)
  522. {//TODO
  523. }
  524. const struct b43_phy_operations b43_phyops_n = {
  525. .allocate = b43_nphy_op_allocate,
  526. .init = b43_nphy_op_init,
  527. .exit = b43_nphy_op_exit,
  528. .phy_read = b43_nphy_op_read,
  529. .phy_write = b43_nphy_op_write,
  530. .radio_read = b43_nphy_op_radio_read,
  531. .radio_write = b43_nphy_op_radio_write,
  532. .software_rfkill = b43_nphy_op_software_rfkill,
  533. .switch_channel = b43_nphy_op_switch_channel,
  534. .get_default_chan = b43_nphy_op_get_default_chan,
  535. .xmitpower = b43_nphy_op_xmitpower,
  536. };