spear3xx_clock.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641
  1. /*
  2. * SPEAr3xx machines clock framework source file
  3. *
  4. * Copyright (C) 2012 ST Microelectronics
  5. * Viresh Kumar <viresh.linux@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/spinlock_types.h>
  17. #include <mach/misc_regs.h>
  18. #include "clk.h"
  19. static DEFINE_SPINLOCK(_lock);
  20. #define PLL1_CTR (MISC_BASE + 0x008)
  21. #define PLL1_FRQ (MISC_BASE + 0x00C)
  22. #define PLL2_CTR (MISC_BASE + 0x014)
  23. #define PLL2_FRQ (MISC_BASE + 0x018)
  24. #define PLL_CLK_CFG (MISC_BASE + 0x020)
  25. /* PLL_CLK_CFG register masks */
  26. #define MCTR_CLK_SHIFT 28
  27. #define MCTR_CLK_MASK 3
  28. #define CORE_CLK_CFG (MISC_BASE + 0x024)
  29. /* CORE CLK CFG register masks */
  30. #define GEN_SYNTH2_3_CLK_SHIFT 18
  31. #define GEN_SYNTH2_3_CLK_MASK 1
  32. #define HCLK_RATIO_SHIFT 10
  33. #define HCLK_RATIO_MASK 2
  34. #define PCLK_RATIO_SHIFT 8
  35. #define PCLK_RATIO_MASK 2
  36. #define PERIP_CLK_CFG (MISC_BASE + 0x028)
  37. /* PERIP_CLK_CFG register masks */
  38. #define UART_CLK_SHIFT 4
  39. #define UART_CLK_MASK 1
  40. #define FIRDA_CLK_SHIFT 5
  41. #define FIRDA_CLK_MASK 2
  42. #define GPT0_CLK_SHIFT 8
  43. #define GPT1_CLK_SHIFT 11
  44. #define GPT2_CLK_SHIFT 12
  45. #define GPT_CLK_MASK 1
  46. #define PERIP1_CLK_ENB (MISC_BASE + 0x02C)
  47. /* PERIP1_CLK_ENB register masks */
  48. #define UART_CLK_ENB 3
  49. #define SSP_CLK_ENB 5
  50. #define I2C_CLK_ENB 7
  51. #define JPEG_CLK_ENB 8
  52. #define FIRDA_CLK_ENB 10
  53. #define GPT1_CLK_ENB 11
  54. #define GPT2_CLK_ENB 12
  55. #define ADC_CLK_ENB 15
  56. #define RTC_CLK_ENB 17
  57. #define GPIO_CLK_ENB 18
  58. #define DMA_CLK_ENB 19
  59. #define SMI_CLK_ENB 21
  60. #define GMAC_CLK_ENB 23
  61. #define USBD_CLK_ENB 24
  62. #define USBH_CLK_ENB 25
  63. #define C3_CLK_ENB 31
  64. #define RAS_CLK_ENB (MISC_BASE + 0x034)
  65. #define RAS_AHB_CLK_ENB 0
  66. #define RAS_PLL1_CLK_ENB 1
  67. #define RAS_APB_CLK_ENB 2
  68. #define RAS_32K_CLK_ENB 3
  69. #define RAS_24M_CLK_ENB 4
  70. #define RAS_48M_CLK_ENB 5
  71. #define RAS_PLL2_CLK_ENB 7
  72. #define RAS_SYNT0_CLK_ENB 8
  73. #define RAS_SYNT1_CLK_ENB 9
  74. #define RAS_SYNT2_CLK_ENB 10
  75. #define RAS_SYNT3_CLK_ENB 11
  76. #define PRSC0_CLK_CFG (MISC_BASE + 0x044)
  77. #define PRSC1_CLK_CFG (MISC_BASE + 0x048)
  78. #define PRSC2_CLK_CFG (MISC_BASE + 0x04C)
  79. #define AMEM_CLK_CFG (MISC_BASE + 0x050)
  80. #define AMEM_CLK_ENB 0
  81. #define CLCD_CLK_SYNT (MISC_BASE + 0x05C)
  82. #define FIRDA_CLK_SYNT (MISC_BASE + 0x060)
  83. #define UART_CLK_SYNT (MISC_BASE + 0x064)
  84. #define GMAC_CLK_SYNT (MISC_BASE + 0x068)
  85. #define GEN0_CLK_SYNT (MISC_BASE + 0x06C)
  86. #define GEN1_CLK_SYNT (MISC_BASE + 0x070)
  87. #define GEN2_CLK_SYNT (MISC_BASE + 0x074)
  88. #define GEN3_CLK_SYNT (MISC_BASE + 0x078)
  89. /* pll rate configuration table, in ascending order of rates */
  90. static struct pll_rate_tbl pll_rtbl[] = {
  91. {.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
  92. {.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
  93. {.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
  94. };
  95. /* aux rate configuration table, in ascending order of rates */
  96. static struct aux_rate_tbl aux_rtbl[] = {
  97. /* For PLL1 = 332 MHz */
  98. {.xscale = 1, .yscale = 81, .eq = 0}, /* 2.049 MHz */
  99. {.xscale = 1, .yscale = 59, .eq = 0}, /* 2.822 MHz */
  100. {.xscale = 2, .yscale = 81, .eq = 0}, /* 4.098 MHz */
  101. {.xscale = 3, .yscale = 89, .eq = 0}, /* 5.644 MHz */
  102. {.xscale = 4, .yscale = 81, .eq = 0}, /* 8.197 MHz */
  103. {.xscale = 4, .yscale = 59, .eq = 0}, /* 11.254 MHz */
  104. {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
  105. {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
  106. {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
  107. {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
  108. };
  109. /* gpt rate configuration table, in ascending order of rates */
  110. static struct gpt_rate_tbl gpt_rtbl[] = {
  111. /* For pll1 = 332 MHz */
  112. {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
  113. {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
  114. {.mscale = 1, .nscale = 0}, /* 83 MHz */
  115. };
  116. /* clock parents */
  117. static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
  118. static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
  119. };
  120. static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
  121. static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
  122. static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
  123. static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
  124. static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
  125. "pll2_clk", };
  126. #ifdef CONFIG_MACH_SPEAR300
  127. static void __init spear300_clk_init(void)
  128. {
  129. struct clk *clk;
  130. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  131. 1, 1);
  132. clk_register_clkdev(clk, NULL, "60000000.clcd");
  133. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  134. 1);
  135. clk_register_clkdev(clk, NULL, "94000000.flash");
  136. clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
  137. 1);
  138. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  139. clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
  140. 1);
  141. clk_register_clkdev(clk, NULL, "a9000000.gpio");
  142. clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
  143. 1);
  144. clk_register_clkdev(clk, NULL, "a0000000.kbd");
  145. }
  146. #else
  147. static inline void spear300_clk_init(void) { }
  148. #endif
  149. /* array of all spear 310 clock lookups */
  150. #ifdef CONFIG_MACH_SPEAR310
  151. static void __init spear310_clk_init(void)
  152. {
  153. struct clk *clk;
  154. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  155. 1);
  156. clk_register_clkdev(clk, "emi", NULL);
  157. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  158. 1);
  159. clk_register_clkdev(clk, NULL, "44000000.flash");
  160. clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
  161. 1);
  162. clk_register_clkdev(clk, NULL, "tdm");
  163. clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
  164. 1);
  165. clk_register_clkdev(clk, NULL, "b2000000.serial");
  166. clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
  167. 1);
  168. clk_register_clkdev(clk, NULL, "b2080000.serial");
  169. clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
  170. 1);
  171. clk_register_clkdev(clk, NULL, "b2100000.serial");
  172. clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
  173. 1);
  174. clk_register_clkdev(clk, NULL, "b2180000.serial");
  175. clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
  176. 1);
  177. clk_register_clkdev(clk, NULL, "b2200000.serial");
  178. }
  179. #else
  180. static inline void spear310_clk_init(void) { }
  181. #endif
  182. /* array of all spear 320 clock lookups */
  183. #ifdef CONFIG_MACH_SPEAR320
  184. #define SMII_PCLK_SHIFT 18
  185. #define SMII_PCLK_MASK 2
  186. #define SMII_PCLK_VAL_PAD 0x0
  187. #define SMII_PCLK_VAL_PLL2 0x1
  188. #define SMII_PCLK_VAL_SYNTH0 0x2
  189. #define SDHCI_PCLK_SHIFT 15
  190. #define SDHCI_PCLK_MASK 1
  191. #define SDHCI_PCLK_VAL_48M 0x0
  192. #define SDHCI_PCLK_VAL_SYNTH3 0x1
  193. #define I2S_REF_PCLK_SHIFT 8
  194. #define I2S_REF_PCLK_MASK 1
  195. #define I2S_REF_PCLK_SYNTH_VAL 0x1
  196. #define I2S_REF_PCLK_PLL2_VAL 0x0
  197. #define UART1_PCLK_SHIFT 6
  198. #define UART1_PCLK_MASK 1
  199. #define SPEAR320_UARTX_PCLK_VAL_SYNTH1 0x0
  200. #define SPEAR320_UARTX_PCLK_VAL_APB 0x1
  201. static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
  202. static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
  203. static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
  204. "ras_syn0_gclk", };
  205. static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
  206. static void __init spear320_clk_init(void)
  207. {
  208. struct clk *clk;
  209. clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
  210. CLK_IS_ROOT, 125000000);
  211. clk_register_clkdev(clk, "smii_125m_pad", NULL);
  212. clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
  213. 1, 1);
  214. clk_register_clkdev(clk, NULL, "90000000.clcd");
  215. clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
  216. 1);
  217. clk_register_clkdev(clk, "emi", NULL);
  218. clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
  219. 1);
  220. clk_register_clkdev(clk, NULL, "4c000000.flash");
  221. clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
  222. 1);
  223. clk_register_clkdev(clk, NULL, "a7000000.i2c");
  224. clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
  225. 1);
  226. clk_register_clkdev(clk, NULL, "a8000000.pwm");
  227. clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
  228. 1);
  229. clk_register_clkdev(clk, NULL, "a5000000.spi");
  230. clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
  231. 1);
  232. clk_register_clkdev(clk, NULL, "a6000000.spi");
  233. clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
  234. 1);
  235. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  236. clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
  237. 1);
  238. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  239. clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
  240. 1);
  241. clk_register_clkdev(clk, NULL, "a9400000.i2s");
  242. clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
  243. ARRAY_SIZE(i2s_ref_parents), CLK_SET_RATE_PARENT,
  244. SPEAR320_CONTROL_REG, I2S_REF_PCLK_SHIFT,
  245. I2S_REF_PCLK_MASK, 0, &_lock);
  246. clk_register_clkdev(clk, "i2s_ref_clk", NULL);
  247. clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk",
  248. CLK_SET_RATE_PARENT, 1,
  249. 4);
  250. clk_register_clkdev(clk, "i2s_sclk", NULL);
  251. clk = clk_register_fixed_factor(NULL, "macb1_clk", "ras_apb_clk", 0, 1,
  252. 1);
  253. clk_register_clkdev(clk, "hclk", "aa000000.eth");
  254. clk = clk_register_fixed_factor(NULL, "macb2_clk", "ras_apb_clk", 0, 1,
  255. 1);
  256. clk_register_clkdev(clk, "hclk", "ab000000.eth");
  257. clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
  258. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  259. SPEAR320_EXT_CTRL_REG, SPEAR320_RS485_PCLK_SHIFT,
  260. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  261. clk_register_clkdev(clk, NULL, "a9300000.serial");
  262. clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
  263. ARRAY_SIZE(sdhci_parents), CLK_SET_RATE_PARENT,
  264. SPEAR320_CONTROL_REG, SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK,
  265. 0, &_lock);
  266. clk_register_clkdev(clk, NULL, "70000000.sdhci");
  267. clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
  268. ARRAY_SIZE(smii0_parents), 0, SPEAR320_CONTROL_REG,
  269. SMII_PCLK_SHIFT, SMII_PCLK_MASK, 0, &_lock);
  270. clk_register_clkdev(clk, NULL, "smii_pclk");
  271. clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
  272. clk_register_clkdev(clk, NULL, "smii");
  273. clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
  274. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  275. SPEAR320_CONTROL_REG, UART1_PCLK_SHIFT, UART1_PCLK_MASK,
  276. 0, &_lock);
  277. clk_register_clkdev(clk, NULL, "a3000000.serial");
  278. clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
  279. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  280. SPEAR320_EXT_CTRL_REG, SPEAR320_UART2_PCLK_SHIFT,
  281. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  282. clk_register_clkdev(clk, NULL, "a4000000.serial");
  283. clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
  284. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  285. SPEAR320_EXT_CTRL_REG, SPEAR320_UART3_PCLK_SHIFT,
  286. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  287. clk_register_clkdev(clk, NULL, "a9100000.serial");
  288. clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
  289. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  290. SPEAR320_EXT_CTRL_REG, SPEAR320_UART4_PCLK_SHIFT,
  291. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  292. clk_register_clkdev(clk, NULL, "a9200000.serial");
  293. clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
  294. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  295. SPEAR320_EXT_CTRL_REG, SPEAR320_UART5_PCLK_SHIFT,
  296. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  297. clk_register_clkdev(clk, NULL, "60000000.serial");
  298. clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
  299. ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
  300. SPEAR320_EXT_CTRL_REG, SPEAR320_UART6_PCLK_SHIFT,
  301. SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
  302. clk_register_clkdev(clk, NULL, "60100000.serial");
  303. }
  304. #else
  305. static inline void spear320_clk_init(void) { }
  306. #endif
  307. void __init spear3xx_clk_init(void)
  308. {
  309. struct clk *clk, *clk1;
  310. clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
  311. clk_register_clkdev(clk, "apb_pclk", NULL);
  312. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
  313. 32000);
  314. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  315. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
  316. 24000000);
  317. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  318. /* clock derived from 32 KHz osc clk */
  319. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  320. PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
  321. clk_register_clkdev(clk, NULL, "fc900000.rtc");
  322. /* clock derived from 24 MHz osc clk */
  323. clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
  324. 48000000);
  325. clk_register_clkdev(clk, "pll3_clk", NULL);
  326. clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
  327. 1);
  328. clk_register_clkdev(clk, NULL, "fc880000.wdt");
  329. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
  330. "osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
  331. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  332. clk_register_clkdev(clk, "vco1_clk", NULL);
  333. clk_register_clkdev(clk1, "pll1_clk", NULL);
  334. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
  335. "osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
  336. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  337. clk_register_clkdev(clk, "vco2_clk", NULL);
  338. clk_register_clkdev(clk1, "pll2_clk", NULL);
  339. /* clock derived from pll1 clk */
  340. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  341. CLK_SET_RATE_PARENT, 1, 1);
  342. clk_register_clkdev(clk, "cpu_clk", NULL);
  343. clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
  344. CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
  345. HCLK_RATIO_MASK, 0, &_lock);
  346. clk_register_clkdev(clk, "ahb_clk", NULL);
  347. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
  348. UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  349. &_lock, &clk1);
  350. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  351. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  352. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  353. ARRAY_SIZE(uart0_parents), CLK_SET_RATE_PARENT,
  354. PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
  355. &_lock);
  356. clk_register_clkdev(clk, "uart0_mclk", NULL);
  357. clk = clk_register_gate(NULL, "uart0", "uart0_mclk",
  358. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, UART_CLK_ENB, 0,
  359. &_lock);
  360. clk_register_clkdev(clk, NULL, "d0000000.serial");
  361. clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
  362. FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  363. &_lock, &clk1);
  364. clk_register_clkdev(clk, "firda_syn_clk", NULL);
  365. clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
  366. clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
  367. ARRAY_SIZE(firda_parents), CLK_SET_RATE_PARENT,
  368. PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
  369. &_lock);
  370. clk_register_clkdev(clk, "firda_mclk", NULL);
  371. clk = clk_register_gate(NULL, "firda_clk", "firda_mclk",
  372. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0,
  373. &_lock);
  374. clk_register_clkdev(clk, NULL, "firda");
  375. /* gpt clocks */
  376. clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
  377. ARRAY_SIZE(gpt_rtbl), &_lock);
  378. clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
  379. ARRAY_SIZE(gpt0_parents), CLK_SET_RATE_PARENT,
  380. PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  381. clk_register_clkdev(clk, NULL, "gpt0");
  382. clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
  383. ARRAY_SIZE(gpt_rtbl), &_lock);
  384. clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
  385. ARRAY_SIZE(gpt1_parents), CLK_SET_RATE_PARENT,
  386. PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  387. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  388. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk",
  389. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT1_CLK_ENB, 0,
  390. &_lock);
  391. clk_register_clkdev(clk, NULL, "gpt1");
  392. clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
  393. ARRAY_SIZE(gpt_rtbl), &_lock);
  394. clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
  395. ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_PARENT,
  396. PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
  397. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  398. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk",
  399. CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT2_CLK_ENB, 0,
  400. &_lock);
  401. clk_register_clkdev(clk, NULL, "gpt2");
  402. /* general synths clocks */
  403. clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
  404. 0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  405. &_lock, &clk1);
  406. clk_register_clkdev(clk, "gen0_syn_clk", NULL);
  407. clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
  408. clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
  409. 0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
  410. &_lock, &clk1);
  411. clk_register_clkdev(clk, "gen1_syn_clk", NULL);
  412. clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
  413. clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
  414. ARRAY_SIZE(gen2_3_parents), 0, CORE_CLK_CFG,
  415. GEN_SYNTH2_3_CLK_SHIFT, GEN_SYNTH2_3_CLK_MASK, 0,
  416. &_lock);
  417. clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
  418. clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
  419. "gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
  420. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  421. clk_register_clkdev(clk, "gen2_syn_clk", NULL);
  422. clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
  423. clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
  424. "gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
  425. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  426. clk_register_clkdev(clk, "gen3_syn_clk", NULL);
  427. clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
  428. /* clock derived from pll3 clk */
  429. clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  430. USBH_CLK_ENB, 0, &_lock);
  431. clk_register_clkdev(clk, NULL, "e1800000.ehci");
  432. clk_register_clkdev(clk, NULL, "e1900000.ohci");
  433. clk_register_clkdev(clk, NULL, "e2100000.ohci");
  434. clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
  435. 1);
  436. clk_register_clkdev(clk, "usbh.0_clk", NULL);
  437. clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
  438. 1);
  439. clk_register_clkdev(clk, "usbh.1_clk", NULL);
  440. clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
  441. USBD_CLK_ENB, 0, &_lock);
  442. clk_register_clkdev(clk, NULL, "e1100000.usbd");
  443. /* clock derived from ahb clk */
  444. clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
  445. 1);
  446. clk_register_clkdev(clk, "ahbmult2_clk", NULL);
  447. clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
  448. ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
  449. MCTR_CLK_MASK, 0, &_lock);
  450. clk_register_clkdev(clk, "ddr_clk", NULL);
  451. clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
  452. CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
  453. PCLK_RATIO_MASK, 0, &_lock);
  454. clk_register_clkdev(clk, "apb_clk", NULL);
  455. clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
  456. AMEM_CLK_ENB, 0, &_lock);
  457. clk_register_clkdev(clk, "amem_clk", NULL);
  458. clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  459. C3_CLK_ENB, 0, &_lock);
  460. clk_register_clkdev(clk, NULL, "c3_clk");
  461. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  462. DMA_CLK_ENB, 0, &_lock);
  463. clk_register_clkdev(clk, NULL, "fc400000.dma");
  464. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  465. GMAC_CLK_ENB, 0, &_lock);
  466. clk_register_clkdev(clk, NULL, "e0800000.eth");
  467. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  468. I2C_CLK_ENB, 0, &_lock);
  469. clk_register_clkdev(clk, NULL, "d0180000.i2c");
  470. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  471. JPEG_CLK_ENB, 0, &_lock);
  472. clk_register_clkdev(clk, NULL, "jpeg");
  473. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
  474. SMI_CLK_ENB, 0, &_lock);
  475. clk_register_clkdev(clk, NULL, "fc000000.flash");
  476. /* clock derived from apb clk */
  477. clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  478. ADC_CLK_ENB, 0, &_lock);
  479. clk_register_clkdev(clk, NULL, "d0080000.adc");
  480. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  481. GPIO_CLK_ENB, 0, &_lock);
  482. clk_register_clkdev(clk, NULL, "fc980000.gpio");
  483. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
  484. SSP_CLK_ENB, 0, &_lock);
  485. clk_register_clkdev(clk, NULL, "d0100000.spi");
  486. /* RAS clk enable */
  487. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
  488. RAS_AHB_CLK_ENB, 0, &_lock);
  489. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  490. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
  491. RAS_APB_CLK_ENB, 0, &_lock);
  492. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  493. clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
  494. RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
  495. clk_register_clkdev(clk, "ras_32k_clk", NULL);
  496. clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
  497. RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
  498. clk_register_clkdev(clk, "ras_24m_clk", NULL);
  499. clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
  500. RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
  501. clk_register_clkdev(clk, "ras_pll1_clk", NULL);
  502. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  503. RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
  504. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  505. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  506. RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
  507. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  508. clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk",
  509. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0,
  510. &_lock);
  511. clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
  512. clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk",
  513. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0,
  514. &_lock);
  515. clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
  516. clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk",
  517. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0,
  518. &_lock);
  519. clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
  520. clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk",
  521. CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0,
  522. &_lock);
  523. clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
  524. if (of_machine_is_compatible("st,spear300"))
  525. spear300_clk_init();
  526. else if (of_machine_is_compatible("st,spear310"))
  527. spear310_clk_init();
  528. else if (of_machine_is_compatible("st,spear320"))
  529. spear320_clk_init();
  530. }