net_driver.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/version.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/timer.h>
  19. #include <linux/mii.h>
  20. #include <linux/list.h>
  21. #include <linux/pci.h>
  22. #include <linux/device.h>
  23. #include <linux/highmem.h>
  24. #include <linux/workqueue.h>
  25. #include <linux/inet_lro.h>
  26. #include <linux/i2c.h>
  27. #include "enum.h"
  28. #include "bitfield.h"
  29. #define EFX_MAX_LRO_DESCRIPTORS 8
  30. #define EFX_MAX_LRO_AGGR MAX_SKB_FRAGS
  31. /**************************************************************************
  32. *
  33. * Build definitions
  34. *
  35. **************************************************************************/
  36. #ifndef EFX_DRIVER_NAME
  37. #define EFX_DRIVER_NAME "sfc"
  38. #endif
  39. #define EFX_DRIVER_VERSION "2.2"
  40. #ifdef EFX_ENABLE_DEBUG
  41. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  42. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  43. #else
  44. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  45. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  46. #endif
  47. /* Un-rate-limited logging */
  48. #define EFX_ERR(efx, fmt, args...) \
  49. dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
  50. #define EFX_INFO(efx, fmt, args...) \
  51. dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
  52. #ifdef EFX_ENABLE_DEBUG
  53. #define EFX_LOG(efx, fmt, args...) \
  54. dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  55. #else
  56. #define EFX_LOG(efx, fmt, args...) \
  57. dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
  58. #endif
  59. #define EFX_TRACE(efx, fmt, args...) do {} while (0)
  60. #define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
  61. /* Rate-limited logging */
  62. #define EFX_ERR_RL(efx, fmt, args...) \
  63. do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
  64. #define EFX_INFO_RL(efx, fmt, args...) \
  65. do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
  66. #define EFX_LOG_RL(efx, fmt, args...) \
  67. do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
  68. /**************************************************************************
  69. *
  70. * Efx data structures
  71. *
  72. **************************************************************************/
  73. #define EFX_MAX_CHANNELS 32
  74. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  75. #define EFX_TX_QUEUE_OFFLOAD_CSUM 0
  76. #define EFX_TX_QUEUE_NO_CSUM 1
  77. #define EFX_TX_QUEUE_COUNT 2
  78. /**
  79. * struct efx_special_buffer - An Efx special buffer
  80. * @addr: CPU base address of the buffer
  81. * @dma_addr: DMA base address of the buffer
  82. * @len: Buffer length, in bytes
  83. * @index: Buffer index within controller;s buffer table
  84. * @entries: Number of buffer table entries
  85. *
  86. * Special buffers are used for the event queues and the TX and RX
  87. * descriptor queues for each channel. They are *not* used for the
  88. * actual transmit and receive buffers.
  89. *
  90. * Note that for Falcon, TX and RX descriptor queues live in host memory.
  91. * Allocation and freeing procedures must take this into account.
  92. */
  93. struct efx_special_buffer {
  94. void *addr;
  95. dma_addr_t dma_addr;
  96. unsigned int len;
  97. int index;
  98. int entries;
  99. };
  100. /**
  101. * struct efx_tx_buffer - An Efx TX buffer
  102. * @skb: The associated socket buffer.
  103. * Set only on the final fragment of a packet; %NULL for all other
  104. * fragments. When this fragment completes, then we can free this
  105. * skb.
  106. * @tsoh: The associated TSO header structure, or %NULL if this
  107. * buffer is not a TSO header.
  108. * @dma_addr: DMA address of the fragment.
  109. * @len: Length of this fragment.
  110. * This field is zero when the queue slot is empty.
  111. * @continuation: True if this fragment is not the end of a packet.
  112. * @unmap_single: True if pci_unmap_single should be used.
  113. * @unmap_len: Length of this fragment to unmap
  114. */
  115. struct efx_tx_buffer {
  116. const struct sk_buff *skb;
  117. struct efx_tso_header *tsoh;
  118. dma_addr_t dma_addr;
  119. unsigned short len;
  120. bool continuation;
  121. bool unmap_single;
  122. unsigned short unmap_len;
  123. };
  124. /**
  125. * struct efx_tx_queue - An Efx TX queue
  126. *
  127. * This is a ring buffer of TX fragments.
  128. * Since the TX completion path always executes on the same
  129. * CPU and the xmit path can operate on different CPUs,
  130. * performance is increased by ensuring that the completion
  131. * path and the xmit path operate on different cache lines.
  132. * This is particularly important if the xmit path is always
  133. * executing on one CPU which is different from the completion
  134. * path. There is also a cache line for members which are
  135. * read but not written on the fast path.
  136. *
  137. * @efx: The associated Efx NIC
  138. * @queue: DMA queue number
  139. * @channel: The associated channel
  140. * @buffer: The software buffer ring
  141. * @txd: The hardware descriptor ring
  142. * @read_count: Current read pointer.
  143. * This is the number of buffers that have been removed from both rings.
  144. * @stopped: Stopped count.
  145. * Set if this TX queue is currently stopping its port.
  146. * @insert_count: Current insert pointer
  147. * This is the number of buffers that have been added to the
  148. * software ring.
  149. * @write_count: Current write pointer
  150. * This is the number of buffers that have been added to the
  151. * hardware ring.
  152. * @old_read_count: The value of read_count when last checked.
  153. * This is here for performance reasons. The xmit path will
  154. * only get the up-to-date value of read_count if this
  155. * variable indicates that the queue is full. This is to
  156. * avoid cache-line ping-pong between the xmit path and the
  157. * completion path.
  158. * @tso_headers_free: A list of TSO headers allocated for this TX queue
  159. * that are not in use, and so available for new TSO sends. The list
  160. * is protected by the TX queue lock.
  161. * @tso_bursts: Number of times TSO xmit invoked by kernel
  162. * @tso_long_headers: Number of packets with headers too long for standard
  163. * blocks
  164. * @tso_packets: Number of packets via the TSO xmit path
  165. */
  166. struct efx_tx_queue {
  167. /* Members which don't change on the fast path */
  168. struct efx_nic *efx ____cacheline_aligned_in_smp;
  169. int queue;
  170. struct efx_channel *channel;
  171. struct efx_nic *nic;
  172. struct efx_tx_buffer *buffer;
  173. struct efx_special_buffer txd;
  174. /* Members used mainly on the completion path */
  175. unsigned int read_count ____cacheline_aligned_in_smp;
  176. int stopped;
  177. /* Members used only on the xmit path */
  178. unsigned int insert_count ____cacheline_aligned_in_smp;
  179. unsigned int write_count;
  180. unsigned int old_read_count;
  181. struct efx_tso_header *tso_headers_free;
  182. unsigned int tso_bursts;
  183. unsigned int tso_long_headers;
  184. unsigned int tso_packets;
  185. };
  186. /**
  187. * struct efx_rx_buffer - An Efx RX data buffer
  188. * @dma_addr: DMA base address of the buffer
  189. * @skb: The associated socket buffer, if any.
  190. * If both this and page are %NULL, the buffer slot is currently free.
  191. * @page: The associated page buffer, if any.
  192. * If both this and skb are %NULL, the buffer slot is currently free.
  193. * @data: Pointer to ethernet header
  194. * @len: Buffer length, in bytes.
  195. * @unmap_addr: DMA address to unmap
  196. */
  197. struct efx_rx_buffer {
  198. dma_addr_t dma_addr;
  199. struct sk_buff *skb;
  200. struct page *page;
  201. char *data;
  202. unsigned int len;
  203. dma_addr_t unmap_addr;
  204. };
  205. /**
  206. * struct efx_rx_queue - An Efx RX queue
  207. * @efx: The associated Efx NIC
  208. * @queue: DMA queue number
  209. * @channel: The associated channel
  210. * @buffer: The software buffer ring
  211. * @rxd: The hardware descriptor ring
  212. * @added_count: Number of buffers added to the receive queue.
  213. * @notified_count: Number of buffers given to NIC (<= @added_count).
  214. * @removed_count: Number of buffers removed from the receive queue.
  215. * @add_lock: Receive queue descriptor add spin lock.
  216. * This lock must be held in order to add buffers to the RX
  217. * descriptor ring (rxd and buffer) and to update added_count (but
  218. * not removed_count).
  219. * @max_fill: RX descriptor maximum fill level (<= ring size)
  220. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  221. * (<= @max_fill)
  222. * @fast_fill_limit: The level to which a fast fill will fill
  223. * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
  224. * @min_fill: RX descriptor minimum non-zero fill level.
  225. * This records the minimum fill level observed when a ring
  226. * refill was triggered.
  227. * @min_overfill: RX descriptor minimum overflow fill level.
  228. * This records the minimum fill level at which RX queue
  229. * overflow was observed. It should never be set.
  230. * @alloc_page_count: RX allocation strategy counter.
  231. * @alloc_skb_count: RX allocation strategy counter.
  232. * @work: Descriptor push work thread
  233. * @buf_page: Page for next RX buffer.
  234. * We can use a single page for multiple RX buffers. This tracks
  235. * the remaining space in the allocation.
  236. * @buf_dma_addr: Page's DMA address.
  237. * @buf_data: Page's host address.
  238. */
  239. struct efx_rx_queue {
  240. struct efx_nic *efx;
  241. int queue;
  242. struct efx_channel *channel;
  243. struct efx_rx_buffer *buffer;
  244. struct efx_special_buffer rxd;
  245. int added_count;
  246. int notified_count;
  247. int removed_count;
  248. spinlock_t add_lock;
  249. unsigned int max_fill;
  250. unsigned int fast_fill_trigger;
  251. unsigned int fast_fill_limit;
  252. unsigned int min_fill;
  253. unsigned int min_overfill;
  254. unsigned int alloc_page_count;
  255. unsigned int alloc_skb_count;
  256. struct delayed_work work;
  257. unsigned int slow_fill_count;
  258. struct page *buf_page;
  259. dma_addr_t buf_dma_addr;
  260. char *buf_data;
  261. };
  262. /**
  263. * struct efx_buffer - An Efx general-purpose buffer
  264. * @addr: host base address of the buffer
  265. * @dma_addr: DMA base address of the buffer
  266. * @len: Buffer length, in bytes
  267. *
  268. * Falcon uses these buffers for its interrupt status registers and
  269. * MAC stats dumps.
  270. */
  271. struct efx_buffer {
  272. void *addr;
  273. dma_addr_t dma_addr;
  274. unsigned int len;
  275. };
  276. /* Flags for channel->used_flags */
  277. #define EFX_USED_BY_RX 1
  278. #define EFX_USED_BY_TX 2
  279. #define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
  280. enum efx_rx_alloc_method {
  281. RX_ALLOC_METHOD_AUTO = 0,
  282. RX_ALLOC_METHOD_SKB = 1,
  283. RX_ALLOC_METHOD_PAGE = 2,
  284. };
  285. /**
  286. * struct efx_channel - An Efx channel
  287. *
  288. * A channel comprises an event queue, at least one TX queue, at least
  289. * one RX queue, and an associated tasklet for processing the event
  290. * queue.
  291. *
  292. * @efx: Associated Efx NIC
  293. * @channel: Channel instance number
  294. * @used_flags: Channel is used by net driver
  295. * @enabled: Channel enabled indicator
  296. * @irq: IRQ number (MSI and MSI-X only)
  297. * @irq_moderation: IRQ moderation value (in us)
  298. * @napi_dev: Net device used with NAPI
  299. * @napi_str: NAPI control structure
  300. * @reset_work: Scheduled reset work thread
  301. * @work_pending: Is work pending via NAPI?
  302. * @eventq: Event queue buffer
  303. * @eventq_read_ptr: Event queue read pointer
  304. * @last_eventq_read_ptr: Last event queue read pointer value.
  305. * @eventq_magic: Event queue magic value for driver-generated test events
  306. * @lro_mgr: LRO state
  307. * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
  308. * and diagnostic counters
  309. * @rx_alloc_push_pages: RX allocation method currently in use for pushing
  310. * descriptors
  311. * @rx_alloc_pop_pages: RX allocation method currently in use for popping
  312. * descriptors
  313. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  314. * @n_rx_ip_frag_err: Count of RX IP fragment errors
  315. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  316. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  317. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  318. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  319. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  320. */
  321. struct efx_channel {
  322. struct efx_nic *efx;
  323. int channel;
  324. int used_flags;
  325. bool enabled;
  326. int irq;
  327. unsigned int irq_moderation;
  328. struct net_device *napi_dev;
  329. struct napi_struct napi_str;
  330. bool work_pending;
  331. struct efx_special_buffer eventq;
  332. unsigned int eventq_read_ptr;
  333. unsigned int last_eventq_read_ptr;
  334. unsigned int eventq_magic;
  335. struct net_lro_mgr lro_mgr;
  336. int rx_alloc_level;
  337. int rx_alloc_push_pages;
  338. int rx_alloc_pop_pages;
  339. unsigned n_rx_tobe_disc;
  340. unsigned n_rx_ip_frag_err;
  341. unsigned n_rx_ip_hdr_chksum_err;
  342. unsigned n_rx_tcp_udp_chksum_err;
  343. unsigned n_rx_frm_trunc;
  344. unsigned n_rx_overlength;
  345. unsigned n_skbuff_leaks;
  346. /* Used to pipeline received packets in order to optimise memory
  347. * access with prefetches.
  348. */
  349. struct efx_rx_buffer *rx_pkt;
  350. bool rx_pkt_csummed;
  351. };
  352. /**
  353. * struct efx_blinker - S/W LED blinking context
  354. * @led_num: LED ID (board-specific meaning)
  355. * @state: Current state - on or off
  356. * @resubmit: Timer resubmission flag
  357. * @timer: Control timer for blinking
  358. */
  359. struct efx_blinker {
  360. int led_num;
  361. bool state;
  362. bool resubmit;
  363. struct timer_list timer;
  364. };
  365. /**
  366. * struct efx_board - board information
  367. * @type: Board model type
  368. * @major: Major rev. ('A', 'B' ...)
  369. * @minor: Minor rev. (0, 1, ...)
  370. * @init: Initialisation function
  371. * @init_leds: Sets up board LEDs
  372. * @set_fault_led: Turns the fault LED on or off
  373. * @blink: Starts/stops blinking
  374. * @fini: Cleanup function
  375. * @blinker: used to blink LEDs in software
  376. * @hwmon_client: I2C client for hardware monitor
  377. * @ioexp_client: I2C client for power/port control
  378. */
  379. struct efx_board {
  380. int type;
  381. int major;
  382. int minor;
  383. int (*init) (struct efx_nic *nic);
  384. /* As the LEDs are typically attached to the PHY, LEDs
  385. * have a separate init callback that happens later than
  386. * board init. */
  387. int (*init_leds)(struct efx_nic *efx);
  388. void (*set_fault_led) (struct efx_nic *efx, bool state);
  389. void (*blink) (struct efx_nic *efx, bool start);
  390. void (*fini) (struct efx_nic *nic);
  391. struct efx_blinker blinker;
  392. struct i2c_client *hwmon_client, *ioexp_client;
  393. };
  394. #define STRING_TABLE_LOOKUP(val, member) \
  395. member ## _names[val]
  396. enum efx_int_mode {
  397. /* Be careful if altering to correct macro below */
  398. EFX_INT_MODE_MSIX = 0,
  399. EFX_INT_MODE_MSI = 1,
  400. EFX_INT_MODE_LEGACY = 2,
  401. EFX_INT_MODE_MAX /* Insert any new items before this */
  402. };
  403. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  404. enum phy_type {
  405. PHY_TYPE_NONE = 0,
  406. PHY_TYPE_CX4_RTMR = 1,
  407. PHY_TYPE_1G_ALASKA = 2,
  408. PHY_TYPE_10XPRESS = 3,
  409. PHY_TYPE_XFP = 4,
  410. PHY_TYPE_PM8358 = 6,
  411. PHY_TYPE_MAX /* Insert any new items before this */
  412. };
  413. #define PHY_ADDR_INVALID 0xff
  414. enum nic_state {
  415. STATE_INIT = 0,
  416. STATE_RUNNING = 1,
  417. STATE_FINI = 2,
  418. STATE_DISABLED = 3,
  419. STATE_MAX,
  420. };
  421. /*
  422. * Alignment of page-allocated RX buffers
  423. *
  424. * Controls the number of bytes inserted at the start of an RX buffer.
  425. * This is the equivalent of NET_IP_ALIGN [which controls the alignment
  426. * of the skb->head for hardware DMA].
  427. */
  428. #if defined(__i386__) || defined(__x86_64__)
  429. #define EFX_PAGE_IP_ALIGN 0
  430. #else
  431. #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
  432. #endif
  433. /*
  434. * Alignment of the skb->head which wraps a page-allocated RX buffer
  435. *
  436. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  437. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  438. * EFX_PAGE_IP_ALIGN.
  439. */
  440. #define EFX_PAGE_SKB_ALIGN 2
  441. /* Forward declaration */
  442. struct efx_nic;
  443. /* Pseudo bit-mask flow control field */
  444. enum efx_fc_type {
  445. EFX_FC_RX = 1,
  446. EFX_FC_TX = 2,
  447. EFX_FC_AUTO = 4,
  448. };
  449. /**
  450. * struct efx_phy_operations - Efx PHY operations table
  451. * @init: Initialise PHY
  452. * @fini: Shut down PHY
  453. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  454. * @clear_interrupt: Clear down interrupt
  455. * @blink: Blink LEDs
  456. * @check_hw: Check hardware
  457. * @mmds: MMD presence mask
  458. * @loopbacks: Supported loopback modes mask
  459. */
  460. struct efx_phy_operations {
  461. int (*init) (struct efx_nic *efx);
  462. void (*fini) (struct efx_nic *efx);
  463. void (*reconfigure) (struct efx_nic *efx);
  464. void (*clear_interrupt) (struct efx_nic *efx);
  465. int (*check_hw) (struct efx_nic *efx);
  466. int (*test) (struct efx_nic *efx);
  467. int mmds;
  468. unsigned loopbacks;
  469. };
  470. /**
  471. * @enum efx_phy_mode - PHY operating mode flags
  472. * @PHY_MODE_NORMAL: on and should pass traffic
  473. * @PHY_MODE_TX_DISABLED: on with TX disabled
  474. * @PHY_MODE_SPECIAL: on but will not pass traffic
  475. */
  476. enum efx_phy_mode {
  477. PHY_MODE_NORMAL = 0,
  478. PHY_MODE_TX_DISABLED = 1,
  479. PHY_MODE_SPECIAL = 8,
  480. };
  481. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  482. {
  483. return !!(mode & ~PHY_MODE_TX_DISABLED);
  484. }
  485. /*
  486. * Efx extended statistics
  487. *
  488. * Not all statistics are provided by all supported MACs. The purpose
  489. * is this structure is to contain the raw statistics provided by each
  490. * MAC.
  491. */
  492. struct efx_mac_stats {
  493. u64 tx_bytes;
  494. u64 tx_good_bytes;
  495. u64 tx_bad_bytes;
  496. unsigned long tx_packets;
  497. unsigned long tx_bad;
  498. unsigned long tx_pause;
  499. unsigned long tx_control;
  500. unsigned long tx_unicast;
  501. unsigned long tx_multicast;
  502. unsigned long tx_broadcast;
  503. unsigned long tx_lt64;
  504. unsigned long tx_64;
  505. unsigned long tx_65_to_127;
  506. unsigned long tx_128_to_255;
  507. unsigned long tx_256_to_511;
  508. unsigned long tx_512_to_1023;
  509. unsigned long tx_1024_to_15xx;
  510. unsigned long tx_15xx_to_jumbo;
  511. unsigned long tx_gtjumbo;
  512. unsigned long tx_collision;
  513. unsigned long tx_single_collision;
  514. unsigned long tx_multiple_collision;
  515. unsigned long tx_excessive_collision;
  516. unsigned long tx_deferred;
  517. unsigned long tx_late_collision;
  518. unsigned long tx_excessive_deferred;
  519. unsigned long tx_non_tcpudp;
  520. unsigned long tx_mac_src_error;
  521. unsigned long tx_ip_src_error;
  522. u64 rx_bytes;
  523. u64 rx_good_bytes;
  524. u64 rx_bad_bytes;
  525. unsigned long rx_packets;
  526. unsigned long rx_good;
  527. unsigned long rx_bad;
  528. unsigned long rx_pause;
  529. unsigned long rx_control;
  530. unsigned long rx_unicast;
  531. unsigned long rx_multicast;
  532. unsigned long rx_broadcast;
  533. unsigned long rx_lt64;
  534. unsigned long rx_64;
  535. unsigned long rx_65_to_127;
  536. unsigned long rx_128_to_255;
  537. unsigned long rx_256_to_511;
  538. unsigned long rx_512_to_1023;
  539. unsigned long rx_1024_to_15xx;
  540. unsigned long rx_15xx_to_jumbo;
  541. unsigned long rx_gtjumbo;
  542. unsigned long rx_bad_lt64;
  543. unsigned long rx_bad_64_to_15xx;
  544. unsigned long rx_bad_15xx_to_jumbo;
  545. unsigned long rx_bad_gtjumbo;
  546. unsigned long rx_overflow;
  547. unsigned long rx_missed;
  548. unsigned long rx_false_carrier;
  549. unsigned long rx_symbol_error;
  550. unsigned long rx_align_error;
  551. unsigned long rx_length_error;
  552. unsigned long rx_internal_error;
  553. unsigned long rx_good_lt64;
  554. };
  555. /* Number of bits used in a multicast filter hash address */
  556. #define EFX_MCAST_HASH_BITS 8
  557. /* Number of (single-bit) entries in a multicast filter hash */
  558. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  559. /* An Efx multicast filter hash */
  560. union efx_multicast_hash {
  561. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  562. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  563. };
  564. /**
  565. * struct efx_nic - an Efx NIC
  566. * @name: Device name (net device name or bus id before net device registered)
  567. * @pci_dev: The PCI device
  568. * @type: Controller type attributes
  569. * @legacy_irq: IRQ number
  570. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  571. * Work items do not hold and must not acquire RTNL.
  572. * @reset_workqueue: Workqueue for resets. Work item will acquire RTNL.
  573. * @reset_work: Scheduled reset workitem
  574. * @monitor_work: Hardware monitor workitem
  575. * @membase_phys: Memory BAR value as physical address
  576. * @membase: Memory BAR value
  577. * @biu_lock: BIU (bus interface unit) lock
  578. * @interrupt_mode: Interrupt mode
  579. * @i2c_adap: I2C adapter
  580. * @board_info: Board-level information
  581. * @state: Device state flag. Serialised by the rtnl_lock.
  582. * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
  583. * @tx_queue: TX DMA queues
  584. * @rx_queue: RX DMA queues
  585. * @channel: Channels
  586. * @n_rx_queues: Number of RX queues
  587. * @rx_buffer_len: RX buffer length
  588. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  589. * @irq_status: Interrupt status buffer
  590. * @last_irq_cpu: Last CPU to handle interrupt.
  591. * This register is written with the SMP processor ID whenever an
  592. * interrupt is handled. It is used by falcon_test_interrupt()
  593. * to verify that an interrupt has occurred.
  594. * @spi_flash: SPI flash device
  595. * This field will be %NULL if no flash device is present.
  596. * @spi_eeprom: SPI EEPROM device
  597. * This field will be %NULL if no EEPROM device is present.
  598. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  599. * @nic_data: Hardware dependant state
  600. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  601. * @port_inhibited, efx_monitor() and efx_reconfigure_port()
  602. * @port_enabled: Port enabled indicator.
  603. * Serialises efx_stop_all(), efx_start_all() and efx_monitor() and
  604. * efx_reconfigure_work with kernel interfaces. Safe to read under any
  605. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  606. * be held to modify it.
  607. * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
  608. * @port_initialized: Port initialized?
  609. * @net_dev: Operating system network device. Consider holding the rtnl lock
  610. * @rx_checksum_enabled: RX checksumming enabled
  611. * @netif_stop_count: Port stop count
  612. * @netif_stop_lock: Port stop lock
  613. * @mac_stats: MAC statistics. These include all statistics the MACs
  614. * can provide. Generic code converts these into a standard
  615. * &struct net_device_stats.
  616. * @stats_buffer: DMA buffer for statistics
  617. * @stats_lock: Statistics update lock. Serialises statistics fetches
  618. * @stats_enabled: Temporarily disable statistics fetches.
  619. * Serialised by @stats_lock
  620. * @mac_address: Permanent MAC address
  621. * @phy_type: PHY type
  622. * @phy_lock: PHY access lock
  623. * @phy_op: PHY interface
  624. * @phy_data: PHY private data (including PHY-specific stats)
  625. * @mii: PHY interface
  626. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  627. * @link_up: Link status
  628. * @link_options: Link options (MII/GMII format)
  629. * @n_link_state_changes: Number of times the link has changed state
  630. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  631. * @multicast_hash: Multicast hash table
  632. * @flow_control: Flow control flags - separate RX/TX so can't use link_options
  633. * @reconfigure_work: work item for dealing with PHY events
  634. * @loopback_mode: Loopback status
  635. * @loopback_modes: Supported loopback mode bitmask
  636. * @loopback_selftest: Offline self-test private state
  637. *
  638. * The @priv field of the corresponding &struct net_device points to
  639. * this.
  640. */
  641. struct efx_nic {
  642. char name[IFNAMSIZ];
  643. struct pci_dev *pci_dev;
  644. const struct efx_nic_type *type;
  645. int legacy_irq;
  646. struct workqueue_struct *workqueue;
  647. struct workqueue_struct *reset_workqueue;
  648. struct work_struct reset_work;
  649. struct delayed_work monitor_work;
  650. resource_size_t membase_phys;
  651. void __iomem *membase;
  652. spinlock_t biu_lock;
  653. enum efx_int_mode interrupt_mode;
  654. struct i2c_adapter i2c_adap;
  655. struct efx_board board_info;
  656. enum nic_state state;
  657. enum reset_type reset_pending;
  658. struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
  659. struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
  660. struct efx_channel channel[EFX_MAX_CHANNELS];
  661. int n_rx_queues;
  662. unsigned int rx_buffer_len;
  663. unsigned int rx_buffer_order;
  664. struct efx_buffer irq_status;
  665. volatile signed int last_irq_cpu;
  666. struct efx_spi_device *spi_flash;
  667. struct efx_spi_device *spi_eeprom;
  668. unsigned n_rx_nodesc_drop_cnt;
  669. struct falcon_nic_data *nic_data;
  670. struct mutex mac_lock;
  671. bool port_enabled;
  672. bool port_inhibited;
  673. bool port_initialized;
  674. struct net_device *net_dev;
  675. bool rx_checksum_enabled;
  676. atomic_t netif_stop_count;
  677. spinlock_t netif_stop_lock;
  678. struct efx_mac_stats mac_stats;
  679. struct efx_buffer stats_buffer;
  680. spinlock_t stats_lock;
  681. bool stats_enabled;
  682. unsigned char mac_address[ETH_ALEN];
  683. enum phy_type phy_type;
  684. spinlock_t phy_lock;
  685. struct efx_phy_operations *phy_op;
  686. void *phy_data;
  687. struct mii_if_info mii;
  688. enum efx_phy_mode phy_mode;
  689. bool link_up;
  690. unsigned int link_options;
  691. unsigned int n_link_state_changes;
  692. bool promiscuous;
  693. union efx_multicast_hash multicast_hash;
  694. enum efx_fc_type flow_control;
  695. struct work_struct reconfigure_work;
  696. atomic_t rx_reset;
  697. enum efx_loopback_mode loopback_mode;
  698. unsigned int loopback_modes;
  699. void *loopback_selftest;
  700. };
  701. static inline int efx_dev_registered(struct efx_nic *efx)
  702. {
  703. return efx->net_dev->reg_state == NETREG_REGISTERED;
  704. }
  705. /* Net device name, for inclusion in log messages if it has been registered.
  706. * Use efx->name not efx->net_dev->name so that races with (un)registration
  707. * are harmless.
  708. */
  709. static inline const char *efx_dev_name(struct efx_nic *efx)
  710. {
  711. return efx_dev_registered(efx) ? efx->name : "";
  712. }
  713. /**
  714. * struct efx_nic_type - Efx device type definition
  715. * @mem_bar: Memory BAR number
  716. * @mem_map_size: Memory BAR mapped size
  717. * @txd_ptr_tbl_base: TX descriptor ring base address
  718. * @rxd_ptr_tbl_base: RX descriptor ring base address
  719. * @buf_tbl_base: Buffer table base address
  720. * @evq_ptr_tbl_base: Event queue pointer table base address
  721. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  722. * @txd_ring_mask: TX descriptor ring size - 1 (must be a power of two - 1)
  723. * @rxd_ring_mask: RX descriptor ring size - 1 (must be a power of two - 1)
  724. * @evq_size: Event queue size (must be a power of two)
  725. * @max_dma_mask: Maximum possible DMA mask
  726. * @tx_dma_mask: TX DMA mask
  727. * @bug5391_mask: Address mask for bug 5391 workaround
  728. * @rx_xoff_thresh: RX FIFO XOFF watermark (bytes)
  729. * @rx_xon_thresh: RX FIFO XON watermark (bytes)
  730. * @rx_buffer_padding: Padding added to each RX buffer
  731. * @max_interrupt_mode: Highest capability interrupt mode supported
  732. * from &enum efx_init_mode.
  733. * @phys_addr_channels: Number of channels with physically addressed
  734. * descriptors
  735. */
  736. struct efx_nic_type {
  737. unsigned int mem_bar;
  738. unsigned int mem_map_size;
  739. unsigned int txd_ptr_tbl_base;
  740. unsigned int rxd_ptr_tbl_base;
  741. unsigned int buf_tbl_base;
  742. unsigned int evq_ptr_tbl_base;
  743. unsigned int evq_rptr_tbl_base;
  744. unsigned int txd_ring_mask;
  745. unsigned int rxd_ring_mask;
  746. unsigned int evq_size;
  747. u64 max_dma_mask;
  748. unsigned int tx_dma_mask;
  749. unsigned bug5391_mask;
  750. int rx_xoff_thresh;
  751. int rx_xon_thresh;
  752. unsigned int rx_buffer_padding;
  753. unsigned int max_interrupt_mode;
  754. unsigned int phys_addr_channels;
  755. };
  756. /**************************************************************************
  757. *
  758. * Prototypes and inline functions
  759. *
  760. *************************************************************************/
  761. /* Iterate over all used channels */
  762. #define efx_for_each_channel(_channel, _efx) \
  763. for (_channel = &_efx->channel[0]; \
  764. _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
  765. _channel++) \
  766. if (!_channel->used_flags) \
  767. continue; \
  768. else
  769. /* Iterate over all used TX queues */
  770. #define efx_for_each_tx_queue(_tx_queue, _efx) \
  771. for (_tx_queue = &_efx->tx_queue[0]; \
  772. _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  773. _tx_queue++)
  774. /* Iterate over all TX queues belonging to a channel */
  775. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  776. for (_tx_queue = &_channel->efx->tx_queue[0]; \
  777. _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
  778. _tx_queue++) \
  779. if (_tx_queue->channel != _channel) \
  780. continue; \
  781. else
  782. /* Iterate over all used RX queues */
  783. #define efx_for_each_rx_queue(_rx_queue, _efx) \
  784. for (_rx_queue = &_efx->rx_queue[0]; \
  785. _rx_queue < &_efx->rx_queue[_efx->n_rx_queues]; \
  786. _rx_queue++)
  787. /* Iterate over all RX queues belonging to a channel */
  788. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  789. for (_rx_queue = &_channel->efx->rx_queue[_channel->channel]; \
  790. _rx_queue; \
  791. _rx_queue = NULL) \
  792. if (_rx_queue->channel != _channel) \
  793. continue; \
  794. else
  795. /* Returns a pointer to the specified receive buffer in the RX
  796. * descriptor queue.
  797. */
  798. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  799. unsigned int index)
  800. {
  801. return (&rx_queue->buffer[index]);
  802. }
  803. /* Set bit in a little-endian bitfield */
  804. static inline void set_bit_le(unsigned nr, unsigned char *addr)
  805. {
  806. addr[nr / 8] |= (1 << (nr % 8));
  807. }
  808. /* Clear bit in a little-endian bitfield */
  809. static inline void clear_bit_le(unsigned nr, unsigned char *addr)
  810. {
  811. addr[nr / 8] &= ~(1 << (nr % 8));
  812. }
  813. /**
  814. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  815. *
  816. * This calculates the maximum frame length that will be used for a
  817. * given MTU. The frame length will be equal to the MTU plus a
  818. * constant amount of header space and padding. This is the quantity
  819. * that the net driver will program into the MAC as the maximum frame
  820. * length.
  821. *
  822. * The 10G MAC used in Falcon requires 8-byte alignment on the frame
  823. * length, so we round up to the nearest 8.
  824. */
  825. #define EFX_MAX_FRAME_LEN(mtu) \
  826. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */) + 7) & ~7)
  827. #endif /* EFX_NET_DRIVER_H */