pch_gbe_main.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. #define PCH_GBE_ETH_ALEN 6
  71. /* This defines the bits that are set in the Interrupt Mask
  72. * Set/Read Register. Each bit is documented below:
  73. * o RXT0 = Receiver Timer Interrupt (ring 0)
  74. * o TXDW = Transmit Descriptor Written Back
  75. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  76. * o RXSEQ = Receive Sequence Error
  77. * o LSC = Link Status Change
  78. */
  79. #define PCH_GBE_INT_ENABLE_MASK ( \
  80. PCH_GBE_INT_RX_DMA_CMPLT | \
  81. PCH_GBE_INT_RX_DSC_EMP | \
  82. PCH_GBE_INT_RX_FIFO_ERR | \
  83. PCH_GBE_INT_WOL_DET | \
  84. PCH_GBE_INT_TX_CMPLT \
  85. )
  86. #define PCH_GBE_INT_DISABLE_ALL 0
  87. #ifdef CONFIG_PCH_PTP
  88. /* Macros for ieee1588 */
  89. /* 0x40 Time Synchronization Channel Control Register Bits */
  90. #define MASTER_MODE (1<<0)
  91. #define SLAVE_MODE (0<<0)
  92. #define V2_MODE (1<<31)
  93. #define CAP_MODE0 (0<<16)
  94. #define CAP_MODE2 (1<<17)
  95. /* 0x44 Time Synchronization Channel Event Register Bits */
  96. #define TX_SNAPSHOT_LOCKED (1<<0)
  97. #define RX_SNAPSHOT_LOCKED (1<<1)
  98. #endif
  99. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  100. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  101. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  102. int data);
  103. #ifdef CONFIG_PCH_PTP
  104. static struct sock_filter ptp_filter[] = {
  105. PTP_FILTER
  106. };
  107. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  108. {
  109. u8 *data = skb->data;
  110. unsigned int offset;
  111. u16 *hi, *id;
  112. u32 lo;
  113. if ((sk_run_filter(skb, ptp_filter) != PTP_CLASS_V2_IPV4) &&
  114. (sk_run_filter(skb, ptp_filter) != PTP_CLASS_V1_IPV4)) {
  115. return 0;
  116. }
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void pch_rx_timestamp(
  128. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void pch_tx_timestamp(
  156. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  165. return;
  166. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  167. /* Get ieee1588's dev information */
  168. pdev = adapter->ptp_pdev;
  169. /*
  170. * This really stinks, but we have to poll for the Tx time stamp.
  171. * Usually, the time stamp is ready after 4 to 6 microseconds.
  172. */
  173. for (cnt = 0; cnt < 100; cnt++) {
  174. val = pch_ch_event_read(pdev);
  175. if (val & TX_SNAPSHOT_LOCKED)
  176. break;
  177. udelay(1);
  178. }
  179. if (!(val & TX_SNAPSHOT_LOCKED)) {
  180. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  181. return;
  182. }
  183. ns = pch_tx_snap_read(pdev);
  184. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  185. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  186. skb_tstamp_tx(skb, &shhwtstamps);
  187. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  188. }
  189. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  190. {
  191. struct hwtstamp_config cfg;
  192. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  193. struct pci_dev *pdev;
  194. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  195. return -EFAULT;
  196. if (cfg.flags) /* reserved for future extensions */
  197. return -EINVAL;
  198. /* Get ieee1588's dev information */
  199. pdev = adapter->ptp_pdev;
  200. switch (cfg.tx_type) {
  201. case HWTSTAMP_TX_OFF:
  202. adapter->hwts_tx_en = 0;
  203. break;
  204. case HWTSTAMP_TX_ON:
  205. adapter->hwts_tx_en = 1;
  206. break;
  207. default:
  208. return -ERANGE;
  209. }
  210. switch (cfg.rx_filter) {
  211. case HWTSTAMP_FILTER_NONE:
  212. adapter->hwts_rx_en = 0;
  213. break;
  214. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  215. adapter->hwts_rx_en = 0;
  216. pch_ch_control_write(pdev, (SLAVE_MODE | CAP_MODE0));
  217. break;
  218. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  219. adapter->hwts_rx_en = 1;
  220. pch_ch_control_write(pdev, (MASTER_MODE | CAP_MODE0));
  221. break;
  222. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  223. adapter->hwts_rx_en = 1;
  224. pch_ch_control_write(pdev, (V2_MODE | CAP_MODE2));
  225. break;
  226. default:
  227. return -ERANGE;
  228. }
  229. /* Clear out any old time stamps. */
  230. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  231. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  232. }
  233. #endif
  234. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  235. {
  236. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  237. }
  238. /**
  239. * pch_gbe_mac_read_mac_addr - Read MAC address
  240. * @hw: Pointer to the HW structure
  241. * Returns
  242. * 0: Successful.
  243. */
  244. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  245. {
  246. u32 adr1a, adr1b;
  247. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  248. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  249. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  250. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  251. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  252. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  253. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  254. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  255. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  256. return 0;
  257. }
  258. /**
  259. * pch_gbe_wait_clr_bit - Wait to clear a bit
  260. * @reg: Pointer of register
  261. * @busy: Busy bit
  262. */
  263. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  264. {
  265. u32 tmp;
  266. /* wait busy */
  267. tmp = 1000;
  268. while ((ioread32(reg) & bit) && --tmp)
  269. cpu_relax();
  270. if (!tmp)
  271. pr_err("Error: busy bit is not cleared\n");
  272. }
  273. /**
  274. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  275. * @reg: Pointer of register
  276. * @busy: Busy bit
  277. */
  278. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  279. {
  280. u32 tmp;
  281. int ret = -1;
  282. /* wait busy */
  283. tmp = 20;
  284. while ((ioread32(reg) & bit) && --tmp)
  285. udelay(5);
  286. if (!tmp)
  287. pr_err("Error: busy bit is not cleared\n");
  288. else
  289. ret = 0;
  290. return ret;
  291. }
  292. /**
  293. * pch_gbe_mac_mar_set - Set MAC address register
  294. * @hw: Pointer to the HW structure
  295. * @addr: Pointer to the MAC address
  296. * @index: MAC address array register
  297. */
  298. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  299. {
  300. u32 mar_low, mar_high, adrmask;
  301. pr_debug("index : 0x%x\n", index);
  302. /*
  303. * HW expects these in little endian so we reverse the byte order
  304. * from network order (big endian) to little endian
  305. */
  306. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  307. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  308. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  309. /* Stop the MAC Address of index. */
  310. adrmask = ioread32(&hw->reg->ADDR_MASK);
  311. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  312. /* wait busy */
  313. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  314. /* Set the MAC address to the MAC address 1A/1B register */
  315. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  316. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  317. /* Start the MAC address of index */
  318. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  319. /* wait busy */
  320. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  321. }
  322. /**
  323. * pch_gbe_mac_save_mac_addr_regs - Save MAC addresse registers
  324. * @hw: Pointer to the HW structure
  325. * @addr: Pointer to the MAC address
  326. * @index: MAC address array register
  327. */
  328. static void
  329. pch_gbe_mac_save_mac_addr_regs(struct pch_gbe_hw *hw,
  330. struct pch_gbe_regs_mac_adr *mac_adr, u32 index)
  331. {
  332. mac_adr->high = ioread32(&hw->reg->mac_adr[index].high);
  333. mac_adr->low = ioread32(&hw->reg->mac_adr[index].low);
  334. }
  335. /**
  336. * pch_gbe_mac_store_mac_addr_regs - Store MAC addresse registers
  337. * @hw: Pointer to the HW structure
  338. * @addr: Pointer to the MAC address
  339. * @index: MAC address array register
  340. */
  341. static void
  342. pch_gbe_mac_store_mac_addr_regs(struct pch_gbe_hw *hw,
  343. struct pch_gbe_regs_mac_adr *mac_adr, u32 index)
  344. {
  345. u32 adrmask;
  346. adrmask = ioread32(&hw->reg->ADDR_MASK);
  347. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  348. /* wait busy */
  349. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  350. /* Set the MAC address to the MAC address xA/xB register */
  351. iowrite32(mac_adr->high, &hw->reg->mac_adr[index].high);
  352. iowrite32(mac_adr->low, &hw->reg->mac_adr[index].low);
  353. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  354. /* wait busy */
  355. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  356. }
  357. #define MAC_ADDR_LIST_NUM 16
  358. /**
  359. * pch_gbe_mac_reset_hw - Reset hardware
  360. * @hw: Pointer to the HW structure
  361. */
  362. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  363. {
  364. struct pch_gbe_regs_mac_adr mac_addr_list[MAC_ADDR_LIST_NUM];
  365. int i;
  366. /* Read the MAC address. and store to the private data */
  367. pch_gbe_mac_read_mac_addr(hw);
  368. /* Read other MAC addresses */
  369. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  370. pch_gbe_mac_save_mac_addr_regs(hw, &mac_addr_list[i], i);
  371. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  372. #ifdef PCH_GBE_MAC_IFOP_RGMII
  373. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  374. #endif
  375. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  376. /* Setup the receive addresses */
  377. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  378. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  379. pch_gbe_mac_store_mac_addr_regs(hw, &mac_addr_list[i], i);
  380. return;
  381. }
  382. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  383. {
  384. struct pch_gbe_regs_mac_adr mac_addr_list[MAC_ADDR_LIST_NUM];
  385. int i;
  386. /* Read the MAC addresses. and store to the private data */
  387. pch_gbe_mac_read_mac_addr(hw);
  388. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  389. pch_gbe_mac_save_mac_addr_regs(hw, &mac_addr_list[i], i);
  390. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  391. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  392. /* Setup the MAC addresses */
  393. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  394. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  395. pch_gbe_mac_store_mac_addr_regs(hw, &mac_addr_list[i], i);
  396. return;
  397. }
  398. /**
  399. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  400. * @hw: Pointer to the HW structure
  401. * @mar_count: Receive address registers
  402. */
  403. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  404. {
  405. u32 i;
  406. /* Setup the receive address */
  407. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  408. /* Zero out the other receive addresses */
  409. for (i = 1; i < mar_count; i++) {
  410. iowrite32(0, &hw->reg->mac_adr[i].high);
  411. iowrite32(0, &hw->reg->mac_adr[i].low);
  412. }
  413. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  414. /* wait busy */
  415. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  416. }
  417. /**
  418. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  419. * @hw: Pointer to the HW structure
  420. * @mc_addr_list: Array of multicast addresses to program
  421. * @mc_addr_count: Number of multicast addresses to program
  422. * @mar_used_count: The first MAC Address register free to program
  423. * @mar_total_num: Total number of supported MAC Address Registers
  424. */
  425. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  426. u8 *mc_addr_list, u32 mc_addr_count,
  427. u32 mar_used_count, u32 mar_total_num)
  428. {
  429. u32 i, adrmask;
  430. /* Load the first set of multicast addresses into the exact
  431. * filters (RAR). If there are not enough to fill the RAR
  432. * array, clear the filters.
  433. */
  434. for (i = mar_used_count; i < mar_total_num; i++) {
  435. if (mc_addr_count) {
  436. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  437. mc_addr_count--;
  438. mc_addr_list += PCH_GBE_ETH_ALEN;
  439. } else {
  440. /* Clear MAC address mask */
  441. adrmask = ioread32(&hw->reg->ADDR_MASK);
  442. iowrite32((adrmask | (0x0001 << i)),
  443. &hw->reg->ADDR_MASK);
  444. /* wait busy */
  445. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  446. /* Clear MAC address */
  447. iowrite32(0, &hw->reg->mac_adr[i].high);
  448. iowrite32(0, &hw->reg->mac_adr[i].low);
  449. }
  450. }
  451. }
  452. /**
  453. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  454. * @hw: Pointer to the HW structure
  455. * Returns
  456. * 0: Successful.
  457. * Negative value: Failed.
  458. */
  459. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  460. {
  461. struct pch_gbe_mac_info *mac = &hw->mac;
  462. u32 rx_fctrl;
  463. pr_debug("mac->fc = %u\n", mac->fc);
  464. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  465. switch (mac->fc) {
  466. case PCH_GBE_FC_NONE:
  467. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  468. mac->tx_fc_enable = false;
  469. break;
  470. case PCH_GBE_FC_RX_PAUSE:
  471. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  472. mac->tx_fc_enable = false;
  473. break;
  474. case PCH_GBE_FC_TX_PAUSE:
  475. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  476. mac->tx_fc_enable = true;
  477. break;
  478. case PCH_GBE_FC_FULL:
  479. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  480. mac->tx_fc_enable = true;
  481. break;
  482. default:
  483. pr_err("Flow control param set incorrectly\n");
  484. return -EINVAL;
  485. }
  486. if (mac->link_duplex == DUPLEX_HALF)
  487. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  488. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  489. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  490. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  491. return 0;
  492. }
  493. /**
  494. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  495. * @hw: Pointer to the HW structure
  496. * @wu_evt: Wake up event
  497. */
  498. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  499. {
  500. u32 addr_mask;
  501. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  502. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  503. if (wu_evt) {
  504. /* Set Wake-On-Lan address mask */
  505. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  506. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  507. /* wait busy */
  508. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  509. iowrite32(0, &hw->reg->WOL_ST);
  510. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  511. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  512. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  513. } else {
  514. iowrite32(0, &hw->reg->WOL_CTRL);
  515. iowrite32(0, &hw->reg->WOL_ST);
  516. }
  517. return;
  518. }
  519. /**
  520. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  521. * @hw: Pointer to the HW structure
  522. * @addr: Address of PHY
  523. * @dir: Operetion. (Write or Read)
  524. * @reg: Access register of PHY
  525. * @data: Write data.
  526. *
  527. * Returns: Read date.
  528. */
  529. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  530. u16 data)
  531. {
  532. u32 data_out = 0;
  533. unsigned int i;
  534. unsigned long flags;
  535. spin_lock_irqsave(&hw->miim_lock, flags);
  536. for (i = 100; i; --i) {
  537. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  538. break;
  539. udelay(20);
  540. }
  541. if (i == 0) {
  542. pr_err("pch-gbe.miim won't go Ready\n");
  543. spin_unlock_irqrestore(&hw->miim_lock, flags);
  544. return 0; /* No way to indicate timeout error */
  545. }
  546. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  547. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  548. dir | data), &hw->reg->MIIM);
  549. for (i = 0; i < 100; i++) {
  550. udelay(20);
  551. data_out = ioread32(&hw->reg->MIIM);
  552. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  553. break;
  554. }
  555. spin_unlock_irqrestore(&hw->miim_lock, flags);
  556. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  557. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  558. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  559. return (u16) data_out;
  560. }
  561. /**
  562. * pch_gbe_mac_set_pause_packet - Set pause packet
  563. * @hw: Pointer to the HW structure
  564. */
  565. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  566. {
  567. unsigned long tmp2, tmp3;
  568. /* Set Pause packet */
  569. tmp2 = hw->mac.addr[1];
  570. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  571. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  572. tmp3 = hw->mac.addr[5];
  573. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  574. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  575. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  576. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  577. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  578. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  579. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  580. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  581. /* Transmit Pause Packet */
  582. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  583. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  584. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  585. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  586. ioread32(&hw->reg->PAUSE_PKT5));
  587. return;
  588. }
  589. /**
  590. * pch_gbe_alloc_queues - Allocate memory for all rings
  591. * @adapter: Board private structure to initialize
  592. * Returns
  593. * 0: Successfully
  594. * Negative value: Failed
  595. */
  596. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  597. {
  598. int size;
  599. size = (int)sizeof(struct pch_gbe_tx_ring);
  600. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  601. if (!adapter->tx_ring)
  602. return -ENOMEM;
  603. size = (int)sizeof(struct pch_gbe_rx_ring);
  604. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  605. if (!adapter->rx_ring) {
  606. kfree(adapter->tx_ring);
  607. return -ENOMEM;
  608. }
  609. return 0;
  610. }
  611. /**
  612. * pch_gbe_init_stats - Initialize status
  613. * @adapter: Board private structure to initialize
  614. */
  615. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  616. {
  617. memset(&adapter->stats, 0, sizeof(adapter->stats));
  618. return;
  619. }
  620. /**
  621. * pch_gbe_init_phy - Initialize PHY
  622. * @adapter: Board private structure to initialize
  623. * Returns
  624. * 0: Successfully
  625. * Negative value: Failed
  626. */
  627. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  628. {
  629. struct net_device *netdev = adapter->netdev;
  630. u32 addr;
  631. u16 bmcr, stat;
  632. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  633. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  634. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  635. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  636. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  637. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  638. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  639. break;
  640. }
  641. adapter->hw.phy.addr = adapter->mii.phy_id;
  642. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  643. if (addr == 32)
  644. return -EAGAIN;
  645. /* Selected the phy and isolate the rest */
  646. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  647. if (addr != adapter->mii.phy_id) {
  648. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  649. BMCR_ISOLATE);
  650. } else {
  651. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  652. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  653. bmcr & ~BMCR_ISOLATE);
  654. }
  655. }
  656. /* MII setup */
  657. adapter->mii.phy_id_mask = 0x1F;
  658. adapter->mii.reg_num_mask = 0x1F;
  659. adapter->mii.dev = adapter->netdev;
  660. adapter->mii.mdio_read = pch_gbe_mdio_read;
  661. adapter->mii.mdio_write = pch_gbe_mdio_write;
  662. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  663. return 0;
  664. }
  665. /**
  666. * pch_gbe_mdio_read - The read function for mii
  667. * @netdev: Network interface device structure
  668. * @addr: Phy ID
  669. * @reg: Access location
  670. * Returns
  671. * 0: Successfully
  672. * Negative value: Failed
  673. */
  674. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  675. {
  676. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  677. struct pch_gbe_hw *hw = &adapter->hw;
  678. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  679. (u16) 0);
  680. }
  681. /**
  682. * pch_gbe_mdio_write - The write function for mii
  683. * @netdev: Network interface device structure
  684. * @addr: Phy ID (not used)
  685. * @reg: Access location
  686. * @data: Write data
  687. */
  688. static void pch_gbe_mdio_write(struct net_device *netdev,
  689. int addr, int reg, int data)
  690. {
  691. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  692. struct pch_gbe_hw *hw = &adapter->hw;
  693. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  694. }
  695. /**
  696. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  697. * @work: Pointer of board private structure
  698. */
  699. static void pch_gbe_reset_task(struct work_struct *work)
  700. {
  701. struct pch_gbe_adapter *adapter;
  702. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  703. rtnl_lock();
  704. pch_gbe_reinit_locked(adapter);
  705. rtnl_unlock();
  706. }
  707. /**
  708. * pch_gbe_reinit_locked- Re-initialization
  709. * @adapter: Board private structure
  710. */
  711. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  712. {
  713. pch_gbe_down(adapter);
  714. pch_gbe_up(adapter);
  715. }
  716. /**
  717. * pch_gbe_reset - Reset GbE
  718. * @adapter: Board private structure
  719. */
  720. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  721. {
  722. pch_gbe_mac_reset_hw(&adapter->hw);
  723. /* Setup the receive address. */
  724. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  725. if (pch_gbe_hal_init_hw(&adapter->hw))
  726. pr_err("Hardware Error\n");
  727. }
  728. /**
  729. * pch_gbe_free_irq - Free an interrupt
  730. * @adapter: Board private structure
  731. */
  732. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  733. {
  734. struct net_device *netdev = adapter->netdev;
  735. free_irq(adapter->pdev->irq, netdev);
  736. if (adapter->have_msi) {
  737. pci_disable_msi(adapter->pdev);
  738. pr_debug("call pci_disable_msi\n");
  739. }
  740. }
  741. /**
  742. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  743. * @adapter: Board private structure
  744. */
  745. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  746. {
  747. struct pch_gbe_hw *hw = &adapter->hw;
  748. atomic_inc(&adapter->irq_sem);
  749. iowrite32(0, &hw->reg->INT_EN);
  750. ioread32(&hw->reg->INT_ST);
  751. synchronize_irq(adapter->pdev->irq);
  752. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  753. }
  754. /**
  755. * pch_gbe_irq_enable - Enable default interrupt generation settings
  756. * @adapter: Board private structure
  757. */
  758. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  759. {
  760. struct pch_gbe_hw *hw = &adapter->hw;
  761. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  762. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  763. ioread32(&hw->reg->INT_ST);
  764. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  765. }
  766. /**
  767. * pch_gbe_setup_tctl - configure the Transmit control registers
  768. * @adapter: Board private structure
  769. */
  770. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  771. {
  772. struct pch_gbe_hw *hw = &adapter->hw;
  773. u32 tx_mode, tcpip;
  774. tx_mode = PCH_GBE_TM_LONG_PKT |
  775. PCH_GBE_TM_ST_AND_FD |
  776. PCH_GBE_TM_SHORT_PKT |
  777. PCH_GBE_TM_TH_TX_STRT_8 |
  778. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  779. iowrite32(tx_mode, &hw->reg->TX_MODE);
  780. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  781. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  782. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  783. return;
  784. }
  785. /**
  786. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  787. * @adapter: Board private structure
  788. */
  789. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  790. {
  791. struct pch_gbe_hw *hw = &adapter->hw;
  792. u32 tdba, tdlen, dctrl;
  793. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  794. (unsigned long long)adapter->tx_ring->dma,
  795. adapter->tx_ring->size);
  796. /* Setup the HW Tx Head and Tail descriptor pointers */
  797. tdba = adapter->tx_ring->dma;
  798. tdlen = adapter->tx_ring->size - 0x10;
  799. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  800. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  801. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  802. /* Enables Transmission DMA */
  803. dctrl = ioread32(&hw->reg->DMA_CTRL);
  804. dctrl |= PCH_GBE_TX_DMA_EN;
  805. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  806. }
  807. /**
  808. * pch_gbe_setup_rctl - Configure the receive control registers
  809. * @adapter: Board private structure
  810. */
  811. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  812. {
  813. struct pch_gbe_hw *hw = &adapter->hw;
  814. u32 rx_mode, tcpip;
  815. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  816. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  817. iowrite32(rx_mode, &hw->reg->RX_MODE);
  818. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  819. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  820. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  821. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  822. return;
  823. }
  824. /**
  825. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  826. * @adapter: Board private structure
  827. */
  828. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  829. {
  830. struct pch_gbe_hw *hw = &adapter->hw;
  831. u32 rdba, rdlen, rctl, rxdma;
  832. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  833. (unsigned long long)adapter->rx_ring->dma,
  834. adapter->rx_ring->size);
  835. pch_gbe_mac_force_mac_fc(hw);
  836. /* Disables Receive MAC */
  837. rctl = ioread32(&hw->reg->MAC_RX_EN);
  838. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  839. /* Disables Receive DMA */
  840. rxdma = ioread32(&hw->reg->DMA_CTRL);
  841. rxdma &= ~PCH_GBE_RX_DMA_EN;
  842. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  843. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  844. ioread32(&hw->reg->MAC_RX_EN),
  845. ioread32(&hw->reg->DMA_CTRL));
  846. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  847. * the Base and Length of the Rx Descriptor Ring */
  848. rdba = adapter->rx_ring->dma;
  849. rdlen = adapter->rx_ring->size - 0x10;
  850. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  851. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  852. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  853. }
  854. /**
  855. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  856. * @adapter: Board private structure
  857. * @buffer_info: Buffer information structure
  858. */
  859. static void pch_gbe_unmap_and_free_tx_resource(
  860. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  861. {
  862. if (buffer_info->mapped) {
  863. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  864. buffer_info->length, DMA_TO_DEVICE);
  865. buffer_info->mapped = false;
  866. }
  867. if (buffer_info->skb) {
  868. dev_kfree_skb_any(buffer_info->skb);
  869. buffer_info->skb = NULL;
  870. }
  871. }
  872. /**
  873. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  874. * @adapter: Board private structure
  875. * @buffer_info: Buffer information structure
  876. */
  877. static void pch_gbe_unmap_and_free_rx_resource(
  878. struct pch_gbe_adapter *adapter,
  879. struct pch_gbe_buffer *buffer_info)
  880. {
  881. if (buffer_info->mapped) {
  882. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  883. buffer_info->length, DMA_FROM_DEVICE);
  884. buffer_info->mapped = false;
  885. }
  886. if (buffer_info->skb) {
  887. dev_kfree_skb_any(buffer_info->skb);
  888. buffer_info->skb = NULL;
  889. }
  890. }
  891. /**
  892. * pch_gbe_clean_tx_ring - Free Tx Buffers
  893. * @adapter: Board private structure
  894. * @tx_ring: Ring to be cleaned
  895. */
  896. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  897. struct pch_gbe_tx_ring *tx_ring)
  898. {
  899. struct pch_gbe_hw *hw = &adapter->hw;
  900. struct pch_gbe_buffer *buffer_info;
  901. unsigned long size;
  902. unsigned int i;
  903. /* Free all the Tx ring sk_buffs */
  904. for (i = 0; i < tx_ring->count; i++) {
  905. buffer_info = &tx_ring->buffer_info[i];
  906. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  907. }
  908. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  909. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  910. memset(tx_ring->buffer_info, 0, size);
  911. /* Zero out the descriptor ring */
  912. memset(tx_ring->desc, 0, tx_ring->size);
  913. tx_ring->next_to_use = 0;
  914. tx_ring->next_to_clean = 0;
  915. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  916. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  917. }
  918. /**
  919. * pch_gbe_clean_rx_ring - Free Rx Buffers
  920. * @adapter: Board private structure
  921. * @rx_ring: Ring to free buffers from
  922. */
  923. static void
  924. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  925. struct pch_gbe_rx_ring *rx_ring)
  926. {
  927. struct pch_gbe_hw *hw = &adapter->hw;
  928. struct pch_gbe_buffer *buffer_info;
  929. unsigned long size;
  930. unsigned int i;
  931. /* Free all the Rx ring sk_buffs */
  932. for (i = 0; i < rx_ring->count; i++) {
  933. buffer_info = &rx_ring->buffer_info[i];
  934. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  935. }
  936. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  937. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  938. memset(rx_ring->buffer_info, 0, size);
  939. /* Zero out the descriptor ring */
  940. memset(rx_ring->desc, 0, rx_ring->size);
  941. rx_ring->next_to_clean = 0;
  942. rx_ring->next_to_use = 0;
  943. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  944. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  945. }
  946. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  947. u16 duplex)
  948. {
  949. struct pch_gbe_hw *hw = &adapter->hw;
  950. unsigned long rgmii = 0;
  951. /* Set the RGMII control. */
  952. #ifdef PCH_GBE_MAC_IFOP_RGMII
  953. switch (speed) {
  954. case SPEED_10:
  955. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  956. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  957. break;
  958. case SPEED_100:
  959. rgmii = (PCH_GBE_RGMII_RATE_25M |
  960. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  961. break;
  962. case SPEED_1000:
  963. rgmii = (PCH_GBE_RGMII_RATE_125M |
  964. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  965. break;
  966. }
  967. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  968. #else /* GMII */
  969. rgmii = 0;
  970. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  971. #endif
  972. }
  973. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  974. u16 duplex)
  975. {
  976. struct net_device *netdev = adapter->netdev;
  977. struct pch_gbe_hw *hw = &adapter->hw;
  978. unsigned long mode = 0;
  979. /* Set the communication mode */
  980. switch (speed) {
  981. case SPEED_10:
  982. mode = PCH_GBE_MODE_MII_ETHER;
  983. netdev->tx_queue_len = 10;
  984. break;
  985. case SPEED_100:
  986. mode = PCH_GBE_MODE_MII_ETHER;
  987. netdev->tx_queue_len = 100;
  988. break;
  989. case SPEED_1000:
  990. mode = PCH_GBE_MODE_GMII_ETHER;
  991. break;
  992. }
  993. if (duplex == DUPLEX_FULL)
  994. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  995. else
  996. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  997. iowrite32(mode, &hw->reg->MODE);
  998. }
  999. /**
  1000. * pch_gbe_watchdog - Watchdog process
  1001. * @data: Board private structure
  1002. */
  1003. static void pch_gbe_watchdog(unsigned long data)
  1004. {
  1005. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  1006. struct net_device *netdev = adapter->netdev;
  1007. struct pch_gbe_hw *hw = &adapter->hw;
  1008. pr_debug("right now = %ld\n", jiffies);
  1009. pch_gbe_update_stats(adapter);
  1010. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  1011. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  1012. netdev->tx_queue_len = adapter->tx_queue_len;
  1013. /* mii library handles link maintenance tasks */
  1014. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  1015. pr_err("ethtool get setting Error\n");
  1016. mod_timer(&adapter->watchdog_timer,
  1017. round_jiffies(jiffies +
  1018. PCH_GBE_WATCHDOG_PERIOD));
  1019. return;
  1020. }
  1021. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  1022. hw->mac.link_duplex = cmd.duplex;
  1023. /* Set the RGMII control. */
  1024. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1025. hw->mac.link_duplex);
  1026. /* Set the communication mode */
  1027. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1028. hw->mac.link_duplex);
  1029. netdev_dbg(netdev,
  1030. "Link is Up %d Mbps %s-Duplex\n",
  1031. hw->mac.link_speed,
  1032. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  1033. netif_carrier_on(netdev);
  1034. netif_wake_queue(netdev);
  1035. } else if ((!mii_link_ok(&adapter->mii)) &&
  1036. (netif_carrier_ok(netdev))) {
  1037. netdev_dbg(netdev, "NIC Link is Down\n");
  1038. hw->mac.link_speed = SPEED_10;
  1039. hw->mac.link_duplex = DUPLEX_HALF;
  1040. netif_carrier_off(netdev);
  1041. netif_stop_queue(netdev);
  1042. }
  1043. mod_timer(&adapter->watchdog_timer,
  1044. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  1045. }
  1046. /**
  1047. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1048. * @adapter: Board private structure
  1049. * @tx_ring: Tx descriptor ring structure
  1050. * @skb: Sockt buffer structure
  1051. */
  1052. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1053. struct pch_gbe_tx_ring *tx_ring,
  1054. struct sk_buff *skb)
  1055. {
  1056. struct pch_gbe_hw *hw = &adapter->hw;
  1057. struct pch_gbe_tx_desc *tx_desc;
  1058. struct pch_gbe_buffer *buffer_info;
  1059. struct sk_buff *tmp_skb;
  1060. unsigned int frame_ctrl;
  1061. unsigned int ring_num;
  1062. unsigned long flags;
  1063. /*-- Set frame control --*/
  1064. frame_ctrl = 0;
  1065. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1066. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1067. if (skb->ip_summed == CHECKSUM_NONE)
  1068. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1069. /* Performs checksum processing */
  1070. /*
  1071. * It is because the hardware accelerator does not support a checksum,
  1072. * when the received data size is less than 64 bytes.
  1073. */
  1074. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1075. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1076. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1077. if (skb->protocol == htons(ETH_P_IP)) {
  1078. struct iphdr *iph = ip_hdr(skb);
  1079. unsigned int offset;
  1080. iph->check = 0;
  1081. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  1082. offset = skb_transport_offset(skb);
  1083. if (iph->protocol == IPPROTO_TCP) {
  1084. skb->csum = 0;
  1085. tcp_hdr(skb)->check = 0;
  1086. skb->csum = skb_checksum(skb, offset,
  1087. skb->len - offset, 0);
  1088. tcp_hdr(skb)->check =
  1089. csum_tcpudp_magic(iph->saddr,
  1090. iph->daddr,
  1091. skb->len - offset,
  1092. IPPROTO_TCP,
  1093. skb->csum);
  1094. } else if (iph->protocol == IPPROTO_UDP) {
  1095. skb->csum = 0;
  1096. udp_hdr(skb)->check = 0;
  1097. skb->csum =
  1098. skb_checksum(skb, offset,
  1099. skb->len - offset, 0);
  1100. udp_hdr(skb)->check =
  1101. csum_tcpudp_magic(iph->saddr,
  1102. iph->daddr,
  1103. skb->len - offset,
  1104. IPPROTO_UDP,
  1105. skb->csum);
  1106. }
  1107. }
  1108. }
  1109. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  1110. ring_num = tx_ring->next_to_use;
  1111. if (unlikely((ring_num + 1) == tx_ring->count))
  1112. tx_ring->next_to_use = 0;
  1113. else
  1114. tx_ring->next_to_use = ring_num + 1;
  1115. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1116. buffer_info = &tx_ring->buffer_info[ring_num];
  1117. tmp_skb = buffer_info->skb;
  1118. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1119. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1120. tmp_skb->data[ETH_HLEN] = 0x00;
  1121. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1122. tmp_skb->len = skb->len;
  1123. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1124. (skb->len - ETH_HLEN));
  1125. /*-- Set Buffer information --*/
  1126. buffer_info->length = tmp_skb->len;
  1127. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1128. buffer_info->length,
  1129. DMA_TO_DEVICE);
  1130. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1131. pr_err("TX DMA map failed\n");
  1132. buffer_info->dma = 0;
  1133. buffer_info->time_stamp = 0;
  1134. tx_ring->next_to_use = ring_num;
  1135. return;
  1136. }
  1137. buffer_info->mapped = true;
  1138. buffer_info->time_stamp = jiffies;
  1139. /*-- Set Tx descriptor --*/
  1140. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1141. tx_desc->buffer_addr = (buffer_info->dma);
  1142. tx_desc->length = (tmp_skb->len);
  1143. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1144. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1145. tx_desc->gbec_status = (DSC_INIT16);
  1146. if (unlikely(++ring_num == tx_ring->count))
  1147. ring_num = 0;
  1148. /* Update software pointer of TX descriptor */
  1149. iowrite32(tx_ring->dma +
  1150. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1151. &hw->reg->TX_DSC_SW_P);
  1152. #ifdef CONFIG_PCH_PTP
  1153. pch_tx_timestamp(adapter, skb);
  1154. #endif
  1155. dev_kfree_skb_any(skb);
  1156. }
  1157. /**
  1158. * pch_gbe_update_stats - Update the board statistics counters
  1159. * @adapter: Board private structure
  1160. */
  1161. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1162. {
  1163. struct net_device *netdev = adapter->netdev;
  1164. struct pci_dev *pdev = adapter->pdev;
  1165. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1166. unsigned long flags;
  1167. /*
  1168. * Prevent stats update while adapter is being reset, or if the pci
  1169. * connection is down.
  1170. */
  1171. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1172. return;
  1173. spin_lock_irqsave(&adapter->stats_lock, flags);
  1174. /* Update device status "adapter->stats" */
  1175. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1176. stats->tx_errors = stats->tx_length_errors +
  1177. stats->tx_aborted_errors +
  1178. stats->tx_carrier_errors + stats->tx_timeout_count;
  1179. /* Update network device status "adapter->net_stats" */
  1180. netdev->stats.rx_packets = stats->rx_packets;
  1181. netdev->stats.rx_bytes = stats->rx_bytes;
  1182. netdev->stats.rx_dropped = stats->rx_dropped;
  1183. netdev->stats.tx_packets = stats->tx_packets;
  1184. netdev->stats.tx_bytes = stats->tx_bytes;
  1185. netdev->stats.tx_dropped = stats->tx_dropped;
  1186. /* Fill out the OS statistics structure */
  1187. netdev->stats.multicast = stats->multicast;
  1188. netdev->stats.collisions = stats->collisions;
  1189. /* Rx Errors */
  1190. netdev->stats.rx_errors = stats->rx_errors;
  1191. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1192. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1193. /* Tx Errors */
  1194. netdev->stats.tx_errors = stats->tx_errors;
  1195. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1196. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1197. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1198. }
  1199. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1200. {
  1201. struct pch_gbe_hw *hw = &adapter->hw;
  1202. u32 rxdma;
  1203. u16 value;
  1204. int ret;
  1205. /* Disable Receive DMA */
  1206. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1207. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1208. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1209. /* Wait Rx DMA BUS is IDLE */
  1210. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1211. if (ret) {
  1212. /* Disable Bus master */
  1213. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1214. value &= ~PCI_COMMAND_MASTER;
  1215. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1216. /* Stop Receive */
  1217. pch_gbe_mac_reset_rx(hw);
  1218. /* Enable Bus master */
  1219. value |= PCI_COMMAND_MASTER;
  1220. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1221. } else {
  1222. /* Stop Receive */
  1223. pch_gbe_mac_reset_rx(hw);
  1224. }
  1225. }
  1226. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1227. {
  1228. u32 rxdma;
  1229. /* Enables Receive DMA */
  1230. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1231. rxdma |= PCH_GBE_RX_DMA_EN;
  1232. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1233. /* Enables Receive */
  1234. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1235. return;
  1236. }
  1237. /**
  1238. * pch_gbe_intr - Interrupt Handler
  1239. * @irq: Interrupt number
  1240. * @data: Pointer to a network interface device structure
  1241. * Returns
  1242. * - IRQ_HANDLED: Our interrupt
  1243. * - IRQ_NONE: Not our interrupt
  1244. */
  1245. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1246. {
  1247. struct net_device *netdev = data;
  1248. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1249. struct pch_gbe_hw *hw = &adapter->hw;
  1250. u32 int_st;
  1251. u32 int_en;
  1252. /* Check request status */
  1253. int_st = ioread32(&hw->reg->INT_ST);
  1254. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1255. /* When request status is no interruption factor */
  1256. if (unlikely(!int_st))
  1257. return IRQ_NONE; /* Not our interrupt. End processing. */
  1258. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1259. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1260. adapter->stats.intr_rx_frame_err_count++;
  1261. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1262. if (!adapter->rx_stop_flag) {
  1263. adapter->stats.intr_rx_fifo_err_count++;
  1264. pr_debug("Rx fifo over run\n");
  1265. adapter->rx_stop_flag = true;
  1266. int_en = ioread32(&hw->reg->INT_EN);
  1267. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1268. &hw->reg->INT_EN);
  1269. pch_gbe_stop_receive(adapter);
  1270. int_st |= ioread32(&hw->reg->INT_ST);
  1271. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1272. }
  1273. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1274. adapter->stats.intr_rx_dma_err_count++;
  1275. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1276. adapter->stats.intr_tx_fifo_err_count++;
  1277. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1278. adapter->stats.intr_tx_dma_err_count++;
  1279. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1280. adapter->stats.intr_tcpip_err_count++;
  1281. /* When Rx descriptor is empty */
  1282. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1283. adapter->stats.intr_rx_dsc_empty_count++;
  1284. pr_debug("Rx descriptor is empty\n");
  1285. int_en = ioread32(&hw->reg->INT_EN);
  1286. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1287. if (hw->mac.tx_fc_enable) {
  1288. /* Set Pause packet */
  1289. pch_gbe_mac_set_pause_packet(hw);
  1290. }
  1291. }
  1292. /* When request status is Receive interruption */
  1293. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1294. (adapter->rx_stop_flag)) {
  1295. if (likely(napi_schedule_prep(&adapter->napi))) {
  1296. /* Enable only Rx Descriptor empty */
  1297. atomic_inc(&adapter->irq_sem);
  1298. int_en = ioread32(&hw->reg->INT_EN);
  1299. int_en &=
  1300. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1301. iowrite32(int_en, &hw->reg->INT_EN);
  1302. /* Start polling for NAPI */
  1303. __napi_schedule(&adapter->napi);
  1304. }
  1305. }
  1306. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1307. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1308. return IRQ_HANDLED;
  1309. }
  1310. /**
  1311. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1312. * @adapter: Board private structure
  1313. * @rx_ring: Rx descriptor ring
  1314. * @cleaned_count: Cleaned count
  1315. */
  1316. static void
  1317. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1318. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1319. {
  1320. struct net_device *netdev = adapter->netdev;
  1321. struct pci_dev *pdev = adapter->pdev;
  1322. struct pch_gbe_hw *hw = &adapter->hw;
  1323. struct pch_gbe_rx_desc *rx_desc;
  1324. struct pch_gbe_buffer *buffer_info;
  1325. struct sk_buff *skb;
  1326. unsigned int i;
  1327. unsigned int bufsz;
  1328. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1329. i = rx_ring->next_to_use;
  1330. while ((cleaned_count--)) {
  1331. buffer_info = &rx_ring->buffer_info[i];
  1332. skb = netdev_alloc_skb(netdev, bufsz);
  1333. if (unlikely(!skb)) {
  1334. /* Better luck next round */
  1335. adapter->stats.rx_alloc_buff_failed++;
  1336. break;
  1337. }
  1338. /* align */
  1339. skb_reserve(skb, NET_IP_ALIGN);
  1340. buffer_info->skb = skb;
  1341. buffer_info->dma = dma_map_single(&pdev->dev,
  1342. buffer_info->rx_buffer,
  1343. buffer_info->length,
  1344. DMA_FROM_DEVICE);
  1345. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1346. dev_kfree_skb(skb);
  1347. buffer_info->skb = NULL;
  1348. buffer_info->dma = 0;
  1349. adapter->stats.rx_alloc_buff_failed++;
  1350. break; /* while !buffer_info->skb */
  1351. }
  1352. buffer_info->mapped = true;
  1353. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1354. rx_desc->buffer_addr = (buffer_info->dma);
  1355. rx_desc->gbec_status = DSC_INIT16;
  1356. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1357. i, (unsigned long long)buffer_info->dma,
  1358. buffer_info->length);
  1359. if (unlikely(++i == rx_ring->count))
  1360. i = 0;
  1361. }
  1362. if (likely(rx_ring->next_to_use != i)) {
  1363. rx_ring->next_to_use = i;
  1364. if (unlikely(i-- == 0))
  1365. i = (rx_ring->count - 1);
  1366. iowrite32(rx_ring->dma +
  1367. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1368. &hw->reg->RX_DSC_SW_P);
  1369. }
  1370. return;
  1371. }
  1372. static int
  1373. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1374. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1375. {
  1376. struct pci_dev *pdev = adapter->pdev;
  1377. struct pch_gbe_buffer *buffer_info;
  1378. unsigned int i;
  1379. unsigned int bufsz;
  1380. unsigned int size;
  1381. bufsz = adapter->rx_buffer_len;
  1382. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1383. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1384. &rx_ring->rx_buff_pool_logic,
  1385. GFP_KERNEL);
  1386. if (!rx_ring->rx_buff_pool) {
  1387. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1388. return -ENOMEM;
  1389. }
  1390. memset(rx_ring->rx_buff_pool, 0, size);
  1391. rx_ring->rx_buff_pool_size = size;
  1392. for (i = 0; i < rx_ring->count; i++) {
  1393. buffer_info = &rx_ring->buffer_info[i];
  1394. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1395. buffer_info->length = bufsz;
  1396. }
  1397. return 0;
  1398. }
  1399. /**
  1400. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1401. * @adapter: Board private structure
  1402. * @tx_ring: Tx descriptor ring
  1403. */
  1404. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1405. struct pch_gbe_tx_ring *tx_ring)
  1406. {
  1407. struct pch_gbe_buffer *buffer_info;
  1408. struct sk_buff *skb;
  1409. unsigned int i;
  1410. unsigned int bufsz;
  1411. struct pch_gbe_tx_desc *tx_desc;
  1412. bufsz =
  1413. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1414. for (i = 0; i < tx_ring->count; i++) {
  1415. buffer_info = &tx_ring->buffer_info[i];
  1416. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1417. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1418. buffer_info->skb = skb;
  1419. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1420. tx_desc->gbec_status = (DSC_INIT16);
  1421. }
  1422. return;
  1423. }
  1424. /**
  1425. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1426. * @adapter: Board private structure
  1427. * @tx_ring: Tx descriptor ring
  1428. * Returns
  1429. * true: Cleaned the descriptor
  1430. * false: Not cleaned the descriptor
  1431. */
  1432. static bool
  1433. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1434. struct pch_gbe_tx_ring *tx_ring)
  1435. {
  1436. struct pch_gbe_tx_desc *tx_desc;
  1437. struct pch_gbe_buffer *buffer_info;
  1438. struct sk_buff *skb;
  1439. unsigned int i;
  1440. unsigned int cleaned_count = 0;
  1441. bool cleaned = true;
  1442. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1443. i = tx_ring->next_to_clean;
  1444. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1445. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1446. tx_desc->gbec_status, tx_desc->dma_status);
  1447. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1448. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1449. buffer_info = &tx_ring->buffer_info[i];
  1450. skb = buffer_info->skb;
  1451. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1452. adapter->stats.tx_aborted_errors++;
  1453. pr_err("Transfer Abort Error\n");
  1454. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1455. ) {
  1456. adapter->stats.tx_carrier_errors++;
  1457. pr_err("Transfer Carrier Sense Error\n");
  1458. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1459. ) {
  1460. adapter->stats.tx_aborted_errors++;
  1461. pr_err("Transfer Collision Abort Error\n");
  1462. } else if ((tx_desc->gbec_status &
  1463. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1464. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1465. adapter->stats.collisions++;
  1466. adapter->stats.tx_packets++;
  1467. adapter->stats.tx_bytes += skb->len;
  1468. pr_debug("Transfer Collision\n");
  1469. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1470. ) {
  1471. adapter->stats.tx_packets++;
  1472. adapter->stats.tx_bytes += skb->len;
  1473. }
  1474. if (buffer_info->mapped) {
  1475. pr_debug("unmap buffer_info->dma : %d\n", i);
  1476. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1477. buffer_info->length, DMA_TO_DEVICE);
  1478. buffer_info->mapped = false;
  1479. }
  1480. if (buffer_info->skb) {
  1481. pr_debug("trim buffer_info->skb : %d\n", i);
  1482. skb_trim(buffer_info->skb, 0);
  1483. }
  1484. tx_desc->gbec_status = DSC_INIT16;
  1485. if (unlikely(++i == tx_ring->count))
  1486. i = 0;
  1487. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1488. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1489. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1490. cleaned = false;
  1491. break;
  1492. }
  1493. }
  1494. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1495. cleaned_count);
  1496. /* Recover from running out of Tx resources in xmit_frame */
  1497. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1498. netif_wake_queue(adapter->netdev);
  1499. adapter->stats.tx_restart_count++;
  1500. pr_debug("Tx wake queue\n");
  1501. }
  1502. spin_lock(&adapter->tx_queue_lock);
  1503. tx_ring->next_to_clean = i;
  1504. spin_unlock(&adapter->tx_queue_lock);
  1505. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1506. return cleaned;
  1507. }
  1508. /**
  1509. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1510. * @adapter: Board private structure
  1511. * @rx_ring: Rx descriptor ring
  1512. * @work_done: Completed count
  1513. * @work_to_do: Request count
  1514. * Returns
  1515. * true: Cleaned the descriptor
  1516. * false: Not cleaned the descriptor
  1517. */
  1518. static bool
  1519. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1520. struct pch_gbe_rx_ring *rx_ring,
  1521. int *work_done, int work_to_do)
  1522. {
  1523. struct net_device *netdev = adapter->netdev;
  1524. struct pci_dev *pdev = adapter->pdev;
  1525. struct pch_gbe_buffer *buffer_info;
  1526. struct pch_gbe_rx_desc *rx_desc;
  1527. u32 length;
  1528. unsigned int i;
  1529. unsigned int cleaned_count = 0;
  1530. bool cleaned = false;
  1531. struct sk_buff *skb;
  1532. u8 dma_status;
  1533. u16 gbec_status;
  1534. u32 tcp_ip_status;
  1535. i = rx_ring->next_to_clean;
  1536. while (*work_done < work_to_do) {
  1537. /* Check Rx descriptor status */
  1538. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1539. if (rx_desc->gbec_status == DSC_INIT16)
  1540. break;
  1541. cleaned = true;
  1542. cleaned_count++;
  1543. dma_status = rx_desc->dma_status;
  1544. gbec_status = rx_desc->gbec_status;
  1545. tcp_ip_status = rx_desc->tcp_ip_status;
  1546. rx_desc->gbec_status = DSC_INIT16;
  1547. buffer_info = &rx_ring->buffer_info[i];
  1548. skb = buffer_info->skb;
  1549. buffer_info->skb = NULL;
  1550. /* unmap dma */
  1551. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1552. buffer_info->length, DMA_FROM_DEVICE);
  1553. buffer_info->mapped = false;
  1554. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1555. "TCP:0x%08x] BufInf = 0x%p\n",
  1556. i, dma_status, gbec_status, tcp_ip_status,
  1557. buffer_info);
  1558. /* Error check */
  1559. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1560. adapter->stats.rx_frame_errors++;
  1561. pr_err("Receive Not Octal Error\n");
  1562. } else if (unlikely(gbec_status &
  1563. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1564. adapter->stats.rx_frame_errors++;
  1565. pr_err("Receive Nibble Error\n");
  1566. } else if (unlikely(gbec_status &
  1567. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1568. adapter->stats.rx_crc_errors++;
  1569. pr_err("Receive CRC Error\n");
  1570. } else {
  1571. /* get receive length */
  1572. /* length convert[-3], length includes FCS length */
  1573. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1574. if (rx_desc->rx_words_eob & 0x02)
  1575. length = length - 4;
  1576. /*
  1577. * buffer_info->rx_buffer: [Header:14][payload]
  1578. * skb->data: [Reserve:2][Header:14][payload]
  1579. */
  1580. memcpy(skb->data, buffer_info->rx_buffer, length);
  1581. /* update status of driver */
  1582. adapter->stats.rx_bytes += length;
  1583. adapter->stats.rx_packets++;
  1584. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1585. adapter->stats.multicast++;
  1586. /* Write meta date of skb */
  1587. skb_put(skb, length);
  1588. #ifdef CONFIG_PCH_PTP
  1589. pch_rx_timestamp(adapter, skb);
  1590. #endif
  1591. skb->protocol = eth_type_trans(skb, netdev);
  1592. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1593. skb->ip_summed = CHECKSUM_NONE;
  1594. else
  1595. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1596. napi_gro_receive(&adapter->napi, skb);
  1597. (*work_done)++;
  1598. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1599. skb->ip_summed, length);
  1600. }
  1601. /* return some buffers to hardware, one at a time is too slow */
  1602. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1603. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1604. cleaned_count);
  1605. cleaned_count = 0;
  1606. }
  1607. if (++i == rx_ring->count)
  1608. i = 0;
  1609. }
  1610. rx_ring->next_to_clean = i;
  1611. if (cleaned_count)
  1612. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1613. return cleaned;
  1614. }
  1615. /**
  1616. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1617. * @adapter: Board private structure
  1618. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1619. * Returns
  1620. * 0: Successfully
  1621. * Negative value: Failed
  1622. */
  1623. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1624. struct pch_gbe_tx_ring *tx_ring)
  1625. {
  1626. struct pci_dev *pdev = adapter->pdev;
  1627. struct pch_gbe_tx_desc *tx_desc;
  1628. int size;
  1629. int desNo;
  1630. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1631. tx_ring->buffer_info = vzalloc(size);
  1632. if (!tx_ring->buffer_info)
  1633. return -ENOMEM;
  1634. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1635. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1636. &tx_ring->dma, GFP_KERNEL);
  1637. if (!tx_ring->desc) {
  1638. vfree(tx_ring->buffer_info);
  1639. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1640. return -ENOMEM;
  1641. }
  1642. memset(tx_ring->desc, 0, tx_ring->size);
  1643. tx_ring->next_to_use = 0;
  1644. tx_ring->next_to_clean = 0;
  1645. spin_lock_init(&tx_ring->tx_lock);
  1646. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1647. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1648. tx_desc->gbec_status = DSC_INIT16;
  1649. }
  1650. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1651. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1652. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1653. tx_ring->next_to_clean, tx_ring->next_to_use);
  1654. return 0;
  1655. }
  1656. /**
  1657. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1658. * @adapter: Board private structure
  1659. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1660. * Returns
  1661. * 0: Successfully
  1662. * Negative value: Failed
  1663. */
  1664. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1665. struct pch_gbe_rx_ring *rx_ring)
  1666. {
  1667. struct pci_dev *pdev = adapter->pdev;
  1668. struct pch_gbe_rx_desc *rx_desc;
  1669. int size;
  1670. int desNo;
  1671. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1672. rx_ring->buffer_info = vzalloc(size);
  1673. if (!rx_ring->buffer_info)
  1674. return -ENOMEM;
  1675. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1676. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1677. &rx_ring->dma, GFP_KERNEL);
  1678. if (!rx_ring->desc) {
  1679. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1680. vfree(rx_ring->buffer_info);
  1681. return -ENOMEM;
  1682. }
  1683. memset(rx_ring->desc, 0, rx_ring->size);
  1684. rx_ring->next_to_clean = 0;
  1685. rx_ring->next_to_use = 0;
  1686. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1687. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1688. rx_desc->gbec_status = DSC_INIT16;
  1689. }
  1690. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1691. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1692. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1693. rx_ring->next_to_clean, rx_ring->next_to_use);
  1694. return 0;
  1695. }
  1696. /**
  1697. * pch_gbe_free_tx_resources - Free Tx Resources
  1698. * @adapter: Board private structure
  1699. * @tx_ring: Tx descriptor ring for a specific queue
  1700. */
  1701. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1702. struct pch_gbe_tx_ring *tx_ring)
  1703. {
  1704. struct pci_dev *pdev = adapter->pdev;
  1705. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1706. vfree(tx_ring->buffer_info);
  1707. tx_ring->buffer_info = NULL;
  1708. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1709. tx_ring->desc = NULL;
  1710. }
  1711. /**
  1712. * pch_gbe_free_rx_resources - Free Rx Resources
  1713. * @adapter: Board private structure
  1714. * @rx_ring: Ring to clean the resources from
  1715. */
  1716. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1717. struct pch_gbe_rx_ring *rx_ring)
  1718. {
  1719. struct pci_dev *pdev = adapter->pdev;
  1720. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1721. vfree(rx_ring->buffer_info);
  1722. rx_ring->buffer_info = NULL;
  1723. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1724. rx_ring->desc = NULL;
  1725. }
  1726. /**
  1727. * pch_gbe_request_irq - Allocate an interrupt line
  1728. * @adapter: Board private structure
  1729. * Returns
  1730. * 0: Successfully
  1731. * Negative value: Failed
  1732. */
  1733. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1734. {
  1735. struct net_device *netdev = adapter->netdev;
  1736. int err;
  1737. int flags;
  1738. flags = IRQF_SHARED;
  1739. adapter->have_msi = false;
  1740. err = pci_enable_msi(adapter->pdev);
  1741. pr_debug("call pci_enable_msi\n");
  1742. if (err) {
  1743. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1744. } else {
  1745. flags = 0;
  1746. adapter->have_msi = true;
  1747. }
  1748. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1749. flags, netdev->name, netdev);
  1750. if (err)
  1751. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1752. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1753. adapter->have_msi, flags, err);
  1754. return err;
  1755. }
  1756. static void pch_gbe_set_multi(struct net_device *netdev);
  1757. /**
  1758. * pch_gbe_up - Up GbE network device
  1759. * @adapter: Board private structure
  1760. * Returns
  1761. * 0: Successfully
  1762. * Negative value: Failed
  1763. */
  1764. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1765. {
  1766. struct net_device *netdev = adapter->netdev;
  1767. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1768. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1769. int err;
  1770. /* Ensure we have a valid MAC */
  1771. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1772. pr_err("Error: Invalid MAC address\n");
  1773. return -EINVAL;
  1774. }
  1775. /* hardware has been reset, we need to reload some things */
  1776. pch_gbe_set_multi(netdev);
  1777. pch_gbe_setup_tctl(adapter);
  1778. pch_gbe_configure_tx(adapter);
  1779. pch_gbe_setup_rctl(adapter);
  1780. pch_gbe_configure_rx(adapter);
  1781. err = pch_gbe_request_irq(adapter);
  1782. if (err) {
  1783. pr_err("Error: can't bring device up\n");
  1784. return err;
  1785. }
  1786. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1787. if (err) {
  1788. pr_err("Error: can't bring device up\n");
  1789. return err;
  1790. }
  1791. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1792. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1793. adapter->tx_queue_len = netdev->tx_queue_len;
  1794. pch_gbe_start_receive(&adapter->hw);
  1795. mod_timer(&adapter->watchdog_timer, jiffies);
  1796. napi_enable(&adapter->napi);
  1797. pch_gbe_irq_enable(adapter);
  1798. netif_start_queue(adapter->netdev);
  1799. return 0;
  1800. }
  1801. /**
  1802. * pch_gbe_down - Down GbE network device
  1803. * @adapter: Board private structure
  1804. */
  1805. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1806. {
  1807. struct net_device *netdev = adapter->netdev;
  1808. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1809. /* signal that we're down so the interrupt handler does not
  1810. * reschedule our watchdog timer */
  1811. napi_disable(&adapter->napi);
  1812. atomic_set(&adapter->irq_sem, 0);
  1813. pch_gbe_irq_disable(adapter);
  1814. pch_gbe_free_irq(adapter);
  1815. del_timer_sync(&adapter->watchdog_timer);
  1816. netdev->tx_queue_len = adapter->tx_queue_len;
  1817. netif_carrier_off(netdev);
  1818. netif_stop_queue(netdev);
  1819. pch_gbe_reset(adapter);
  1820. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1821. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1822. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1823. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1824. rx_ring->rx_buff_pool_logic = 0;
  1825. rx_ring->rx_buff_pool_size = 0;
  1826. rx_ring->rx_buff_pool = NULL;
  1827. }
  1828. /**
  1829. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1830. * @adapter: Board private structure to initialize
  1831. * Returns
  1832. * 0: Successfully
  1833. * Negative value: Failed
  1834. */
  1835. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1836. {
  1837. struct pch_gbe_hw *hw = &adapter->hw;
  1838. struct net_device *netdev = adapter->netdev;
  1839. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1840. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1841. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1842. /* Initialize the hardware-specific values */
  1843. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1844. pr_err("Hardware Initialization Failure\n");
  1845. return -EIO;
  1846. }
  1847. if (pch_gbe_alloc_queues(adapter)) {
  1848. pr_err("Unable to allocate memory for queues\n");
  1849. return -ENOMEM;
  1850. }
  1851. spin_lock_init(&adapter->hw.miim_lock);
  1852. spin_lock_init(&adapter->tx_queue_lock);
  1853. spin_lock_init(&adapter->stats_lock);
  1854. spin_lock_init(&adapter->ethtool_lock);
  1855. atomic_set(&adapter->irq_sem, 0);
  1856. pch_gbe_irq_disable(adapter);
  1857. pch_gbe_init_stats(adapter);
  1858. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1859. (u32) adapter->rx_buffer_len,
  1860. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1861. return 0;
  1862. }
  1863. /**
  1864. * pch_gbe_open - Called when a network interface is made active
  1865. * @netdev: Network interface device structure
  1866. * Returns
  1867. * 0: Successfully
  1868. * Negative value: Failed
  1869. */
  1870. static int pch_gbe_open(struct net_device *netdev)
  1871. {
  1872. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1873. struct pch_gbe_hw *hw = &adapter->hw;
  1874. int err;
  1875. /* allocate transmit descriptors */
  1876. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1877. if (err)
  1878. goto err_setup_tx;
  1879. /* allocate receive descriptors */
  1880. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1881. if (err)
  1882. goto err_setup_rx;
  1883. pch_gbe_hal_power_up_phy(hw);
  1884. err = pch_gbe_up(adapter);
  1885. if (err)
  1886. goto err_up;
  1887. pr_debug("Success End\n");
  1888. return 0;
  1889. err_up:
  1890. if (!adapter->wake_up_evt)
  1891. pch_gbe_hal_power_down_phy(hw);
  1892. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1893. err_setup_rx:
  1894. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1895. err_setup_tx:
  1896. pch_gbe_reset(adapter);
  1897. pr_err("Error End\n");
  1898. return err;
  1899. }
  1900. /**
  1901. * pch_gbe_stop - Disables a network interface
  1902. * @netdev: Network interface device structure
  1903. * Returns
  1904. * 0: Successfully
  1905. */
  1906. static int pch_gbe_stop(struct net_device *netdev)
  1907. {
  1908. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1909. struct pch_gbe_hw *hw = &adapter->hw;
  1910. pch_gbe_down(adapter);
  1911. if (!adapter->wake_up_evt)
  1912. pch_gbe_hal_power_down_phy(hw);
  1913. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1914. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1915. return 0;
  1916. }
  1917. /**
  1918. * pch_gbe_xmit_frame - Packet transmitting start
  1919. * @skb: Socket buffer structure
  1920. * @netdev: Network interface device structure
  1921. * Returns
  1922. * - NETDEV_TX_OK: Normal end
  1923. * - NETDEV_TX_BUSY: Error end
  1924. */
  1925. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1926. {
  1927. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1928. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1929. unsigned long flags;
  1930. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1931. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1932. skb->len, adapter->hw.mac.max_frame_size);
  1933. dev_kfree_skb_any(skb);
  1934. adapter->stats.tx_length_errors++;
  1935. return NETDEV_TX_OK;
  1936. }
  1937. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1938. /* Collision - tell upper layer to requeue */
  1939. return NETDEV_TX_LOCKED;
  1940. }
  1941. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1942. netif_stop_queue(netdev);
  1943. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1944. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1945. tx_ring->next_to_use, tx_ring->next_to_clean);
  1946. return NETDEV_TX_BUSY;
  1947. }
  1948. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1949. /* CRC,ITAG no support */
  1950. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1951. return NETDEV_TX_OK;
  1952. }
  1953. /**
  1954. * pch_gbe_get_stats - Get System Network Statistics
  1955. * @netdev: Network interface device structure
  1956. * Returns: The current stats
  1957. */
  1958. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1959. {
  1960. /* only return the current stats */
  1961. return &netdev->stats;
  1962. }
  1963. /**
  1964. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1965. * @netdev: Network interface device structure
  1966. */
  1967. static void pch_gbe_set_multi(struct net_device *netdev)
  1968. {
  1969. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1970. struct pch_gbe_hw *hw = &adapter->hw;
  1971. struct netdev_hw_addr *ha;
  1972. u8 *mta_list;
  1973. u32 rctl;
  1974. int i;
  1975. int mc_count;
  1976. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1977. /* Check for Promiscuous and All Multicast modes */
  1978. rctl = ioread32(&hw->reg->RX_MODE);
  1979. mc_count = netdev_mc_count(netdev);
  1980. if ((netdev->flags & IFF_PROMISC)) {
  1981. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1982. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1983. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1984. /* all the multicasting receive permissions */
  1985. rctl |= PCH_GBE_ADD_FIL_EN;
  1986. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1987. } else {
  1988. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1989. /* all the multicasting receive permissions */
  1990. rctl |= PCH_GBE_ADD_FIL_EN;
  1991. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1992. } else {
  1993. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1994. }
  1995. }
  1996. iowrite32(rctl, &hw->reg->RX_MODE);
  1997. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1998. return;
  1999. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  2000. if (!mta_list)
  2001. return;
  2002. /* The shared function expects a packed array of only addresses. */
  2003. i = 0;
  2004. netdev_for_each_mc_addr(ha, netdev) {
  2005. if (i == mc_count)
  2006. break;
  2007. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  2008. }
  2009. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  2010. PCH_GBE_MAR_ENTRIES);
  2011. kfree(mta_list);
  2012. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  2013. ioread32(&hw->reg->RX_MODE), mc_count);
  2014. }
  2015. /**
  2016. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  2017. * @netdev: Network interface device structure
  2018. * @addr: Pointer to an address structure
  2019. * Returns
  2020. * 0: Successfully
  2021. * -EADDRNOTAVAIL: Failed
  2022. */
  2023. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  2024. {
  2025. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2026. struct sockaddr *skaddr = addr;
  2027. int ret_val;
  2028. if (!is_valid_ether_addr(skaddr->sa_data)) {
  2029. ret_val = -EADDRNOTAVAIL;
  2030. } else {
  2031. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  2032. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  2033. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  2034. ret_val = 0;
  2035. }
  2036. pr_debug("ret_val : 0x%08x\n", ret_val);
  2037. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  2038. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  2039. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2040. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2041. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2042. return ret_val;
  2043. }
  2044. /**
  2045. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2046. * @netdev: Network interface device structure
  2047. * @new_mtu: New value for maximum frame size
  2048. * Returns
  2049. * 0: Successfully
  2050. * -EINVAL: Failed
  2051. */
  2052. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2053. {
  2054. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2055. int max_frame;
  2056. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2057. int err;
  2058. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2059. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2060. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2061. pr_err("Invalid MTU setting\n");
  2062. return -EINVAL;
  2063. }
  2064. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2065. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2066. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2067. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2068. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2069. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2070. else
  2071. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2072. if (netif_running(netdev)) {
  2073. pch_gbe_down(adapter);
  2074. err = pch_gbe_up(adapter);
  2075. if (err) {
  2076. adapter->rx_buffer_len = old_rx_buffer_len;
  2077. pch_gbe_up(adapter);
  2078. return -ENOMEM;
  2079. } else {
  2080. netdev->mtu = new_mtu;
  2081. adapter->hw.mac.max_frame_size = max_frame;
  2082. }
  2083. } else {
  2084. pch_gbe_reset(adapter);
  2085. netdev->mtu = new_mtu;
  2086. adapter->hw.mac.max_frame_size = max_frame;
  2087. }
  2088. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2089. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2090. adapter->hw.mac.max_frame_size);
  2091. return 0;
  2092. }
  2093. /**
  2094. * pch_gbe_set_features - Reset device after features changed
  2095. * @netdev: Network interface device structure
  2096. * @features: New features
  2097. * Returns
  2098. * 0: HW state updated successfully
  2099. */
  2100. static int pch_gbe_set_features(struct net_device *netdev,
  2101. netdev_features_t features)
  2102. {
  2103. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2104. netdev_features_t changed = features ^ netdev->features;
  2105. if (!(changed & NETIF_F_RXCSUM))
  2106. return 0;
  2107. if (netif_running(netdev))
  2108. pch_gbe_reinit_locked(adapter);
  2109. else
  2110. pch_gbe_reset(adapter);
  2111. return 0;
  2112. }
  2113. /**
  2114. * pch_gbe_ioctl - Controls register through a MII interface
  2115. * @netdev: Network interface device structure
  2116. * @ifr: Pointer to ifr structure
  2117. * @cmd: Control command
  2118. * Returns
  2119. * 0: Successfully
  2120. * Negative value: Failed
  2121. */
  2122. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2123. {
  2124. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2125. pr_debug("cmd : 0x%04x\n", cmd);
  2126. #ifdef CONFIG_PCH_PTP
  2127. if (cmd == SIOCSHWTSTAMP)
  2128. return hwtstamp_ioctl(netdev, ifr, cmd);
  2129. #endif
  2130. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2131. }
  2132. /**
  2133. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2134. * @netdev: Network interface device structure
  2135. */
  2136. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2137. {
  2138. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2139. /* Do the reset outside of interrupt context */
  2140. adapter->stats.tx_timeout_count++;
  2141. schedule_work(&adapter->reset_task);
  2142. }
  2143. /**
  2144. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2145. * @napi: Pointer of polling device struct
  2146. * @budget: The maximum number of a packet
  2147. * Returns
  2148. * false: Exit the polling mode
  2149. * true: Continue the polling mode
  2150. */
  2151. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2152. {
  2153. struct pch_gbe_adapter *adapter =
  2154. container_of(napi, struct pch_gbe_adapter, napi);
  2155. int work_done = 0;
  2156. bool poll_end_flag = false;
  2157. bool cleaned = false;
  2158. u32 int_en;
  2159. pr_debug("budget : %d\n", budget);
  2160. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2161. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2162. if (!cleaned)
  2163. work_done = budget;
  2164. /* If no Tx and not enough Rx work done,
  2165. * exit the polling mode
  2166. */
  2167. if (work_done < budget)
  2168. poll_end_flag = true;
  2169. if (poll_end_flag) {
  2170. napi_complete(napi);
  2171. if (adapter->rx_stop_flag) {
  2172. adapter->rx_stop_flag = false;
  2173. pch_gbe_start_receive(&adapter->hw);
  2174. }
  2175. pch_gbe_irq_enable(adapter);
  2176. } else
  2177. if (adapter->rx_stop_flag) {
  2178. adapter->rx_stop_flag = false;
  2179. pch_gbe_start_receive(&adapter->hw);
  2180. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2181. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2182. &adapter->hw.reg->INT_EN);
  2183. }
  2184. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2185. poll_end_flag, work_done, budget);
  2186. return work_done;
  2187. }
  2188. #ifdef CONFIG_NET_POLL_CONTROLLER
  2189. /**
  2190. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2191. * @netdev: Network interface device structure
  2192. */
  2193. static void pch_gbe_netpoll(struct net_device *netdev)
  2194. {
  2195. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2196. disable_irq(adapter->pdev->irq);
  2197. pch_gbe_intr(adapter->pdev->irq, netdev);
  2198. enable_irq(adapter->pdev->irq);
  2199. }
  2200. #endif
  2201. static const struct net_device_ops pch_gbe_netdev_ops = {
  2202. .ndo_open = pch_gbe_open,
  2203. .ndo_stop = pch_gbe_stop,
  2204. .ndo_start_xmit = pch_gbe_xmit_frame,
  2205. .ndo_get_stats = pch_gbe_get_stats,
  2206. .ndo_set_mac_address = pch_gbe_set_mac,
  2207. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2208. .ndo_change_mtu = pch_gbe_change_mtu,
  2209. .ndo_set_features = pch_gbe_set_features,
  2210. .ndo_do_ioctl = pch_gbe_ioctl,
  2211. .ndo_set_rx_mode = pch_gbe_set_multi,
  2212. #ifdef CONFIG_NET_POLL_CONTROLLER
  2213. .ndo_poll_controller = pch_gbe_netpoll,
  2214. #endif
  2215. };
  2216. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2217. pci_channel_state_t state)
  2218. {
  2219. struct net_device *netdev = pci_get_drvdata(pdev);
  2220. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2221. netif_device_detach(netdev);
  2222. if (netif_running(netdev))
  2223. pch_gbe_down(adapter);
  2224. pci_disable_device(pdev);
  2225. /* Request a slot slot reset. */
  2226. return PCI_ERS_RESULT_NEED_RESET;
  2227. }
  2228. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2229. {
  2230. struct net_device *netdev = pci_get_drvdata(pdev);
  2231. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2232. struct pch_gbe_hw *hw = &adapter->hw;
  2233. if (pci_enable_device(pdev)) {
  2234. pr_err("Cannot re-enable PCI device after reset\n");
  2235. return PCI_ERS_RESULT_DISCONNECT;
  2236. }
  2237. pci_set_master(pdev);
  2238. pci_enable_wake(pdev, PCI_D0, 0);
  2239. pch_gbe_hal_power_up_phy(hw);
  2240. pch_gbe_reset(adapter);
  2241. /* Clear wake up status */
  2242. pch_gbe_mac_set_wol_event(hw, 0);
  2243. return PCI_ERS_RESULT_RECOVERED;
  2244. }
  2245. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2246. {
  2247. struct net_device *netdev = pci_get_drvdata(pdev);
  2248. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2249. if (netif_running(netdev)) {
  2250. if (pch_gbe_up(adapter)) {
  2251. pr_debug("can't bring device back up after reset\n");
  2252. return;
  2253. }
  2254. }
  2255. netif_device_attach(netdev);
  2256. }
  2257. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2258. {
  2259. struct net_device *netdev = pci_get_drvdata(pdev);
  2260. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2261. struct pch_gbe_hw *hw = &adapter->hw;
  2262. u32 wufc = adapter->wake_up_evt;
  2263. int retval = 0;
  2264. netif_device_detach(netdev);
  2265. if (netif_running(netdev))
  2266. pch_gbe_down(adapter);
  2267. if (wufc) {
  2268. pch_gbe_set_multi(netdev);
  2269. pch_gbe_setup_rctl(adapter);
  2270. pch_gbe_configure_rx(adapter);
  2271. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2272. hw->mac.link_duplex);
  2273. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2274. hw->mac.link_duplex);
  2275. pch_gbe_mac_set_wol_event(hw, wufc);
  2276. pci_disable_device(pdev);
  2277. } else {
  2278. pch_gbe_hal_power_down_phy(hw);
  2279. pch_gbe_mac_set_wol_event(hw, wufc);
  2280. pci_disable_device(pdev);
  2281. }
  2282. return retval;
  2283. }
  2284. #ifdef CONFIG_PM
  2285. static int pch_gbe_suspend(struct device *device)
  2286. {
  2287. struct pci_dev *pdev = to_pci_dev(device);
  2288. return __pch_gbe_suspend(pdev);
  2289. }
  2290. static int pch_gbe_resume(struct device *device)
  2291. {
  2292. struct pci_dev *pdev = to_pci_dev(device);
  2293. struct net_device *netdev = pci_get_drvdata(pdev);
  2294. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2295. struct pch_gbe_hw *hw = &adapter->hw;
  2296. u32 err;
  2297. err = pci_enable_device(pdev);
  2298. if (err) {
  2299. pr_err("Cannot enable PCI device from suspend\n");
  2300. return err;
  2301. }
  2302. pci_set_master(pdev);
  2303. pch_gbe_hal_power_up_phy(hw);
  2304. pch_gbe_reset(adapter);
  2305. /* Clear wake on lan control and status */
  2306. pch_gbe_mac_set_wol_event(hw, 0);
  2307. if (netif_running(netdev))
  2308. pch_gbe_up(adapter);
  2309. netif_device_attach(netdev);
  2310. return 0;
  2311. }
  2312. #endif /* CONFIG_PM */
  2313. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2314. {
  2315. __pch_gbe_suspend(pdev);
  2316. if (system_state == SYSTEM_POWER_OFF) {
  2317. pci_wake_from_d3(pdev, true);
  2318. pci_set_power_state(pdev, PCI_D3hot);
  2319. }
  2320. }
  2321. static void pch_gbe_remove(struct pci_dev *pdev)
  2322. {
  2323. struct net_device *netdev = pci_get_drvdata(pdev);
  2324. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2325. cancel_work_sync(&adapter->reset_task);
  2326. unregister_netdev(netdev);
  2327. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2328. kfree(adapter->tx_ring);
  2329. kfree(adapter->rx_ring);
  2330. iounmap(adapter->hw.reg);
  2331. pci_release_regions(pdev);
  2332. free_netdev(netdev);
  2333. pci_disable_device(pdev);
  2334. }
  2335. static int pch_gbe_probe(struct pci_dev *pdev,
  2336. const struct pci_device_id *pci_id)
  2337. {
  2338. struct net_device *netdev;
  2339. struct pch_gbe_adapter *adapter;
  2340. int ret;
  2341. ret = pci_enable_device(pdev);
  2342. if (ret)
  2343. return ret;
  2344. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2345. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2346. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2347. if (ret) {
  2348. ret = pci_set_consistent_dma_mask(pdev,
  2349. DMA_BIT_MASK(32));
  2350. if (ret) {
  2351. dev_err(&pdev->dev, "ERR: No usable DMA "
  2352. "configuration, aborting\n");
  2353. goto err_disable_device;
  2354. }
  2355. }
  2356. }
  2357. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2358. if (ret) {
  2359. dev_err(&pdev->dev,
  2360. "ERR: Can't reserve PCI I/O and memory resources\n");
  2361. goto err_disable_device;
  2362. }
  2363. pci_set_master(pdev);
  2364. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2365. if (!netdev) {
  2366. ret = -ENOMEM;
  2367. goto err_release_pci;
  2368. }
  2369. SET_NETDEV_DEV(netdev, &pdev->dev);
  2370. pci_set_drvdata(pdev, netdev);
  2371. adapter = netdev_priv(netdev);
  2372. adapter->netdev = netdev;
  2373. adapter->pdev = pdev;
  2374. adapter->hw.back = adapter;
  2375. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2376. if (!adapter->hw.reg) {
  2377. ret = -EIO;
  2378. dev_err(&pdev->dev, "Can't ioremap\n");
  2379. goto err_free_netdev;
  2380. }
  2381. #ifdef CONFIG_PCH_PTP
  2382. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2383. PCI_DEVFN(12, 4));
  2384. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2385. pr_err("Bad ptp filter\n");
  2386. return -EINVAL;
  2387. }
  2388. #endif
  2389. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2390. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2391. netif_napi_add(netdev, &adapter->napi,
  2392. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2393. netdev->hw_features = NETIF_F_RXCSUM |
  2394. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2395. netdev->features = netdev->hw_features;
  2396. pch_gbe_set_ethtool_ops(netdev);
  2397. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2398. pch_gbe_mac_reset_hw(&adapter->hw);
  2399. /* setup the private structure */
  2400. ret = pch_gbe_sw_init(adapter);
  2401. if (ret)
  2402. goto err_iounmap;
  2403. /* Initialize PHY */
  2404. ret = pch_gbe_init_phy(adapter);
  2405. if (ret) {
  2406. dev_err(&pdev->dev, "PHY initialize error\n");
  2407. goto err_free_adapter;
  2408. }
  2409. pch_gbe_hal_get_bus_info(&adapter->hw);
  2410. /* Read the MAC address. and store to the private data */
  2411. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2412. if (ret) {
  2413. dev_err(&pdev->dev, "MAC address Read Error\n");
  2414. goto err_free_adapter;
  2415. }
  2416. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2417. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2418. /*
  2419. * If the MAC is invalid (or just missing), display a warning
  2420. * but do not abort setting up the device. pch_gbe_up will
  2421. * prevent the interface from being brought up until a valid MAC
  2422. * is set.
  2423. */
  2424. dev_err(&pdev->dev, "Invalid MAC address, "
  2425. "interface disabled.\n");
  2426. }
  2427. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2428. (unsigned long)adapter);
  2429. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2430. pch_gbe_check_options(adapter);
  2431. /* initialize the wol settings based on the eeprom settings */
  2432. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2433. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2434. /* reset the hardware with the new settings */
  2435. pch_gbe_reset(adapter);
  2436. ret = register_netdev(netdev);
  2437. if (ret)
  2438. goto err_free_adapter;
  2439. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2440. netif_carrier_off(netdev);
  2441. netif_stop_queue(netdev);
  2442. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2443. device_set_wakeup_enable(&pdev->dev, 1);
  2444. return 0;
  2445. err_free_adapter:
  2446. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2447. kfree(adapter->tx_ring);
  2448. kfree(adapter->rx_ring);
  2449. err_iounmap:
  2450. iounmap(adapter->hw.reg);
  2451. err_free_netdev:
  2452. free_netdev(netdev);
  2453. err_release_pci:
  2454. pci_release_regions(pdev);
  2455. err_disable_device:
  2456. pci_disable_device(pdev);
  2457. return ret;
  2458. }
  2459. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2460. {.vendor = PCI_VENDOR_ID_INTEL,
  2461. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2462. .subvendor = PCI_ANY_ID,
  2463. .subdevice = PCI_ANY_ID,
  2464. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2465. .class_mask = (0xFFFF00)
  2466. },
  2467. {.vendor = PCI_VENDOR_ID_ROHM,
  2468. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2469. .subvendor = PCI_ANY_ID,
  2470. .subdevice = PCI_ANY_ID,
  2471. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2472. .class_mask = (0xFFFF00)
  2473. },
  2474. {.vendor = PCI_VENDOR_ID_ROHM,
  2475. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2476. .subvendor = PCI_ANY_ID,
  2477. .subdevice = PCI_ANY_ID,
  2478. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2479. .class_mask = (0xFFFF00)
  2480. },
  2481. /* required last entry */
  2482. {0}
  2483. };
  2484. #ifdef CONFIG_PM
  2485. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2486. .suspend = pch_gbe_suspend,
  2487. .resume = pch_gbe_resume,
  2488. .freeze = pch_gbe_suspend,
  2489. .thaw = pch_gbe_resume,
  2490. .poweroff = pch_gbe_suspend,
  2491. .restore = pch_gbe_resume,
  2492. };
  2493. #endif
  2494. static struct pci_error_handlers pch_gbe_err_handler = {
  2495. .error_detected = pch_gbe_io_error_detected,
  2496. .slot_reset = pch_gbe_io_slot_reset,
  2497. .resume = pch_gbe_io_resume
  2498. };
  2499. static struct pci_driver pch_gbe_driver = {
  2500. .name = KBUILD_MODNAME,
  2501. .id_table = pch_gbe_pcidev_id,
  2502. .probe = pch_gbe_probe,
  2503. .remove = pch_gbe_remove,
  2504. #ifdef CONFIG_PM
  2505. .driver.pm = &pch_gbe_pm_ops,
  2506. #endif
  2507. .shutdown = pch_gbe_shutdown,
  2508. .err_handler = &pch_gbe_err_handler
  2509. };
  2510. static int __init pch_gbe_init_module(void)
  2511. {
  2512. int ret;
  2513. ret = pci_register_driver(&pch_gbe_driver);
  2514. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2515. if (copybreak == 0) {
  2516. pr_info("copybreak disabled\n");
  2517. } else {
  2518. pr_info("copybreak enabled for packets <= %u bytes\n",
  2519. copybreak);
  2520. }
  2521. }
  2522. return ret;
  2523. }
  2524. static void __exit pch_gbe_exit_module(void)
  2525. {
  2526. pci_unregister_driver(&pch_gbe_driver);
  2527. }
  2528. module_init(pch_gbe_init_module);
  2529. module_exit(pch_gbe_exit_module);
  2530. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2531. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2532. MODULE_LICENSE("GPL");
  2533. MODULE_VERSION(DRV_VERSION);
  2534. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2535. module_param(copybreak, uint, 0644);
  2536. MODULE_PARM_DESC(copybreak,
  2537. "Maximum size of packet that is copied to a new buffer on receive");
  2538. /* pch_gbe_main.c */