gpio-omap.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  55. struct omap_gpio_reg_offs *regs;
  56. };
  57. #ifdef CONFIG_ARCH_OMAP3
  58. struct omap3_gpio_regs {
  59. u32 irqenable1;
  60. u32 irqenable2;
  61. u32 wake_en;
  62. u32 ctrl;
  63. u32 oe;
  64. u32 leveldetect0;
  65. u32 leveldetect1;
  66. u32 risingdetect;
  67. u32 fallingdetect;
  68. u32 dataout;
  69. };
  70. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  71. #endif
  72. /*
  73. * TODO: Cleanup gpio_bank usage as it is having information
  74. * related to all instances of the device
  75. */
  76. static struct gpio_bank *gpio_bank;
  77. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  78. int gpio_bank_count;
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. static inline int gpio_valid(int gpio)
  82. {
  83. if (gpio < 0)
  84. return -1;
  85. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  86. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  87. return -1;
  88. return 0;
  89. }
  90. if (cpu_is_omap15xx() && gpio < 16)
  91. return 0;
  92. if ((cpu_is_omap16xx()) && gpio < 64)
  93. return 0;
  94. if (cpu_is_omap7xx() && gpio < 192)
  95. return 0;
  96. if (cpu_is_omap2420() && gpio < 128)
  97. return 0;
  98. if (cpu_is_omap2430() && gpio < 160)
  99. return 0;
  100. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  101. return 0;
  102. return -1;
  103. }
  104. static int check_gpio(int gpio)
  105. {
  106. if (unlikely(gpio_valid(gpio) < 0)) {
  107. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  108. dump_stack();
  109. return -1;
  110. }
  111. return 0;
  112. }
  113. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  114. {
  115. void __iomem *reg = bank->base;
  116. u32 l;
  117. reg += bank->regs->direction;
  118. l = __raw_readl(reg);
  119. if (is_input)
  120. l |= 1 << gpio;
  121. else
  122. l &= ~(1 << gpio);
  123. __raw_writel(l, reg);
  124. }
  125. /* set data out value using dedicate set/clear register */
  126. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  127. {
  128. void __iomem *reg = bank->base;
  129. u32 l = GPIO_BIT(bank, gpio);
  130. if (enable)
  131. reg += bank->regs->set_dataout;
  132. else
  133. reg += bank->regs->clr_dataout;
  134. __raw_writel(l, reg);
  135. }
  136. /* set data out value using mask register */
  137. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  138. {
  139. void __iomem *reg = bank->base + bank->regs->dataout;
  140. u32 gpio_bit = GPIO_BIT(bank, gpio);
  141. u32 l;
  142. l = __raw_readl(reg);
  143. if (enable)
  144. l |= gpio_bit;
  145. else
  146. l &= ~gpio_bit;
  147. __raw_writel(l, reg);
  148. }
  149. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  150. {
  151. void __iomem *reg = bank->base + bank->regs->datain;
  152. if (check_gpio(gpio) < 0)
  153. return -EINVAL;
  154. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  155. }
  156. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  157. {
  158. void __iomem *reg = bank->base + bank->regs->dataout;
  159. if (check_gpio(gpio) < 0)
  160. return -EINVAL;
  161. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  162. }
  163. #define MOD_REG_BIT(reg, bit_mask, set) \
  164. do { \
  165. int l = __raw_readl(base + reg); \
  166. if (set) l |= bit_mask; \
  167. else l &= ~bit_mask; \
  168. __raw_writel(l, base + reg); \
  169. } while(0)
  170. /**
  171. * _set_gpio_debounce - low level gpio debounce time
  172. * @bank: the gpio bank we're acting upon
  173. * @gpio: the gpio number on this @gpio
  174. * @debounce: debounce time to use
  175. *
  176. * OMAP's debounce time is in 31us steps so we need
  177. * to convert and round up to the closest unit.
  178. */
  179. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  180. unsigned debounce)
  181. {
  182. void __iomem *reg = bank->base;
  183. u32 val;
  184. u32 l;
  185. if (!bank->dbck_flag)
  186. return;
  187. if (debounce < 32)
  188. debounce = 0x01;
  189. else if (debounce > 7936)
  190. debounce = 0xff;
  191. else
  192. debounce = (debounce / 0x1f) - 1;
  193. l = GPIO_BIT(bank, gpio);
  194. if (bank->method == METHOD_GPIO_44XX)
  195. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  196. else
  197. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  198. __raw_writel(debounce, reg);
  199. reg = bank->base;
  200. if (bank->method == METHOD_GPIO_44XX)
  201. reg += OMAP4_GPIO_DEBOUNCENABLE;
  202. else
  203. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  204. val = __raw_readl(reg);
  205. if (debounce) {
  206. val |= l;
  207. clk_enable(bank->dbck);
  208. } else {
  209. val &= ~l;
  210. clk_disable(bank->dbck);
  211. }
  212. bank->dbck_enable_mask = val;
  213. __raw_writel(val, reg);
  214. }
  215. #ifdef CONFIG_ARCH_OMAP2PLUS
  216. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  217. int trigger)
  218. {
  219. void __iomem *base = bank->base;
  220. u32 gpio_bit = 1 << gpio;
  221. if (cpu_is_omap44xx()) {
  222. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  223. trigger & IRQ_TYPE_LEVEL_LOW);
  224. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  225. trigger & IRQ_TYPE_LEVEL_HIGH);
  226. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  227. trigger & IRQ_TYPE_EDGE_RISING);
  228. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  229. trigger & IRQ_TYPE_EDGE_FALLING);
  230. } else {
  231. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  232. trigger & IRQ_TYPE_LEVEL_LOW);
  233. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  234. trigger & IRQ_TYPE_LEVEL_HIGH);
  235. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  236. trigger & IRQ_TYPE_EDGE_RISING);
  237. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  238. trigger & IRQ_TYPE_EDGE_FALLING);
  239. }
  240. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  241. if (cpu_is_omap44xx()) {
  242. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  243. trigger != 0);
  244. } else {
  245. /*
  246. * GPIO wakeup request can only be generated on edge
  247. * transitions
  248. */
  249. if (trigger & IRQ_TYPE_EDGE_BOTH)
  250. __raw_writel(1 << gpio, bank->base
  251. + OMAP24XX_GPIO_SETWKUENA);
  252. else
  253. __raw_writel(1 << gpio, bank->base
  254. + OMAP24XX_GPIO_CLEARWKUENA);
  255. }
  256. }
  257. /* This part needs to be executed always for OMAP34xx */
  258. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  259. /*
  260. * Log the edge gpio and manually trigger the IRQ
  261. * after resume if the input level changes
  262. * to avoid irq lost during PER RET/OFF mode
  263. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  264. */
  265. if (trigger & IRQ_TYPE_EDGE_BOTH)
  266. bank->enabled_non_wakeup_gpios |= gpio_bit;
  267. else
  268. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  269. }
  270. if (cpu_is_omap44xx()) {
  271. bank->level_mask =
  272. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  273. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  274. } else {
  275. bank->level_mask =
  276. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  277. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  278. }
  279. }
  280. #endif
  281. #ifdef CONFIG_ARCH_OMAP1
  282. /*
  283. * This only applies to chips that can't do both rising and falling edge
  284. * detection at once. For all other chips, this function is a noop.
  285. */
  286. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  287. {
  288. void __iomem *reg = bank->base;
  289. u32 l = 0;
  290. switch (bank->method) {
  291. case METHOD_MPUIO:
  292. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  293. break;
  294. #ifdef CONFIG_ARCH_OMAP15XX
  295. case METHOD_GPIO_1510:
  296. reg += OMAP1510_GPIO_INT_CONTROL;
  297. break;
  298. #endif
  299. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  300. case METHOD_GPIO_7XX:
  301. reg += OMAP7XX_GPIO_INT_CONTROL;
  302. break;
  303. #endif
  304. default:
  305. return;
  306. }
  307. l = __raw_readl(reg);
  308. if ((l >> gpio) & 1)
  309. l &= ~(1 << gpio);
  310. else
  311. l |= 1 << gpio;
  312. __raw_writel(l, reg);
  313. }
  314. #endif
  315. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  316. {
  317. void __iomem *reg = bank->base;
  318. u32 l = 0;
  319. switch (bank->method) {
  320. #ifdef CONFIG_ARCH_OMAP1
  321. case METHOD_MPUIO:
  322. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  323. l = __raw_readl(reg);
  324. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  325. bank->toggle_mask |= 1 << gpio;
  326. if (trigger & IRQ_TYPE_EDGE_RISING)
  327. l |= 1 << gpio;
  328. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  329. l &= ~(1 << gpio);
  330. else
  331. goto bad;
  332. break;
  333. #endif
  334. #ifdef CONFIG_ARCH_OMAP15XX
  335. case METHOD_GPIO_1510:
  336. reg += OMAP1510_GPIO_INT_CONTROL;
  337. l = __raw_readl(reg);
  338. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  339. bank->toggle_mask |= 1 << gpio;
  340. if (trigger & IRQ_TYPE_EDGE_RISING)
  341. l |= 1 << gpio;
  342. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  343. l &= ~(1 << gpio);
  344. else
  345. goto bad;
  346. break;
  347. #endif
  348. #ifdef CONFIG_ARCH_OMAP16XX
  349. case METHOD_GPIO_1610:
  350. if (gpio & 0x08)
  351. reg += OMAP1610_GPIO_EDGE_CTRL2;
  352. else
  353. reg += OMAP1610_GPIO_EDGE_CTRL1;
  354. gpio &= 0x07;
  355. l = __raw_readl(reg);
  356. l &= ~(3 << (gpio << 1));
  357. if (trigger & IRQ_TYPE_EDGE_RISING)
  358. l |= 2 << (gpio << 1);
  359. if (trigger & IRQ_TYPE_EDGE_FALLING)
  360. l |= 1 << (gpio << 1);
  361. if (trigger)
  362. /* Enable wake-up during idle for dynamic tick */
  363. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  364. else
  365. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  366. break;
  367. #endif
  368. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  369. case METHOD_GPIO_7XX:
  370. reg += OMAP7XX_GPIO_INT_CONTROL;
  371. l = __raw_readl(reg);
  372. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  373. bank->toggle_mask |= 1 << gpio;
  374. if (trigger & IRQ_TYPE_EDGE_RISING)
  375. l |= 1 << gpio;
  376. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  377. l &= ~(1 << gpio);
  378. else
  379. goto bad;
  380. break;
  381. #endif
  382. #ifdef CONFIG_ARCH_OMAP2PLUS
  383. case METHOD_GPIO_24XX:
  384. case METHOD_GPIO_44XX:
  385. set_24xx_gpio_triggering(bank, gpio, trigger);
  386. return 0;
  387. #endif
  388. default:
  389. goto bad;
  390. }
  391. __raw_writel(l, reg);
  392. return 0;
  393. bad:
  394. return -EINVAL;
  395. }
  396. static int gpio_irq_type(struct irq_data *d, unsigned type)
  397. {
  398. struct gpio_bank *bank;
  399. unsigned gpio;
  400. int retval;
  401. unsigned long flags;
  402. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  403. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  404. else
  405. gpio = d->irq - IH_GPIO_BASE;
  406. if (check_gpio(gpio) < 0)
  407. return -EINVAL;
  408. if (type & ~IRQ_TYPE_SENSE_MASK)
  409. return -EINVAL;
  410. /* OMAP1 allows only only edge triggering */
  411. if (!cpu_class_is_omap2()
  412. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  413. return -EINVAL;
  414. bank = irq_data_get_irq_chip_data(d);
  415. spin_lock_irqsave(&bank->lock, flags);
  416. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  417. spin_unlock_irqrestore(&bank->lock, flags);
  418. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  419. __irq_set_handler_locked(d->irq, handle_level_irq);
  420. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  421. __irq_set_handler_locked(d->irq, handle_edge_irq);
  422. return retval;
  423. }
  424. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  425. {
  426. void __iomem *reg = bank->base;
  427. reg += bank->regs->irqstatus;
  428. __raw_writel(gpio_mask, reg);
  429. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  430. if (bank->regs->irqstatus2) {
  431. reg = bank->base + bank->regs->irqstatus2;
  432. __raw_writel(gpio_mask, reg);
  433. }
  434. /* Flush posted write for the irq status to avoid spurious interrupts */
  435. __raw_readl(reg);
  436. }
  437. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  438. {
  439. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  440. }
  441. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  442. {
  443. void __iomem *reg = bank->base;
  444. int inv = 0;
  445. u32 l;
  446. u32 mask = (1 << bank->width) - 1;
  447. switch (bank->method) {
  448. #ifdef CONFIG_ARCH_OMAP1
  449. case METHOD_MPUIO:
  450. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  451. inv = 1;
  452. break;
  453. #endif
  454. #ifdef CONFIG_ARCH_OMAP15XX
  455. case METHOD_GPIO_1510:
  456. reg += OMAP1510_GPIO_INT_MASK;
  457. inv = 1;
  458. break;
  459. #endif
  460. #ifdef CONFIG_ARCH_OMAP16XX
  461. case METHOD_GPIO_1610:
  462. reg += OMAP1610_GPIO_IRQENABLE1;
  463. break;
  464. #endif
  465. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  466. case METHOD_GPIO_7XX:
  467. reg += OMAP7XX_GPIO_INT_MASK;
  468. inv = 1;
  469. break;
  470. #endif
  471. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  472. case METHOD_GPIO_24XX:
  473. reg += OMAP24XX_GPIO_IRQENABLE1;
  474. break;
  475. #endif
  476. #if defined(CONFIG_ARCH_OMAP4)
  477. case METHOD_GPIO_44XX:
  478. reg += OMAP4_GPIO_IRQSTATUSSET0;
  479. break;
  480. #endif
  481. default:
  482. WARN_ON(1);
  483. return 0;
  484. }
  485. l = __raw_readl(reg);
  486. if (inv)
  487. l = ~l;
  488. l &= mask;
  489. return l;
  490. }
  491. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  492. {
  493. void __iomem *reg = bank->base;
  494. u32 l;
  495. switch (bank->method) {
  496. #ifdef CONFIG_ARCH_OMAP1
  497. case METHOD_MPUIO:
  498. reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  499. l = __raw_readl(reg);
  500. if (enable)
  501. l &= ~(gpio_mask);
  502. else
  503. l |= gpio_mask;
  504. break;
  505. #endif
  506. #ifdef CONFIG_ARCH_OMAP15XX
  507. case METHOD_GPIO_1510:
  508. reg += OMAP1510_GPIO_INT_MASK;
  509. l = __raw_readl(reg);
  510. if (enable)
  511. l &= ~(gpio_mask);
  512. else
  513. l |= gpio_mask;
  514. break;
  515. #endif
  516. #ifdef CONFIG_ARCH_OMAP16XX
  517. case METHOD_GPIO_1610:
  518. if (enable)
  519. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  520. else
  521. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  522. l = gpio_mask;
  523. break;
  524. #endif
  525. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  526. case METHOD_GPIO_7XX:
  527. reg += OMAP7XX_GPIO_INT_MASK;
  528. l = __raw_readl(reg);
  529. if (enable)
  530. l &= ~(gpio_mask);
  531. else
  532. l |= gpio_mask;
  533. break;
  534. #endif
  535. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  536. case METHOD_GPIO_24XX:
  537. if (enable)
  538. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  539. else
  540. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  541. l = gpio_mask;
  542. break;
  543. #endif
  544. #ifdef CONFIG_ARCH_OMAP4
  545. case METHOD_GPIO_44XX:
  546. if (enable)
  547. reg += OMAP4_GPIO_IRQSTATUSSET0;
  548. else
  549. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  550. l = gpio_mask;
  551. break;
  552. #endif
  553. default:
  554. WARN_ON(1);
  555. return;
  556. }
  557. __raw_writel(l, reg);
  558. }
  559. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  560. {
  561. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio), enable);
  562. }
  563. /*
  564. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  565. * 1510 does not seem to have a wake-up register. If JTAG is connected
  566. * to the target, system will wake up always on GPIO events. While
  567. * system is running all registered GPIO interrupts need to have wake-up
  568. * enabled. When system is suspended, only selected GPIO interrupts need
  569. * to have wake-up enabled.
  570. */
  571. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  572. {
  573. unsigned long uninitialized_var(flags);
  574. switch (bank->method) {
  575. #ifdef CONFIG_ARCH_OMAP16XX
  576. case METHOD_MPUIO:
  577. case METHOD_GPIO_1610:
  578. spin_lock_irqsave(&bank->lock, flags);
  579. if (enable)
  580. bank->suspend_wakeup |= (1 << gpio);
  581. else
  582. bank->suspend_wakeup &= ~(1 << gpio);
  583. spin_unlock_irqrestore(&bank->lock, flags);
  584. return 0;
  585. #endif
  586. #ifdef CONFIG_ARCH_OMAP2PLUS
  587. case METHOD_GPIO_24XX:
  588. case METHOD_GPIO_44XX:
  589. if (bank->non_wakeup_gpios & (1 << gpio)) {
  590. printk(KERN_ERR "Unable to modify wakeup on "
  591. "non-wakeup GPIO%d\n",
  592. (bank - gpio_bank) * bank->width + gpio);
  593. return -EINVAL;
  594. }
  595. spin_lock_irqsave(&bank->lock, flags);
  596. if (enable)
  597. bank->suspend_wakeup |= (1 << gpio);
  598. else
  599. bank->suspend_wakeup &= ~(1 << gpio);
  600. spin_unlock_irqrestore(&bank->lock, flags);
  601. return 0;
  602. #endif
  603. default:
  604. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  605. bank->method);
  606. return -EINVAL;
  607. }
  608. }
  609. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  610. {
  611. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  612. _set_gpio_irqenable(bank, gpio, 0);
  613. _clear_gpio_irqstatus(bank, gpio);
  614. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  615. }
  616. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  617. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  618. {
  619. unsigned int gpio = d->irq - IH_GPIO_BASE;
  620. struct gpio_bank *bank;
  621. int retval;
  622. if (check_gpio(gpio) < 0)
  623. return -ENODEV;
  624. bank = irq_data_get_irq_chip_data(d);
  625. retval = _set_gpio_wakeup(bank, GPIO_INDEX(bank, gpio), enable);
  626. return retval;
  627. }
  628. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  629. {
  630. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  631. unsigned long flags;
  632. spin_lock_irqsave(&bank->lock, flags);
  633. /* Set trigger to none. You need to enable the desired trigger with
  634. * request_irq() or set_irq_type().
  635. */
  636. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  637. #ifdef CONFIG_ARCH_OMAP15XX
  638. if (bank->method == METHOD_GPIO_1510) {
  639. void __iomem *reg;
  640. /* Claim the pin for MPU */
  641. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  642. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  643. }
  644. #endif
  645. if (!cpu_class_is_omap1()) {
  646. if (!bank->mod_usage) {
  647. void __iomem *reg = bank->base;
  648. u32 ctrl;
  649. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  650. reg += OMAP24XX_GPIO_CTRL;
  651. else if (cpu_is_omap44xx())
  652. reg += OMAP4_GPIO_CTRL;
  653. ctrl = __raw_readl(reg);
  654. /* Module is enabled, clocks are not gated */
  655. ctrl &= 0xFFFFFFFE;
  656. __raw_writel(ctrl, reg);
  657. }
  658. bank->mod_usage |= 1 << offset;
  659. }
  660. spin_unlock_irqrestore(&bank->lock, flags);
  661. return 0;
  662. }
  663. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  664. {
  665. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  666. unsigned long flags;
  667. spin_lock_irqsave(&bank->lock, flags);
  668. #ifdef CONFIG_ARCH_OMAP16XX
  669. if (bank->method == METHOD_GPIO_1610) {
  670. /* Disable wake-up during idle for dynamic tick */
  671. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  672. __raw_writel(1 << offset, reg);
  673. }
  674. #endif
  675. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  676. if (bank->method == METHOD_GPIO_24XX) {
  677. /* Disable wake-up during idle for dynamic tick */
  678. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  679. __raw_writel(1 << offset, reg);
  680. }
  681. #endif
  682. #ifdef CONFIG_ARCH_OMAP4
  683. if (bank->method == METHOD_GPIO_44XX) {
  684. /* Disable wake-up during idle for dynamic tick */
  685. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  686. __raw_writel(1 << offset, reg);
  687. }
  688. #endif
  689. if (!cpu_class_is_omap1()) {
  690. bank->mod_usage &= ~(1 << offset);
  691. if (!bank->mod_usage) {
  692. void __iomem *reg = bank->base;
  693. u32 ctrl;
  694. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  695. reg += OMAP24XX_GPIO_CTRL;
  696. else if (cpu_is_omap44xx())
  697. reg += OMAP4_GPIO_CTRL;
  698. ctrl = __raw_readl(reg);
  699. /* Module is disabled, clocks are gated */
  700. ctrl |= 1;
  701. __raw_writel(ctrl, reg);
  702. }
  703. }
  704. _reset_gpio(bank, bank->chip.base + offset);
  705. spin_unlock_irqrestore(&bank->lock, flags);
  706. }
  707. /*
  708. * We need to unmask the GPIO bank interrupt as soon as possible to
  709. * avoid missing GPIO interrupts for other lines in the bank.
  710. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  711. * in the bank to avoid missing nested interrupts for a GPIO line.
  712. * If we wait to unmask individual GPIO lines in the bank after the
  713. * line's interrupt handler has been run, we may miss some nested
  714. * interrupts.
  715. */
  716. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  717. {
  718. void __iomem *isr_reg = NULL;
  719. u32 isr;
  720. unsigned int gpio_irq, gpio_index;
  721. struct gpio_bank *bank;
  722. u32 retrigger = 0;
  723. int unmasked = 0;
  724. struct irq_chip *chip = irq_desc_get_chip(desc);
  725. chained_irq_enter(chip, desc);
  726. bank = irq_get_handler_data(irq);
  727. isr_reg = bank->base + bank->regs->irqstatus;
  728. if (WARN_ON(!isr_reg))
  729. goto exit;
  730. while(1) {
  731. u32 isr_saved, level_mask = 0;
  732. u32 enabled;
  733. enabled = _get_gpio_irqbank_mask(bank);
  734. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  735. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  736. isr &= 0x0000ffff;
  737. if (cpu_class_is_omap2()) {
  738. level_mask = bank->level_mask & enabled;
  739. }
  740. /* clear edge sensitive interrupts before handler(s) are
  741. called so that we don't miss any interrupt occurred while
  742. executing them */
  743. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  744. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  745. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  746. /* if there is only edge sensitive GPIO pin interrupts
  747. configured, we could unmask GPIO bank interrupt immediately */
  748. if (!level_mask && !unmasked) {
  749. unmasked = 1;
  750. chained_irq_exit(chip, desc);
  751. }
  752. isr |= retrigger;
  753. retrigger = 0;
  754. if (!isr)
  755. break;
  756. gpio_irq = bank->virtual_irq_start;
  757. for (; isr != 0; isr >>= 1, gpio_irq++) {
  758. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  759. if (!(isr & 1))
  760. continue;
  761. #ifdef CONFIG_ARCH_OMAP1
  762. /*
  763. * Some chips can't respond to both rising and falling
  764. * at the same time. If this irq was requested with
  765. * both flags, we need to flip the ICR data for the IRQ
  766. * to respond to the IRQ for the opposite direction.
  767. * This will be indicated in the bank toggle_mask.
  768. */
  769. if (bank->toggle_mask & (1 << gpio_index))
  770. _toggle_gpio_edge_triggering(bank, gpio_index);
  771. #endif
  772. generic_handle_irq(gpio_irq);
  773. }
  774. }
  775. /* if bank has any level sensitive GPIO pin interrupt
  776. configured, we must unmask the bank interrupt only after
  777. handler(s) are executed in order to avoid spurious bank
  778. interrupt */
  779. exit:
  780. if (!unmasked)
  781. chained_irq_exit(chip, desc);
  782. }
  783. static void gpio_irq_shutdown(struct irq_data *d)
  784. {
  785. unsigned int gpio = d->irq - IH_GPIO_BASE;
  786. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  787. unsigned long flags;
  788. spin_lock_irqsave(&bank->lock, flags);
  789. _reset_gpio(bank, gpio);
  790. spin_unlock_irqrestore(&bank->lock, flags);
  791. }
  792. static void gpio_ack_irq(struct irq_data *d)
  793. {
  794. unsigned int gpio = d->irq - IH_GPIO_BASE;
  795. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  796. _clear_gpio_irqstatus(bank, gpio);
  797. }
  798. static void gpio_mask_irq(struct irq_data *d)
  799. {
  800. unsigned int gpio = d->irq - IH_GPIO_BASE;
  801. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  802. unsigned long flags;
  803. spin_lock_irqsave(&bank->lock, flags);
  804. _set_gpio_irqenable(bank, gpio, 0);
  805. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  806. spin_unlock_irqrestore(&bank->lock, flags);
  807. }
  808. static void gpio_unmask_irq(struct irq_data *d)
  809. {
  810. unsigned int gpio = d->irq - IH_GPIO_BASE;
  811. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  812. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  813. u32 trigger = irqd_get_trigger_type(d);
  814. unsigned long flags;
  815. spin_lock_irqsave(&bank->lock, flags);
  816. if (trigger)
  817. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  818. /* For level-triggered GPIOs, the clearing must be done after
  819. * the HW source is cleared, thus after the handler has run */
  820. if (bank->level_mask & irq_mask) {
  821. _set_gpio_irqenable(bank, gpio, 0);
  822. _clear_gpio_irqstatus(bank, gpio);
  823. }
  824. _set_gpio_irqenable(bank, gpio, 1);
  825. spin_unlock_irqrestore(&bank->lock, flags);
  826. }
  827. static struct irq_chip gpio_irq_chip = {
  828. .name = "GPIO",
  829. .irq_shutdown = gpio_irq_shutdown,
  830. .irq_ack = gpio_ack_irq,
  831. .irq_mask = gpio_mask_irq,
  832. .irq_unmask = gpio_unmask_irq,
  833. .irq_set_type = gpio_irq_type,
  834. .irq_set_wake = gpio_wake_enable,
  835. };
  836. /*---------------------------------------------------------------------*/
  837. #ifdef CONFIG_ARCH_OMAP1
  838. /* MPUIO uses the always-on 32k clock */
  839. static void mpuio_ack_irq(struct irq_data *d)
  840. {
  841. /* The ISR is reset automatically, so do nothing here. */
  842. }
  843. static void mpuio_mask_irq(struct irq_data *d)
  844. {
  845. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  846. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  847. _set_gpio_irqenable(bank, gpio, 0);
  848. }
  849. static void mpuio_unmask_irq(struct irq_data *d)
  850. {
  851. unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  852. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  853. _set_gpio_irqenable(bank, gpio, 1);
  854. }
  855. static struct irq_chip mpuio_irq_chip = {
  856. .name = "MPUIO",
  857. .irq_ack = mpuio_ack_irq,
  858. .irq_mask = mpuio_mask_irq,
  859. .irq_unmask = mpuio_unmask_irq,
  860. .irq_set_type = gpio_irq_type,
  861. #ifdef CONFIG_ARCH_OMAP16XX
  862. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  863. .irq_set_wake = gpio_wake_enable,
  864. #endif
  865. };
  866. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  867. #ifdef CONFIG_ARCH_OMAP16XX
  868. #include <linux/platform_device.h>
  869. static int omap_mpuio_suspend_noirq(struct device *dev)
  870. {
  871. struct platform_device *pdev = to_platform_device(dev);
  872. struct gpio_bank *bank = platform_get_drvdata(pdev);
  873. void __iomem *mask_reg = bank->base +
  874. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  875. unsigned long flags;
  876. spin_lock_irqsave(&bank->lock, flags);
  877. bank->saved_wakeup = __raw_readl(mask_reg);
  878. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  879. spin_unlock_irqrestore(&bank->lock, flags);
  880. return 0;
  881. }
  882. static int omap_mpuio_resume_noirq(struct device *dev)
  883. {
  884. struct platform_device *pdev = to_platform_device(dev);
  885. struct gpio_bank *bank = platform_get_drvdata(pdev);
  886. void __iomem *mask_reg = bank->base +
  887. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  888. unsigned long flags;
  889. spin_lock_irqsave(&bank->lock, flags);
  890. __raw_writel(bank->saved_wakeup, mask_reg);
  891. spin_unlock_irqrestore(&bank->lock, flags);
  892. return 0;
  893. }
  894. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  895. .suspend_noirq = omap_mpuio_suspend_noirq,
  896. .resume_noirq = omap_mpuio_resume_noirq,
  897. };
  898. /* use platform_driver for this. */
  899. static struct platform_driver omap_mpuio_driver = {
  900. .driver = {
  901. .name = "mpuio",
  902. .pm = &omap_mpuio_dev_pm_ops,
  903. },
  904. };
  905. static struct platform_device omap_mpuio_device = {
  906. .name = "mpuio",
  907. .id = -1,
  908. .dev = {
  909. .driver = &omap_mpuio_driver.driver,
  910. }
  911. /* could list the /proc/iomem resources */
  912. };
  913. static inline void mpuio_init(void)
  914. {
  915. struct gpio_bank *bank = &gpio_bank[0];
  916. platform_set_drvdata(&omap_mpuio_device, bank);
  917. if (platform_driver_register(&omap_mpuio_driver) == 0)
  918. (void) platform_device_register(&omap_mpuio_device);
  919. }
  920. #else
  921. static inline void mpuio_init(void) {}
  922. #endif /* 16xx */
  923. #else
  924. extern struct irq_chip mpuio_irq_chip;
  925. #define bank_is_mpuio(bank) 0
  926. static inline void mpuio_init(void) {}
  927. #endif
  928. /*---------------------------------------------------------------------*/
  929. /* REVISIT these are stupid implementations! replace by ones that
  930. * don't switch on METHOD_* and which mostly avoid spinlocks
  931. */
  932. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  933. {
  934. struct gpio_bank *bank;
  935. unsigned long flags;
  936. bank = container_of(chip, struct gpio_bank, chip);
  937. spin_lock_irqsave(&bank->lock, flags);
  938. _set_gpio_direction(bank, offset, 1);
  939. spin_unlock_irqrestore(&bank->lock, flags);
  940. return 0;
  941. }
  942. static int gpio_is_input(struct gpio_bank *bank, int mask)
  943. {
  944. void __iomem *reg = bank->base + bank->regs->direction;
  945. return __raw_readl(reg) & mask;
  946. }
  947. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  948. {
  949. struct gpio_bank *bank;
  950. void __iomem *reg;
  951. int gpio;
  952. u32 mask;
  953. gpio = chip->base + offset;
  954. bank = container_of(chip, struct gpio_bank, chip);
  955. reg = bank->base;
  956. mask = GPIO_BIT(bank, gpio);
  957. if (gpio_is_input(bank, mask))
  958. return _get_gpio_datain(bank, gpio);
  959. else
  960. return _get_gpio_dataout(bank, gpio);
  961. }
  962. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  963. {
  964. struct gpio_bank *bank;
  965. unsigned long flags;
  966. bank = container_of(chip, struct gpio_bank, chip);
  967. spin_lock_irqsave(&bank->lock, flags);
  968. bank->set_dataout(bank, offset, value);
  969. _set_gpio_direction(bank, offset, 0);
  970. spin_unlock_irqrestore(&bank->lock, flags);
  971. return 0;
  972. }
  973. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  974. unsigned debounce)
  975. {
  976. struct gpio_bank *bank;
  977. unsigned long flags;
  978. bank = container_of(chip, struct gpio_bank, chip);
  979. if (!bank->dbck) {
  980. bank->dbck = clk_get(bank->dev, "dbclk");
  981. if (IS_ERR(bank->dbck))
  982. dev_err(bank->dev, "Could not get gpio dbck\n");
  983. }
  984. spin_lock_irqsave(&bank->lock, flags);
  985. _set_gpio_debounce(bank, offset, debounce);
  986. spin_unlock_irqrestore(&bank->lock, flags);
  987. return 0;
  988. }
  989. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  990. {
  991. struct gpio_bank *bank;
  992. unsigned long flags;
  993. bank = container_of(chip, struct gpio_bank, chip);
  994. spin_lock_irqsave(&bank->lock, flags);
  995. bank->set_dataout(bank, offset, value);
  996. spin_unlock_irqrestore(&bank->lock, flags);
  997. }
  998. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  999. {
  1000. struct gpio_bank *bank;
  1001. bank = container_of(chip, struct gpio_bank, chip);
  1002. return bank->virtual_irq_start + offset;
  1003. }
  1004. /*---------------------------------------------------------------------*/
  1005. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1006. {
  1007. u32 rev;
  1008. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1009. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1010. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1011. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1012. else if (cpu_is_omap44xx())
  1013. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1014. else
  1015. return;
  1016. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1017. (rev >> 4) & 0x0f, rev & 0x0f);
  1018. }
  1019. /* This lock class tells lockdep that GPIO irqs are in a different
  1020. * category than their parents, so it won't report false recursion.
  1021. */
  1022. static struct lock_class_key gpio_lock_class;
  1023. static inline int init_gpio_info(struct platform_device *pdev)
  1024. {
  1025. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  1026. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  1027. GFP_KERNEL);
  1028. if (!gpio_bank) {
  1029. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  1030. return -ENOMEM;
  1031. }
  1032. return 0;
  1033. }
  1034. /* TODO: Cleanup cpu_is_* checks */
  1035. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1036. {
  1037. if (cpu_class_is_omap2()) {
  1038. if (cpu_is_omap44xx()) {
  1039. __raw_writel(0xffffffff, bank->base +
  1040. OMAP4_GPIO_IRQSTATUSCLR0);
  1041. __raw_writel(0x00000000, bank->base +
  1042. OMAP4_GPIO_DEBOUNCENABLE);
  1043. /* Initialize interface clk ungated, module enabled */
  1044. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1045. } else if (cpu_is_omap34xx()) {
  1046. __raw_writel(0x00000000, bank->base +
  1047. OMAP24XX_GPIO_IRQENABLE1);
  1048. __raw_writel(0xffffffff, bank->base +
  1049. OMAP24XX_GPIO_IRQSTATUS1);
  1050. __raw_writel(0x00000000, bank->base +
  1051. OMAP24XX_GPIO_DEBOUNCE_EN);
  1052. /* Initialize interface clk ungated, module enabled */
  1053. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1054. } else if (cpu_is_omap24xx()) {
  1055. static const u32 non_wakeup_gpios[] = {
  1056. 0xe203ffc0, 0x08700040
  1057. };
  1058. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1059. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1060. }
  1061. } else if (cpu_class_is_omap1()) {
  1062. if (bank_is_mpuio(bank))
  1063. __raw_writew(0xffff, bank->base +
  1064. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  1065. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1066. __raw_writew(0xffff, bank->base
  1067. + OMAP1510_GPIO_INT_MASK);
  1068. __raw_writew(0x0000, bank->base
  1069. + OMAP1510_GPIO_INT_STATUS);
  1070. }
  1071. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1072. __raw_writew(0x0000, bank->base
  1073. + OMAP1610_GPIO_IRQENABLE1);
  1074. __raw_writew(0xffff, bank->base
  1075. + OMAP1610_GPIO_IRQSTATUS1);
  1076. __raw_writew(0x0014, bank->base
  1077. + OMAP1610_GPIO_SYSCONFIG);
  1078. /*
  1079. * Enable system clock for GPIO module.
  1080. * The CAM_CLK_CTRL *is* really the right place.
  1081. */
  1082. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1083. ULPD_CAM_CLK_CTRL);
  1084. }
  1085. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1086. __raw_writel(0xffffffff, bank->base
  1087. + OMAP7XX_GPIO_INT_MASK);
  1088. __raw_writel(0x00000000, bank->base
  1089. + OMAP7XX_GPIO_INT_STATUS);
  1090. }
  1091. }
  1092. }
  1093. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  1094. {
  1095. int j;
  1096. static int gpio;
  1097. bank->mod_usage = 0;
  1098. /*
  1099. * REVISIT eventually switch from OMAP-specific gpio structs
  1100. * over to the generic ones
  1101. */
  1102. bank->chip.request = omap_gpio_request;
  1103. bank->chip.free = omap_gpio_free;
  1104. bank->chip.direction_input = gpio_input;
  1105. bank->chip.get = gpio_get;
  1106. bank->chip.direction_output = gpio_output;
  1107. bank->chip.set_debounce = gpio_debounce;
  1108. bank->chip.set = gpio_set;
  1109. bank->chip.to_irq = gpio_2irq;
  1110. if (bank_is_mpuio(bank)) {
  1111. bank->chip.label = "mpuio";
  1112. #ifdef CONFIG_ARCH_OMAP16XX
  1113. bank->chip.dev = &omap_mpuio_device.dev;
  1114. #endif
  1115. bank->chip.base = OMAP_MPUIO(0);
  1116. } else {
  1117. bank->chip.label = "gpio";
  1118. bank->chip.base = gpio;
  1119. gpio += bank->width;
  1120. }
  1121. bank->chip.ngpio = bank->width;
  1122. gpiochip_add(&bank->chip);
  1123. for (j = bank->virtual_irq_start;
  1124. j < bank->virtual_irq_start + bank->width; j++) {
  1125. irq_set_lockdep_class(j, &gpio_lock_class);
  1126. irq_set_chip_data(j, bank);
  1127. if (bank_is_mpuio(bank))
  1128. irq_set_chip(j, &mpuio_irq_chip);
  1129. else
  1130. irq_set_chip(j, &gpio_irq_chip);
  1131. irq_set_handler(j, handle_simple_irq);
  1132. set_irq_flags(j, IRQF_VALID);
  1133. }
  1134. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  1135. irq_set_handler_data(bank->irq, bank);
  1136. }
  1137. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  1138. {
  1139. static int gpio_init_done;
  1140. struct omap_gpio_platform_data *pdata;
  1141. struct resource *res;
  1142. int id;
  1143. struct gpio_bank *bank;
  1144. if (!pdev->dev.platform_data)
  1145. return -EINVAL;
  1146. pdata = pdev->dev.platform_data;
  1147. if (!gpio_init_done) {
  1148. int ret;
  1149. ret = init_gpio_info(pdev);
  1150. if (ret)
  1151. return ret;
  1152. }
  1153. id = pdev->id;
  1154. bank = &gpio_bank[id];
  1155. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1156. if (unlikely(!res)) {
  1157. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1158. return -ENODEV;
  1159. }
  1160. bank->irq = res->start;
  1161. bank->virtual_irq_start = pdata->virtual_irq_start;
  1162. bank->method = pdata->bank_type;
  1163. bank->dev = &pdev->dev;
  1164. bank->dbck_flag = pdata->dbck_flag;
  1165. bank->stride = pdata->bank_stride;
  1166. bank->width = pdata->bank_width;
  1167. bank->regs = pdata->regs;
  1168. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1169. bank->set_dataout = _set_gpio_dataout_reg;
  1170. else
  1171. bank->set_dataout = _set_gpio_dataout_mask;
  1172. spin_lock_init(&bank->lock);
  1173. /* Static mapping, never released */
  1174. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1175. if (unlikely(!res)) {
  1176. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1177. return -ENODEV;
  1178. }
  1179. bank->base = ioremap(res->start, resource_size(res));
  1180. if (!bank->base) {
  1181. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1182. return -ENOMEM;
  1183. }
  1184. pm_runtime_enable(bank->dev);
  1185. pm_runtime_get_sync(bank->dev);
  1186. omap_gpio_mod_init(bank, id);
  1187. omap_gpio_chip_init(bank);
  1188. omap_gpio_show_rev(bank);
  1189. if (!gpio_init_done)
  1190. gpio_init_done = 1;
  1191. return 0;
  1192. }
  1193. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1194. static int omap_gpio_suspend(void)
  1195. {
  1196. int i;
  1197. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1198. return 0;
  1199. for (i = 0; i < gpio_bank_count; i++) {
  1200. struct gpio_bank *bank = &gpio_bank[i];
  1201. void __iomem *wake_status;
  1202. void __iomem *wake_clear;
  1203. void __iomem *wake_set;
  1204. unsigned long flags;
  1205. switch (bank->method) {
  1206. #ifdef CONFIG_ARCH_OMAP16XX
  1207. case METHOD_GPIO_1610:
  1208. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1209. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1210. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1211. break;
  1212. #endif
  1213. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1214. case METHOD_GPIO_24XX:
  1215. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1216. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1217. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1218. break;
  1219. #endif
  1220. #ifdef CONFIG_ARCH_OMAP4
  1221. case METHOD_GPIO_44XX:
  1222. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1223. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1224. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1225. break;
  1226. #endif
  1227. default:
  1228. continue;
  1229. }
  1230. spin_lock_irqsave(&bank->lock, flags);
  1231. bank->saved_wakeup = __raw_readl(wake_status);
  1232. __raw_writel(0xffffffff, wake_clear);
  1233. __raw_writel(bank->suspend_wakeup, wake_set);
  1234. spin_unlock_irqrestore(&bank->lock, flags);
  1235. }
  1236. return 0;
  1237. }
  1238. static void omap_gpio_resume(void)
  1239. {
  1240. int i;
  1241. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1242. return;
  1243. for (i = 0; i < gpio_bank_count; i++) {
  1244. struct gpio_bank *bank = &gpio_bank[i];
  1245. void __iomem *wake_clear;
  1246. void __iomem *wake_set;
  1247. unsigned long flags;
  1248. switch (bank->method) {
  1249. #ifdef CONFIG_ARCH_OMAP16XX
  1250. case METHOD_GPIO_1610:
  1251. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1252. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1253. break;
  1254. #endif
  1255. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1256. case METHOD_GPIO_24XX:
  1257. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1258. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1259. break;
  1260. #endif
  1261. #ifdef CONFIG_ARCH_OMAP4
  1262. case METHOD_GPIO_44XX:
  1263. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1264. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1265. break;
  1266. #endif
  1267. default:
  1268. continue;
  1269. }
  1270. spin_lock_irqsave(&bank->lock, flags);
  1271. __raw_writel(0xffffffff, wake_clear);
  1272. __raw_writel(bank->saved_wakeup, wake_set);
  1273. spin_unlock_irqrestore(&bank->lock, flags);
  1274. }
  1275. }
  1276. static struct syscore_ops omap_gpio_syscore_ops = {
  1277. .suspend = omap_gpio_suspend,
  1278. .resume = omap_gpio_resume,
  1279. };
  1280. #endif
  1281. #ifdef CONFIG_ARCH_OMAP2PLUS
  1282. static int workaround_enabled;
  1283. void omap2_gpio_prepare_for_idle(int off_mode)
  1284. {
  1285. int i, c = 0;
  1286. int min = 0;
  1287. if (cpu_is_omap34xx())
  1288. min = 1;
  1289. for (i = min; i < gpio_bank_count; i++) {
  1290. struct gpio_bank *bank = &gpio_bank[i];
  1291. u32 l1 = 0, l2 = 0;
  1292. int j;
  1293. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1294. clk_disable(bank->dbck);
  1295. if (!off_mode)
  1296. continue;
  1297. /* If going to OFF, remove triggering for all
  1298. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1299. * generated. See OMAP2420 Errata item 1.101. */
  1300. if (!(bank->enabled_non_wakeup_gpios))
  1301. continue;
  1302. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1303. bank->saved_datain = __raw_readl(bank->base +
  1304. OMAP24XX_GPIO_DATAIN);
  1305. l1 = __raw_readl(bank->base +
  1306. OMAP24XX_GPIO_FALLINGDETECT);
  1307. l2 = __raw_readl(bank->base +
  1308. OMAP24XX_GPIO_RISINGDETECT);
  1309. }
  1310. if (cpu_is_omap44xx()) {
  1311. bank->saved_datain = __raw_readl(bank->base +
  1312. OMAP4_GPIO_DATAIN);
  1313. l1 = __raw_readl(bank->base +
  1314. OMAP4_GPIO_FALLINGDETECT);
  1315. l2 = __raw_readl(bank->base +
  1316. OMAP4_GPIO_RISINGDETECT);
  1317. }
  1318. bank->saved_fallingdetect = l1;
  1319. bank->saved_risingdetect = l2;
  1320. l1 &= ~bank->enabled_non_wakeup_gpios;
  1321. l2 &= ~bank->enabled_non_wakeup_gpios;
  1322. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1323. __raw_writel(l1, bank->base +
  1324. OMAP24XX_GPIO_FALLINGDETECT);
  1325. __raw_writel(l2, bank->base +
  1326. OMAP24XX_GPIO_RISINGDETECT);
  1327. }
  1328. if (cpu_is_omap44xx()) {
  1329. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1330. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1331. }
  1332. c++;
  1333. }
  1334. if (!c) {
  1335. workaround_enabled = 0;
  1336. return;
  1337. }
  1338. workaround_enabled = 1;
  1339. }
  1340. void omap2_gpio_resume_after_idle(void)
  1341. {
  1342. int i;
  1343. int min = 0;
  1344. if (cpu_is_omap34xx())
  1345. min = 1;
  1346. for (i = min; i < gpio_bank_count; i++) {
  1347. struct gpio_bank *bank = &gpio_bank[i];
  1348. u32 l = 0, gen, gen0, gen1;
  1349. int j;
  1350. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1351. clk_enable(bank->dbck);
  1352. if (!workaround_enabled)
  1353. continue;
  1354. if (!(bank->enabled_non_wakeup_gpios))
  1355. continue;
  1356. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1357. __raw_writel(bank->saved_fallingdetect,
  1358. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1359. __raw_writel(bank->saved_risingdetect,
  1360. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1361. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1362. }
  1363. if (cpu_is_omap44xx()) {
  1364. __raw_writel(bank->saved_fallingdetect,
  1365. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1366. __raw_writel(bank->saved_risingdetect,
  1367. bank->base + OMAP4_GPIO_RISINGDETECT);
  1368. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1369. }
  1370. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1371. * state. If so, generate an IRQ by software. This is
  1372. * horribly racy, but it's the best we can do to work around
  1373. * this silicon bug. */
  1374. l ^= bank->saved_datain;
  1375. l &= bank->enabled_non_wakeup_gpios;
  1376. /*
  1377. * No need to generate IRQs for the rising edge for gpio IRQs
  1378. * configured with falling edge only; and vice versa.
  1379. */
  1380. gen0 = l & bank->saved_fallingdetect;
  1381. gen0 &= bank->saved_datain;
  1382. gen1 = l & bank->saved_risingdetect;
  1383. gen1 &= ~(bank->saved_datain);
  1384. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1385. gen = l & (~(bank->saved_fallingdetect) &
  1386. ~(bank->saved_risingdetect));
  1387. /* Consider all GPIO IRQs needed to be updated */
  1388. gen |= gen0 | gen1;
  1389. if (gen) {
  1390. u32 old0, old1;
  1391. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1392. old0 = __raw_readl(bank->base +
  1393. OMAP24XX_GPIO_LEVELDETECT0);
  1394. old1 = __raw_readl(bank->base +
  1395. OMAP24XX_GPIO_LEVELDETECT1);
  1396. __raw_writel(old0 | gen, bank->base +
  1397. OMAP24XX_GPIO_LEVELDETECT0);
  1398. __raw_writel(old1 | gen, bank->base +
  1399. OMAP24XX_GPIO_LEVELDETECT1);
  1400. __raw_writel(old0, bank->base +
  1401. OMAP24XX_GPIO_LEVELDETECT0);
  1402. __raw_writel(old1, bank->base +
  1403. OMAP24XX_GPIO_LEVELDETECT1);
  1404. }
  1405. if (cpu_is_omap44xx()) {
  1406. old0 = __raw_readl(bank->base +
  1407. OMAP4_GPIO_LEVELDETECT0);
  1408. old1 = __raw_readl(bank->base +
  1409. OMAP4_GPIO_LEVELDETECT1);
  1410. __raw_writel(old0 | l, bank->base +
  1411. OMAP4_GPIO_LEVELDETECT0);
  1412. __raw_writel(old1 | l, bank->base +
  1413. OMAP4_GPIO_LEVELDETECT1);
  1414. __raw_writel(old0, bank->base +
  1415. OMAP4_GPIO_LEVELDETECT0);
  1416. __raw_writel(old1, bank->base +
  1417. OMAP4_GPIO_LEVELDETECT1);
  1418. }
  1419. }
  1420. }
  1421. }
  1422. #endif
  1423. #ifdef CONFIG_ARCH_OMAP3
  1424. /* save the registers of bank 2-6 */
  1425. void omap_gpio_save_context(void)
  1426. {
  1427. int i;
  1428. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1429. for (i = 1; i < gpio_bank_count; i++) {
  1430. struct gpio_bank *bank = &gpio_bank[i];
  1431. gpio_context[i].irqenable1 =
  1432. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1433. gpio_context[i].irqenable2 =
  1434. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1435. gpio_context[i].wake_en =
  1436. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1437. gpio_context[i].ctrl =
  1438. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1439. gpio_context[i].oe =
  1440. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1441. gpio_context[i].leveldetect0 =
  1442. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1443. gpio_context[i].leveldetect1 =
  1444. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1445. gpio_context[i].risingdetect =
  1446. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1447. gpio_context[i].fallingdetect =
  1448. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1449. gpio_context[i].dataout =
  1450. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1451. }
  1452. }
  1453. /* restore the required registers of bank 2-6 */
  1454. void omap_gpio_restore_context(void)
  1455. {
  1456. int i;
  1457. for (i = 1; i < gpio_bank_count; i++) {
  1458. struct gpio_bank *bank = &gpio_bank[i];
  1459. __raw_writel(gpio_context[i].irqenable1,
  1460. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1461. __raw_writel(gpio_context[i].irqenable2,
  1462. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1463. __raw_writel(gpio_context[i].wake_en,
  1464. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1465. __raw_writel(gpio_context[i].ctrl,
  1466. bank->base + OMAP24XX_GPIO_CTRL);
  1467. __raw_writel(gpio_context[i].oe,
  1468. bank->base + OMAP24XX_GPIO_OE);
  1469. __raw_writel(gpio_context[i].leveldetect0,
  1470. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1471. __raw_writel(gpio_context[i].leveldetect1,
  1472. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1473. __raw_writel(gpio_context[i].risingdetect,
  1474. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1475. __raw_writel(gpio_context[i].fallingdetect,
  1476. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1477. __raw_writel(gpio_context[i].dataout,
  1478. bank->base + OMAP24XX_GPIO_DATAOUT);
  1479. }
  1480. }
  1481. #endif
  1482. static struct platform_driver omap_gpio_driver = {
  1483. .probe = omap_gpio_probe,
  1484. .driver = {
  1485. .name = "omap_gpio",
  1486. },
  1487. };
  1488. /*
  1489. * gpio driver register needs to be done before
  1490. * machine_init functions access gpio APIs.
  1491. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1492. */
  1493. static int __init omap_gpio_drv_reg(void)
  1494. {
  1495. return platform_driver_register(&omap_gpio_driver);
  1496. }
  1497. postcore_initcall(omap_gpio_drv_reg);
  1498. static int __init omap_gpio_sysinit(void)
  1499. {
  1500. mpuio_init();
  1501. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1502. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1503. register_syscore_ops(&omap_gpio_syscore_ops);
  1504. #endif
  1505. return 0;
  1506. }
  1507. arch_initcall(omap_gpio_sysinit);