base.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/pci-aspm.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <linux/etherdevice.h>
  55. #include <net/ieee80211_radiotap.h>
  56. #include <asm/unaligned.h>
  57. #include "base.h"
  58. #include "reg.h"
  59. #include "debug.h"
  60. #include "ani.h"
  61. #include "../debug.h"
  62. static int modparam_nohwcrypt;
  63. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  64. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  65. static int modparam_all_channels;
  66. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  67. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  68. /* Module info */
  69. MODULE_AUTHOR("Jiri Slaby");
  70. MODULE_AUTHOR("Nick Kossifidis");
  71. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  72. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  75. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  76. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  77. struct ieee80211_vif *vif);
  78. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  79. /* Known PCI ids */
  80. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  81. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  82. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  83. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  84. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  85. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  86. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  87. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  88. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  89. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  91. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  92. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  93. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  94. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  95. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  96. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  97. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  98. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  99. { 0 }
  100. };
  101. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  102. /* Known SREVs */
  103. static const struct ath5k_srev_name srev_names[] = {
  104. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  105. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  106. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  107. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  108. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  109. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  110. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  111. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  112. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  113. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  114. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  115. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  116. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  117. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  118. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  119. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  120. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  121. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  122. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  123. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  124. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  125. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  126. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  127. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  128. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  129. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  130. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  131. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  132. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  133. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  134. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  135. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  136. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  137. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  138. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  139. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  140. };
  141. static const struct ieee80211_rate ath5k_rates[] = {
  142. { .bitrate = 10,
  143. .hw_value = ATH5K_RATE_CODE_1M, },
  144. { .bitrate = 20,
  145. .hw_value = ATH5K_RATE_CODE_2M,
  146. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 55,
  149. .hw_value = ATH5K_RATE_CODE_5_5M,
  150. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  151. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  152. { .bitrate = 110,
  153. .hw_value = ATH5K_RATE_CODE_11M,
  154. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  155. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  156. { .bitrate = 60,
  157. .hw_value = ATH5K_RATE_CODE_6M,
  158. .flags = 0 },
  159. { .bitrate = 90,
  160. .hw_value = ATH5K_RATE_CODE_9M,
  161. .flags = 0 },
  162. { .bitrate = 120,
  163. .hw_value = ATH5K_RATE_CODE_12M,
  164. .flags = 0 },
  165. { .bitrate = 180,
  166. .hw_value = ATH5K_RATE_CODE_18M,
  167. .flags = 0 },
  168. { .bitrate = 240,
  169. .hw_value = ATH5K_RATE_CODE_24M,
  170. .flags = 0 },
  171. { .bitrate = 360,
  172. .hw_value = ATH5K_RATE_CODE_36M,
  173. .flags = 0 },
  174. { .bitrate = 480,
  175. .hw_value = ATH5K_RATE_CODE_48M,
  176. .flags = 0 },
  177. { .bitrate = 540,
  178. .hw_value = ATH5K_RATE_CODE_54M,
  179. .flags = 0 },
  180. /* XR missing */
  181. };
  182. static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
  183. struct ath5k_buf *bf)
  184. {
  185. BUG_ON(!bf);
  186. if (!bf->skb)
  187. return;
  188. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  189. PCI_DMA_TODEVICE);
  190. dev_kfree_skb_any(bf->skb);
  191. bf->skb = NULL;
  192. bf->skbaddr = 0;
  193. bf->desc->ds_data = 0;
  194. }
  195. static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
  196. struct ath5k_buf *bf)
  197. {
  198. struct ath5k_hw *ah = sc->ah;
  199. struct ath_common *common = ath5k_hw_common(ah);
  200. BUG_ON(!bf);
  201. if (!bf->skb)
  202. return;
  203. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  204. PCI_DMA_FROMDEVICE);
  205. dev_kfree_skb_any(bf->skb);
  206. bf->skb = NULL;
  207. bf->skbaddr = 0;
  208. bf->desc->ds_data = 0;
  209. }
  210. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  211. {
  212. u64 tsf = ath5k_hw_get_tsf64(ah);
  213. if ((tsf & 0x7fff) < rstamp)
  214. tsf -= 0x8000;
  215. return (tsf & ~0x7fff) | rstamp;
  216. }
  217. static const char *
  218. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  219. {
  220. const char *name = "xxxxx";
  221. unsigned int i;
  222. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  223. if (srev_names[i].sr_type != type)
  224. continue;
  225. if ((val & 0xf0) == srev_names[i].sr_val)
  226. name = srev_names[i].sr_name;
  227. if ((val & 0xff) == srev_names[i].sr_val) {
  228. name = srev_names[i].sr_name;
  229. break;
  230. }
  231. }
  232. return name;
  233. }
  234. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  235. {
  236. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  237. return ath5k_hw_reg_read(ah, reg_offset);
  238. }
  239. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  240. {
  241. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  242. ath5k_hw_reg_write(ah, val, reg_offset);
  243. }
  244. static const struct ath_ops ath5k_common_ops = {
  245. .read = ath5k_ioread32,
  246. .write = ath5k_iowrite32,
  247. };
  248. /***********************\
  249. * Driver Initialization *
  250. \***********************/
  251. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  252. {
  253. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  254. struct ath5k_softc *sc = hw->priv;
  255. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  256. return ath_reg_notifier_apply(wiphy, request, regulatory);
  257. }
  258. /********************\
  259. * Channel/mode setup *
  260. \********************/
  261. /*
  262. * Convert IEEE channel number to MHz frequency.
  263. */
  264. static inline short
  265. ath5k_ieee2mhz(short chan)
  266. {
  267. if (chan <= 14 || chan >= 27)
  268. return ieee80211chan2mhz(chan);
  269. else
  270. return 2212 + chan * 20;
  271. }
  272. /*
  273. * Returns true for the channel numbers used without all_channels modparam.
  274. */
  275. static bool ath5k_is_standard_channel(short chan)
  276. {
  277. return ((chan <= 14) ||
  278. /* UNII 1,2 */
  279. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  280. /* midband */
  281. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  282. /* UNII-3 */
  283. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  284. }
  285. static unsigned int
  286. ath5k_copy_channels(struct ath5k_hw *ah,
  287. struct ieee80211_channel *channels,
  288. unsigned int mode,
  289. unsigned int max)
  290. {
  291. unsigned int i, count, size, chfreq, freq, ch;
  292. if (!test_bit(mode, ah->ah_modes))
  293. return 0;
  294. switch (mode) {
  295. case AR5K_MODE_11A:
  296. case AR5K_MODE_11A_TURBO:
  297. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  298. size = 220 ;
  299. chfreq = CHANNEL_5GHZ;
  300. break;
  301. case AR5K_MODE_11B:
  302. case AR5K_MODE_11G:
  303. case AR5K_MODE_11G_TURBO:
  304. size = 26;
  305. chfreq = CHANNEL_2GHZ;
  306. break;
  307. default:
  308. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  309. return 0;
  310. }
  311. for (i = 0, count = 0; i < size && max > 0; i++) {
  312. ch = i + 1 ;
  313. freq = ath5k_ieee2mhz(ch);
  314. /* Check if channel is supported by the chipset */
  315. if (!ath5k_channel_ok(ah, freq, chfreq))
  316. continue;
  317. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  318. continue;
  319. /* Write channel info and increment counter */
  320. channels[count].center_freq = freq;
  321. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  322. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  323. switch (mode) {
  324. case AR5K_MODE_11A:
  325. case AR5K_MODE_11G:
  326. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  327. break;
  328. case AR5K_MODE_11A_TURBO:
  329. case AR5K_MODE_11G_TURBO:
  330. channels[count].hw_value = chfreq |
  331. CHANNEL_OFDM | CHANNEL_TURBO;
  332. break;
  333. case AR5K_MODE_11B:
  334. channels[count].hw_value = CHANNEL_B;
  335. }
  336. count++;
  337. max--;
  338. }
  339. return count;
  340. }
  341. static void
  342. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  343. {
  344. u8 i;
  345. for (i = 0; i < AR5K_MAX_RATES; i++)
  346. sc->rate_idx[b->band][i] = -1;
  347. for (i = 0; i < b->n_bitrates; i++) {
  348. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  349. if (b->bitrates[i].hw_value_short)
  350. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  351. }
  352. }
  353. static int
  354. ath5k_setup_bands(struct ieee80211_hw *hw)
  355. {
  356. struct ath5k_softc *sc = hw->priv;
  357. struct ath5k_hw *ah = sc->ah;
  358. struct ieee80211_supported_band *sband;
  359. int max_c, count_c = 0;
  360. int i;
  361. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  362. max_c = ARRAY_SIZE(sc->channels);
  363. /* 2GHz band */
  364. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  365. sband->band = IEEE80211_BAND_2GHZ;
  366. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  367. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  368. /* G mode */
  369. memcpy(sband->bitrates, &ath5k_rates[0],
  370. sizeof(struct ieee80211_rate) * 12);
  371. sband->n_bitrates = 12;
  372. sband->channels = sc->channels;
  373. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  374. AR5K_MODE_11G, max_c);
  375. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  376. count_c = sband->n_channels;
  377. max_c -= count_c;
  378. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  379. /* B mode */
  380. memcpy(sband->bitrates, &ath5k_rates[0],
  381. sizeof(struct ieee80211_rate) * 4);
  382. sband->n_bitrates = 4;
  383. /* 5211 only supports B rates and uses 4bit rate codes
  384. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  385. * fix them up here:
  386. */
  387. if (ah->ah_version == AR5K_AR5211) {
  388. for (i = 0; i < 4; i++) {
  389. sband->bitrates[i].hw_value =
  390. sband->bitrates[i].hw_value & 0xF;
  391. sband->bitrates[i].hw_value_short =
  392. sband->bitrates[i].hw_value_short & 0xF;
  393. }
  394. }
  395. sband->channels = sc->channels;
  396. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  397. AR5K_MODE_11B, max_c);
  398. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  399. count_c = sband->n_channels;
  400. max_c -= count_c;
  401. }
  402. ath5k_setup_rate_idx(sc, sband);
  403. /* 5GHz band, A mode */
  404. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  405. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  406. sband->band = IEEE80211_BAND_5GHZ;
  407. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  408. memcpy(sband->bitrates, &ath5k_rates[4],
  409. sizeof(struct ieee80211_rate) * 8);
  410. sband->n_bitrates = 8;
  411. sband->channels = &sc->channels[count_c];
  412. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  413. AR5K_MODE_11A, max_c);
  414. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  415. }
  416. ath5k_setup_rate_idx(sc, sband);
  417. ath5k_debug_dump_bands(sc);
  418. return 0;
  419. }
  420. /*
  421. * Set/change channels. We always reset the chip.
  422. * To accomplish this we must first cleanup any pending DMA,
  423. * then restart stuff after a la ath5k_init.
  424. *
  425. * Called with sc->lock.
  426. */
  427. static int
  428. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  429. {
  430. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  431. "channel set, resetting (%u -> %u MHz)\n",
  432. sc->curchan->center_freq, chan->center_freq);
  433. /*
  434. * To switch channels clear any pending DMA operations;
  435. * wait long enough for the RX fifo to drain, reset the
  436. * hardware at the new frequency, and then re-enable
  437. * the relevant bits of the h/w.
  438. */
  439. return ath5k_reset(sc, chan);
  440. }
  441. static void
  442. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  443. {
  444. sc->curmode = mode;
  445. if (mode == AR5K_MODE_11A) {
  446. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  447. } else {
  448. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  449. }
  450. }
  451. struct ath_vif_iter_data {
  452. const u8 *hw_macaddr;
  453. u8 mask[ETH_ALEN];
  454. u8 active_mac[ETH_ALEN]; /* first active MAC */
  455. bool need_set_hw_addr;
  456. bool found_active;
  457. bool any_assoc;
  458. enum nl80211_iftype opmode;
  459. };
  460. static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  461. {
  462. struct ath_vif_iter_data *iter_data = data;
  463. int i;
  464. struct ath5k_vif *avf = (void *)vif->drv_priv;
  465. if (iter_data->hw_macaddr)
  466. for (i = 0; i < ETH_ALEN; i++)
  467. iter_data->mask[i] &=
  468. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  469. if (!iter_data->found_active) {
  470. iter_data->found_active = true;
  471. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  472. }
  473. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  474. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  475. iter_data->need_set_hw_addr = false;
  476. if (!iter_data->any_assoc) {
  477. if (avf->assoc)
  478. iter_data->any_assoc = true;
  479. }
  480. /* Calculate combined mode - when APs are active, operate in AP mode.
  481. * Otherwise use the mode of the new interface. This can currently
  482. * only deal with combinations of APs and STAs. Only one ad-hoc
  483. * interfaces is allowed.
  484. */
  485. if (avf->opmode == NL80211_IFTYPE_AP)
  486. iter_data->opmode = NL80211_IFTYPE_AP;
  487. else
  488. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  489. iter_data->opmode = avf->opmode;
  490. }
  491. static void ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  492. struct ieee80211_vif *vif)
  493. {
  494. struct ath_common *common = ath5k_hw_common(sc->ah);
  495. struct ath_vif_iter_data iter_data;
  496. /*
  497. * Use the hardware MAC address as reference, the hardware uses it
  498. * together with the BSSID mask when matching addresses.
  499. */
  500. iter_data.hw_macaddr = common->macaddr;
  501. memset(&iter_data.mask, 0xff, ETH_ALEN);
  502. iter_data.found_active = false;
  503. iter_data.need_set_hw_addr = true;
  504. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  505. if (vif)
  506. ath_vif_iter(&iter_data, vif->addr, vif);
  507. /* Get list of all active MAC addresses */
  508. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  509. &iter_data);
  510. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  511. sc->opmode = iter_data.opmode;
  512. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  513. /* Nothing active, default to station mode */
  514. sc->opmode = NL80211_IFTYPE_STATION;
  515. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  516. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  517. sc->opmode, ath_opmode_to_string(sc->opmode));
  518. if (iter_data.need_set_hw_addr && iter_data.found_active)
  519. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  520. if (ath5k_hw_hasbssidmask(sc->ah))
  521. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  522. }
  523. static void
  524. ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
  525. {
  526. struct ath5k_hw *ah = sc->ah;
  527. u32 rfilt;
  528. /* configure rx filter */
  529. rfilt = sc->filter_flags;
  530. ath5k_hw_set_rx_filter(ah, rfilt);
  531. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  532. ath5k_update_bssid_mask_and_opmode(sc, vif);
  533. }
  534. static inline int
  535. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  536. {
  537. int rix;
  538. /* return base rate on errors */
  539. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  540. "hw_rix out of bounds: %x\n", hw_rix))
  541. return 0;
  542. rix = sc->rate_idx[sc->curband->band][hw_rix];
  543. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  544. rix = 0;
  545. return rix;
  546. }
  547. /***************\
  548. * Buffers setup *
  549. \***************/
  550. static
  551. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  552. {
  553. struct ath_common *common = ath5k_hw_common(sc->ah);
  554. struct sk_buff *skb;
  555. /*
  556. * Allocate buffer with headroom_needed space for the
  557. * fake physical layer header at the start.
  558. */
  559. skb = ath_rxbuf_alloc(common,
  560. common->rx_bufsize,
  561. GFP_ATOMIC);
  562. if (!skb) {
  563. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  564. common->rx_bufsize);
  565. return NULL;
  566. }
  567. *skb_addr = pci_map_single(sc->pdev,
  568. skb->data, common->rx_bufsize,
  569. PCI_DMA_FROMDEVICE);
  570. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  571. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  572. dev_kfree_skb(skb);
  573. return NULL;
  574. }
  575. return skb;
  576. }
  577. static int
  578. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  579. {
  580. struct ath5k_hw *ah = sc->ah;
  581. struct sk_buff *skb = bf->skb;
  582. struct ath5k_desc *ds;
  583. int ret;
  584. if (!skb) {
  585. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  586. if (!skb)
  587. return -ENOMEM;
  588. bf->skb = skb;
  589. }
  590. /*
  591. * Setup descriptors. For receive we always terminate
  592. * the descriptor list with a self-linked entry so we'll
  593. * not get overrun under high load (as can happen with a
  594. * 5212 when ANI processing enables PHY error frames).
  595. *
  596. * To ensure the last descriptor is self-linked we create
  597. * each descriptor as self-linked and add it to the end. As
  598. * each additional descriptor is added the previous self-linked
  599. * entry is "fixed" naturally. This should be safe even
  600. * if DMA is happening. When processing RX interrupts we
  601. * never remove/process the last, self-linked, entry on the
  602. * descriptor list. This ensures the hardware always has
  603. * someplace to write a new frame.
  604. */
  605. ds = bf->desc;
  606. ds->ds_link = bf->daddr; /* link to self */
  607. ds->ds_data = bf->skbaddr;
  608. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  609. if (ret) {
  610. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  611. return ret;
  612. }
  613. if (sc->rxlink != NULL)
  614. *sc->rxlink = bf->daddr;
  615. sc->rxlink = &ds->ds_link;
  616. return 0;
  617. }
  618. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  619. {
  620. struct ieee80211_hdr *hdr;
  621. enum ath5k_pkt_type htype;
  622. __le16 fc;
  623. hdr = (struct ieee80211_hdr *)skb->data;
  624. fc = hdr->frame_control;
  625. if (ieee80211_is_beacon(fc))
  626. htype = AR5K_PKT_TYPE_BEACON;
  627. else if (ieee80211_is_probe_resp(fc))
  628. htype = AR5K_PKT_TYPE_PROBE_RESP;
  629. else if (ieee80211_is_atim(fc))
  630. htype = AR5K_PKT_TYPE_ATIM;
  631. else if (ieee80211_is_pspoll(fc))
  632. htype = AR5K_PKT_TYPE_PSPOLL;
  633. else
  634. htype = AR5K_PKT_TYPE_NORMAL;
  635. return htype;
  636. }
  637. static int
  638. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  639. struct ath5k_txq *txq, int padsize)
  640. {
  641. struct ath5k_hw *ah = sc->ah;
  642. struct ath5k_desc *ds = bf->desc;
  643. struct sk_buff *skb = bf->skb;
  644. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  645. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  646. struct ieee80211_rate *rate;
  647. unsigned int mrr_rate[3], mrr_tries[3];
  648. int i, ret;
  649. u16 hw_rate;
  650. u16 cts_rate = 0;
  651. u16 duration = 0;
  652. u8 rc_flags;
  653. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  654. /* XXX endianness */
  655. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  656. PCI_DMA_TODEVICE);
  657. rate = ieee80211_get_tx_rate(sc->hw, info);
  658. if (!rate) {
  659. ret = -EINVAL;
  660. goto err_unmap;
  661. }
  662. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  663. flags |= AR5K_TXDESC_NOACK;
  664. rc_flags = info->control.rates[0].flags;
  665. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  666. rate->hw_value_short : rate->hw_value;
  667. pktlen = skb->len;
  668. /* FIXME: If we are in g mode and rate is a CCK rate
  669. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  670. * from tx power (value is in dB units already) */
  671. if (info->control.hw_key) {
  672. keyidx = info->control.hw_key->hw_key_idx;
  673. pktlen += info->control.hw_key->icv_len;
  674. }
  675. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  676. flags |= AR5K_TXDESC_RTSENA;
  677. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  678. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  679. info->control.vif, pktlen, info));
  680. }
  681. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  682. flags |= AR5K_TXDESC_CTSENA;
  683. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  684. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  685. info->control.vif, pktlen, info));
  686. }
  687. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  688. ieee80211_get_hdrlen_from_skb(skb), padsize,
  689. get_hw_packet_type(skb),
  690. (sc->power_level * 2),
  691. hw_rate,
  692. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  693. cts_rate, duration);
  694. if (ret)
  695. goto err_unmap;
  696. memset(mrr_rate, 0, sizeof(mrr_rate));
  697. memset(mrr_tries, 0, sizeof(mrr_tries));
  698. for (i = 0; i < 3; i++) {
  699. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  700. if (!rate)
  701. break;
  702. mrr_rate[i] = rate->hw_value;
  703. mrr_tries[i] = info->control.rates[i + 1].count;
  704. }
  705. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  706. mrr_rate[0], mrr_tries[0],
  707. mrr_rate[1], mrr_tries[1],
  708. mrr_rate[2], mrr_tries[2]);
  709. ds->ds_link = 0;
  710. ds->ds_data = bf->skbaddr;
  711. spin_lock_bh(&txq->lock);
  712. list_add_tail(&bf->list, &txq->q);
  713. txq->txq_len++;
  714. if (txq->link == NULL) /* is this first packet? */
  715. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  716. else /* no, so only link it */
  717. *txq->link = bf->daddr;
  718. txq->link = &ds->ds_link;
  719. ath5k_hw_start_tx_dma(ah, txq->qnum);
  720. mmiowb();
  721. spin_unlock_bh(&txq->lock);
  722. return 0;
  723. err_unmap:
  724. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  725. return ret;
  726. }
  727. /*******************\
  728. * Descriptors setup *
  729. \*******************/
  730. static int
  731. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  732. {
  733. struct ath5k_desc *ds;
  734. struct ath5k_buf *bf;
  735. dma_addr_t da;
  736. unsigned int i;
  737. int ret;
  738. /* allocate descriptors */
  739. sc->desc_len = sizeof(struct ath5k_desc) *
  740. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  741. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  742. if (sc->desc == NULL) {
  743. ATH5K_ERR(sc, "can't allocate descriptors\n");
  744. ret = -ENOMEM;
  745. goto err;
  746. }
  747. ds = sc->desc;
  748. da = sc->desc_daddr;
  749. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  750. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  751. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  752. sizeof(struct ath5k_buf), GFP_KERNEL);
  753. if (bf == NULL) {
  754. ATH5K_ERR(sc, "can't allocate bufptr\n");
  755. ret = -ENOMEM;
  756. goto err_free;
  757. }
  758. sc->bufptr = bf;
  759. INIT_LIST_HEAD(&sc->rxbuf);
  760. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  761. bf->desc = ds;
  762. bf->daddr = da;
  763. list_add_tail(&bf->list, &sc->rxbuf);
  764. }
  765. INIT_LIST_HEAD(&sc->txbuf);
  766. sc->txbuf_len = ATH_TXBUF;
  767. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  768. da += sizeof(*ds)) {
  769. bf->desc = ds;
  770. bf->daddr = da;
  771. list_add_tail(&bf->list, &sc->txbuf);
  772. }
  773. /* beacon buffers */
  774. INIT_LIST_HEAD(&sc->bcbuf);
  775. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  776. bf->desc = ds;
  777. bf->daddr = da;
  778. list_add_tail(&bf->list, &sc->bcbuf);
  779. }
  780. return 0;
  781. err_free:
  782. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  783. err:
  784. sc->desc = NULL;
  785. return ret;
  786. }
  787. static void
  788. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  789. {
  790. struct ath5k_buf *bf;
  791. list_for_each_entry(bf, &sc->txbuf, list)
  792. ath5k_txbuf_free_skb(sc, bf);
  793. list_for_each_entry(bf, &sc->rxbuf, list)
  794. ath5k_rxbuf_free_skb(sc, bf);
  795. list_for_each_entry(bf, &sc->bcbuf, list)
  796. ath5k_txbuf_free_skb(sc, bf);
  797. /* Free memory associated with all descriptors */
  798. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  799. sc->desc = NULL;
  800. sc->desc_daddr = 0;
  801. kfree(sc->bufptr);
  802. sc->bufptr = NULL;
  803. }
  804. /**************\
  805. * Queues setup *
  806. \**************/
  807. static struct ath5k_txq *
  808. ath5k_txq_setup(struct ath5k_softc *sc,
  809. int qtype, int subtype)
  810. {
  811. struct ath5k_hw *ah = sc->ah;
  812. struct ath5k_txq *txq;
  813. struct ath5k_txq_info qi = {
  814. .tqi_subtype = subtype,
  815. /* XXX: default values not correct for B and XR channels,
  816. * but who cares? */
  817. .tqi_aifs = AR5K_TUNE_AIFS,
  818. .tqi_cw_min = AR5K_TUNE_CWMIN,
  819. .tqi_cw_max = AR5K_TUNE_CWMAX
  820. };
  821. int qnum;
  822. /*
  823. * Enable interrupts only for EOL and DESC conditions.
  824. * We mark tx descriptors to receive a DESC interrupt
  825. * when a tx queue gets deep; otherwise we wait for the
  826. * EOL to reap descriptors. Note that this is done to
  827. * reduce interrupt load and this only defers reaping
  828. * descriptors, never transmitting frames. Aside from
  829. * reducing interrupts this also permits more concurrency.
  830. * The only potential downside is if the tx queue backs
  831. * up in which case the top half of the kernel may backup
  832. * due to a lack of tx descriptors.
  833. */
  834. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  835. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  836. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  837. if (qnum < 0) {
  838. /*
  839. * NB: don't print a message, this happens
  840. * normally on parts with too few tx queues
  841. */
  842. return ERR_PTR(qnum);
  843. }
  844. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  845. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  846. qnum, ARRAY_SIZE(sc->txqs));
  847. ath5k_hw_release_tx_queue(ah, qnum);
  848. return ERR_PTR(-EINVAL);
  849. }
  850. txq = &sc->txqs[qnum];
  851. if (!txq->setup) {
  852. txq->qnum = qnum;
  853. txq->link = NULL;
  854. INIT_LIST_HEAD(&txq->q);
  855. spin_lock_init(&txq->lock);
  856. txq->setup = true;
  857. txq->txq_len = 0;
  858. txq->txq_poll_mark = false;
  859. txq->txq_stuck = 0;
  860. }
  861. return &sc->txqs[qnum];
  862. }
  863. static int
  864. ath5k_beaconq_setup(struct ath5k_hw *ah)
  865. {
  866. struct ath5k_txq_info qi = {
  867. /* XXX: default values not correct for B and XR channels,
  868. * but who cares? */
  869. .tqi_aifs = AR5K_TUNE_AIFS,
  870. .tqi_cw_min = AR5K_TUNE_CWMIN,
  871. .tqi_cw_max = AR5K_TUNE_CWMAX,
  872. /* NB: for dynamic turbo, don't enable any other interrupts */
  873. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  874. };
  875. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  876. }
  877. static int
  878. ath5k_beaconq_config(struct ath5k_softc *sc)
  879. {
  880. struct ath5k_hw *ah = sc->ah;
  881. struct ath5k_txq_info qi;
  882. int ret;
  883. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  884. if (ret)
  885. goto err;
  886. if (sc->opmode == NL80211_IFTYPE_AP ||
  887. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  888. /*
  889. * Always burst out beacon and CAB traffic
  890. * (aifs = cwmin = cwmax = 0)
  891. */
  892. qi.tqi_aifs = 0;
  893. qi.tqi_cw_min = 0;
  894. qi.tqi_cw_max = 0;
  895. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  896. /*
  897. * Adhoc mode; backoff between 0 and (2 * cw_min).
  898. */
  899. qi.tqi_aifs = 0;
  900. qi.tqi_cw_min = 0;
  901. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  902. }
  903. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  904. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  905. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  906. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  907. if (ret) {
  908. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  909. "hardware queue!\n", __func__);
  910. goto err;
  911. }
  912. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  913. if (ret)
  914. goto err;
  915. /* reconfigure cabq with ready time to 80% of beacon_interval */
  916. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  917. if (ret)
  918. goto err;
  919. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  920. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  921. if (ret)
  922. goto err;
  923. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  924. err:
  925. return ret;
  926. }
  927. static void
  928. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  929. {
  930. struct ath5k_buf *bf, *bf0;
  931. /*
  932. * NB: this assumes output has been stopped and
  933. * we do not need to block ath5k_tx_tasklet
  934. */
  935. spin_lock_bh(&txq->lock);
  936. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  937. ath5k_debug_printtxbuf(sc, bf);
  938. ath5k_txbuf_free_skb(sc, bf);
  939. spin_lock_bh(&sc->txbuflock);
  940. list_move_tail(&bf->list, &sc->txbuf);
  941. sc->txbuf_len++;
  942. txq->txq_len--;
  943. spin_unlock_bh(&sc->txbuflock);
  944. }
  945. txq->link = NULL;
  946. txq->txq_poll_mark = false;
  947. spin_unlock_bh(&txq->lock);
  948. }
  949. /*
  950. * Drain the transmit queues and reclaim resources.
  951. */
  952. static void
  953. ath5k_txq_cleanup(struct ath5k_softc *sc)
  954. {
  955. struct ath5k_hw *ah = sc->ah;
  956. unsigned int i;
  957. /* XXX return value */
  958. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  959. /* don't touch the hardware if marked invalid */
  960. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  961. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  962. ath5k_hw_get_txdp(ah, sc->bhalq));
  963. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  964. if (sc->txqs[i].setup) {
  965. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  966. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  967. "link %p\n",
  968. sc->txqs[i].qnum,
  969. ath5k_hw_get_txdp(ah,
  970. sc->txqs[i].qnum),
  971. sc->txqs[i].link);
  972. }
  973. }
  974. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  975. if (sc->txqs[i].setup)
  976. ath5k_txq_drainq(sc, &sc->txqs[i]);
  977. }
  978. static void
  979. ath5k_txq_release(struct ath5k_softc *sc)
  980. {
  981. struct ath5k_txq *txq = sc->txqs;
  982. unsigned int i;
  983. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  984. if (txq->setup) {
  985. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  986. txq->setup = false;
  987. }
  988. }
  989. /*************\
  990. * RX Handling *
  991. \*************/
  992. /*
  993. * Enable the receive h/w following a reset.
  994. */
  995. static int
  996. ath5k_rx_start(struct ath5k_softc *sc)
  997. {
  998. struct ath5k_hw *ah = sc->ah;
  999. struct ath_common *common = ath5k_hw_common(ah);
  1000. struct ath5k_buf *bf;
  1001. int ret;
  1002. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  1003. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  1004. common->cachelsz, common->rx_bufsize);
  1005. spin_lock_bh(&sc->rxbuflock);
  1006. sc->rxlink = NULL;
  1007. list_for_each_entry(bf, &sc->rxbuf, list) {
  1008. ret = ath5k_rxbuf_setup(sc, bf);
  1009. if (ret != 0) {
  1010. spin_unlock_bh(&sc->rxbuflock);
  1011. goto err;
  1012. }
  1013. }
  1014. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1015. ath5k_hw_set_rxdp(ah, bf->daddr);
  1016. spin_unlock_bh(&sc->rxbuflock);
  1017. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1018. ath5k_mode_setup(sc, NULL); /* set filters, etc. */
  1019. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1020. return 0;
  1021. err:
  1022. return ret;
  1023. }
  1024. /*
  1025. * Disable the receive h/w in preparation for a reset.
  1026. */
  1027. static void
  1028. ath5k_rx_stop(struct ath5k_softc *sc)
  1029. {
  1030. struct ath5k_hw *ah = sc->ah;
  1031. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1032. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1033. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1034. ath5k_debug_printrxbuffs(sc, ah);
  1035. }
  1036. static unsigned int
  1037. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  1038. struct ath5k_rx_status *rs)
  1039. {
  1040. struct ath5k_hw *ah = sc->ah;
  1041. struct ath_common *common = ath5k_hw_common(ah);
  1042. struct ieee80211_hdr *hdr = (void *)skb->data;
  1043. unsigned int keyix, hlen;
  1044. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1045. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1046. return RX_FLAG_DECRYPTED;
  1047. /* Apparently when a default key is used to decrypt the packet
  1048. the hw does not set the index used to decrypt. In such cases
  1049. get the index from the packet. */
  1050. hlen = ieee80211_hdrlen(hdr->frame_control);
  1051. if (ieee80211_has_protected(hdr->frame_control) &&
  1052. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1053. skb->len >= hlen + 4) {
  1054. keyix = skb->data[hlen + 3] >> 6;
  1055. if (test_bit(keyix, common->keymap))
  1056. return RX_FLAG_DECRYPTED;
  1057. }
  1058. return 0;
  1059. }
  1060. static void
  1061. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1062. struct ieee80211_rx_status *rxs)
  1063. {
  1064. struct ath_common *common = ath5k_hw_common(sc->ah);
  1065. u64 tsf, bc_tstamp;
  1066. u32 hw_tu;
  1067. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1068. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1069. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1070. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1071. /*
  1072. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1073. * have updated the local TSF. We have to work around various
  1074. * hardware bugs, though...
  1075. */
  1076. tsf = ath5k_hw_get_tsf64(sc->ah);
  1077. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1078. hw_tu = TSF_TO_TU(tsf);
  1079. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1080. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1081. (unsigned long long)bc_tstamp,
  1082. (unsigned long long)rxs->mactime,
  1083. (unsigned long long)(rxs->mactime - bc_tstamp),
  1084. (unsigned long long)tsf);
  1085. /*
  1086. * Sometimes the HW will give us a wrong tstamp in the rx
  1087. * status, causing the timestamp extension to go wrong.
  1088. * (This seems to happen especially with beacon frames bigger
  1089. * than 78 byte (incl. FCS))
  1090. * But we know that the receive timestamp must be later than the
  1091. * timestamp of the beacon since HW must have synced to that.
  1092. *
  1093. * NOTE: here we assume mactime to be after the frame was
  1094. * received, not like mac80211 which defines it at the start.
  1095. */
  1096. if (bc_tstamp > rxs->mactime) {
  1097. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1098. "fixing mactime from %llx to %llx\n",
  1099. (unsigned long long)rxs->mactime,
  1100. (unsigned long long)tsf);
  1101. rxs->mactime = tsf;
  1102. }
  1103. /*
  1104. * Local TSF might have moved higher than our beacon timers,
  1105. * in that case we have to update them to continue sending
  1106. * beacons. This also takes care of synchronizing beacon sending
  1107. * times with other stations.
  1108. */
  1109. if (hw_tu >= sc->nexttbtt)
  1110. ath5k_beacon_update_timers(sc, bc_tstamp);
  1111. /* Check if the beacon timers are still correct, because a TSF
  1112. * update might have created a window between them - for a
  1113. * longer description see the comment of this function: */
  1114. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1115. ath5k_beacon_update_timers(sc, bc_tstamp);
  1116. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1117. "fixed beacon timers after beacon receive\n");
  1118. }
  1119. }
  1120. }
  1121. static void
  1122. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1123. {
  1124. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1125. struct ath5k_hw *ah = sc->ah;
  1126. struct ath_common *common = ath5k_hw_common(ah);
  1127. /* only beacons from our BSSID */
  1128. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1129. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1130. return;
  1131. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1132. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1133. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1134. }
  1135. /*
  1136. * Compute padding position. skb must contain an IEEE 802.11 frame
  1137. */
  1138. static int ath5k_common_padpos(struct sk_buff *skb)
  1139. {
  1140. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1141. __le16 frame_control = hdr->frame_control;
  1142. int padpos = 24;
  1143. if (ieee80211_has_a4(frame_control)) {
  1144. padpos += ETH_ALEN;
  1145. }
  1146. if (ieee80211_is_data_qos(frame_control)) {
  1147. padpos += IEEE80211_QOS_CTL_LEN;
  1148. }
  1149. return padpos;
  1150. }
  1151. /*
  1152. * This function expects an 802.11 frame and returns the number of
  1153. * bytes added, or -1 if we don't have enough header room.
  1154. */
  1155. static int ath5k_add_padding(struct sk_buff *skb)
  1156. {
  1157. int padpos = ath5k_common_padpos(skb);
  1158. int padsize = padpos & 3;
  1159. if (padsize && skb->len>padpos) {
  1160. if (skb_headroom(skb) < padsize)
  1161. return -1;
  1162. skb_push(skb, padsize);
  1163. memmove(skb->data, skb->data+padsize, padpos);
  1164. return padsize;
  1165. }
  1166. return 0;
  1167. }
  1168. /*
  1169. * The MAC header is padded to have 32-bit boundary if the
  1170. * packet payload is non-zero. The general calculation for
  1171. * padsize would take into account odd header lengths:
  1172. * padsize = 4 - (hdrlen & 3); however, since only
  1173. * even-length headers are used, padding can only be 0 or 2
  1174. * bytes and we can optimize this a bit. We must not try to
  1175. * remove padding from short control frames that do not have a
  1176. * payload.
  1177. *
  1178. * This function expects an 802.11 frame and returns the number of
  1179. * bytes removed.
  1180. */
  1181. static int ath5k_remove_padding(struct sk_buff *skb)
  1182. {
  1183. int padpos = ath5k_common_padpos(skb);
  1184. int padsize = padpos & 3;
  1185. if (padsize && skb->len>=padpos+padsize) {
  1186. memmove(skb->data + padsize, skb->data, padpos);
  1187. skb_pull(skb, padsize);
  1188. return padsize;
  1189. }
  1190. return 0;
  1191. }
  1192. static void
  1193. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1194. struct ath5k_rx_status *rs)
  1195. {
  1196. struct ieee80211_rx_status *rxs;
  1197. ath5k_remove_padding(skb);
  1198. rxs = IEEE80211_SKB_RXCB(skb);
  1199. rxs->flag = 0;
  1200. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1201. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1202. /*
  1203. * always extend the mac timestamp, since this information is
  1204. * also needed for proper IBSS merging.
  1205. *
  1206. * XXX: it might be too late to do it here, since rs_tstamp is
  1207. * 15bit only. that means TSF extension has to be done within
  1208. * 32768usec (about 32ms). it might be necessary to move this to
  1209. * the interrupt handler, like it is done in madwifi.
  1210. *
  1211. * Unfortunately we don't know when the hardware takes the rx
  1212. * timestamp (beginning of phy frame, data frame, end of rx?).
  1213. * The only thing we know is that it is hardware specific...
  1214. * On AR5213 it seems the rx timestamp is at the end of the
  1215. * frame, but i'm not sure.
  1216. *
  1217. * NOTE: mac80211 defines mactime at the beginning of the first
  1218. * data symbol. Since we don't have any time references it's
  1219. * impossible to comply to that. This affects IBSS merge only
  1220. * right now, so it's not too bad...
  1221. */
  1222. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1223. rxs->flag |= RX_FLAG_TSFT;
  1224. rxs->freq = sc->curchan->center_freq;
  1225. rxs->band = sc->curband->band;
  1226. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1227. rxs->antenna = rs->rs_antenna;
  1228. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1229. sc->stats.antenna_rx[rs->rs_antenna]++;
  1230. else
  1231. sc->stats.antenna_rx[0]++; /* invalid */
  1232. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1233. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1234. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1235. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1236. rxs->flag |= RX_FLAG_SHORTPRE;
  1237. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1238. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1239. /* check beacons in IBSS mode */
  1240. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1241. ath5k_check_ibss_tsf(sc, skb, rxs);
  1242. ieee80211_rx(sc->hw, skb);
  1243. }
  1244. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1245. *
  1246. * Check if we want to further process this frame or not. Also update
  1247. * statistics. Return true if we want this frame, false if not.
  1248. */
  1249. static bool
  1250. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1251. {
  1252. sc->stats.rx_all_count++;
  1253. sc->stats.rx_bytes_count += rs->rs_datalen;
  1254. if (unlikely(rs->rs_status)) {
  1255. if (rs->rs_status & AR5K_RXERR_CRC)
  1256. sc->stats.rxerr_crc++;
  1257. if (rs->rs_status & AR5K_RXERR_FIFO)
  1258. sc->stats.rxerr_fifo++;
  1259. if (rs->rs_status & AR5K_RXERR_PHY) {
  1260. sc->stats.rxerr_phy++;
  1261. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1262. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1263. return false;
  1264. }
  1265. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1266. /*
  1267. * Decrypt error. If the error occurred
  1268. * because there was no hardware key, then
  1269. * let the frame through so the upper layers
  1270. * can process it. This is necessary for 5210
  1271. * parts which have no way to setup a ``clear''
  1272. * key cache entry.
  1273. *
  1274. * XXX do key cache faulting
  1275. */
  1276. sc->stats.rxerr_decrypt++;
  1277. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1278. !(rs->rs_status & AR5K_RXERR_CRC))
  1279. return true;
  1280. }
  1281. if (rs->rs_status & AR5K_RXERR_MIC) {
  1282. sc->stats.rxerr_mic++;
  1283. return true;
  1284. }
  1285. /* reject any frames with non-crypto errors */
  1286. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1287. return false;
  1288. }
  1289. if (unlikely(rs->rs_more)) {
  1290. sc->stats.rxerr_jumbo++;
  1291. return false;
  1292. }
  1293. return true;
  1294. }
  1295. static void
  1296. ath5k_tasklet_rx(unsigned long data)
  1297. {
  1298. struct ath5k_rx_status rs = {};
  1299. struct sk_buff *skb, *next_skb;
  1300. dma_addr_t next_skb_addr;
  1301. struct ath5k_softc *sc = (void *)data;
  1302. struct ath5k_hw *ah = sc->ah;
  1303. struct ath_common *common = ath5k_hw_common(ah);
  1304. struct ath5k_buf *bf;
  1305. struct ath5k_desc *ds;
  1306. int ret;
  1307. spin_lock(&sc->rxbuflock);
  1308. if (list_empty(&sc->rxbuf)) {
  1309. ATH5K_WARN(sc, "empty rx buf pool\n");
  1310. goto unlock;
  1311. }
  1312. do {
  1313. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1314. BUG_ON(bf->skb == NULL);
  1315. skb = bf->skb;
  1316. ds = bf->desc;
  1317. /* bail if HW is still using self-linked descriptor */
  1318. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1319. break;
  1320. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1321. if (unlikely(ret == -EINPROGRESS))
  1322. break;
  1323. else if (unlikely(ret)) {
  1324. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1325. sc->stats.rxerr_proc++;
  1326. break;
  1327. }
  1328. if (ath5k_receive_frame_ok(sc, &rs)) {
  1329. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1330. /*
  1331. * If we can't replace bf->skb with a new skb under
  1332. * memory pressure, just skip this packet
  1333. */
  1334. if (!next_skb)
  1335. goto next;
  1336. pci_unmap_single(sc->pdev, bf->skbaddr,
  1337. common->rx_bufsize,
  1338. PCI_DMA_FROMDEVICE);
  1339. skb_put(skb, rs.rs_datalen);
  1340. ath5k_receive_frame(sc, skb, &rs);
  1341. bf->skb = next_skb;
  1342. bf->skbaddr = next_skb_addr;
  1343. }
  1344. next:
  1345. list_move_tail(&bf->list, &sc->rxbuf);
  1346. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1347. unlock:
  1348. spin_unlock(&sc->rxbuflock);
  1349. }
  1350. /*************\
  1351. * TX Handling *
  1352. \*************/
  1353. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1354. struct ath5k_txq *txq)
  1355. {
  1356. struct ath5k_softc *sc = hw->priv;
  1357. struct ath5k_buf *bf;
  1358. unsigned long flags;
  1359. int padsize;
  1360. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1361. /*
  1362. * The hardware expects the header padded to 4 byte boundaries.
  1363. * If this is not the case, we add the padding after the header.
  1364. */
  1365. padsize = ath5k_add_padding(skb);
  1366. if (padsize < 0) {
  1367. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1368. " headroom to pad");
  1369. goto drop_packet;
  1370. }
  1371. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1372. ieee80211_stop_queue(hw, txq->qnum);
  1373. spin_lock_irqsave(&sc->txbuflock, flags);
  1374. if (list_empty(&sc->txbuf)) {
  1375. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1376. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1377. ieee80211_stop_queues(hw);
  1378. goto drop_packet;
  1379. }
  1380. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1381. list_del(&bf->list);
  1382. sc->txbuf_len--;
  1383. if (list_empty(&sc->txbuf))
  1384. ieee80211_stop_queues(hw);
  1385. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1386. bf->skb = skb;
  1387. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1388. bf->skb = NULL;
  1389. spin_lock_irqsave(&sc->txbuflock, flags);
  1390. list_add_tail(&bf->list, &sc->txbuf);
  1391. sc->txbuf_len++;
  1392. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1393. goto drop_packet;
  1394. }
  1395. return NETDEV_TX_OK;
  1396. drop_packet:
  1397. dev_kfree_skb_any(skb);
  1398. return NETDEV_TX_OK;
  1399. }
  1400. static void
  1401. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1402. struct ath5k_tx_status *ts)
  1403. {
  1404. struct ieee80211_tx_info *info;
  1405. int i;
  1406. sc->stats.tx_all_count++;
  1407. sc->stats.tx_bytes_count += skb->len;
  1408. info = IEEE80211_SKB_CB(skb);
  1409. ieee80211_tx_info_clear_status(info);
  1410. for (i = 0; i < 4; i++) {
  1411. struct ieee80211_tx_rate *r =
  1412. &info->status.rates[i];
  1413. if (ts->ts_rate[i]) {
  1414. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1415. r->count = ts->ts_retry[i];
  1416. } else {
  1417. r->idx = -1;
  1418. r->count = 0;
  1419. }
  1420. }
  1421. /* count the successful attempt as well */
  1422. info->status.rates[ts->ts_final_idx].count++;
  1423. if (unlikely(ts->ts_status)) {
  1424. sc->stats.ack_fail++;
  1425. if (ts->ts_status & AR5K_TXERR_FILT) {
  1426. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1427. sc->stats.txerr_filt++;
  1428. }
  1429. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1430. sc->stats.txerr_retry++;
  1431. if (ts->ts_status & AR5K_TXERR_FIFO)
  1432. sc->stats.txerr_fifo++;
  1433. } else {
  1434. info->flags |= IEEE80211_TX_STAT_ACK;
  1435. info->status.ack_signal = ts->ts_rssi;
  1436. }
  1437. /*
  1438. * Remove MAC header padding before giving the frame
  1439. * back to mac80211.
  1440. */
  1441. ath5k_remove_padding(skb);
  1442. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1443. sc->stats.antenna_tx[ts->ts_antenna]++;
  1444. else
  1445. sc->stats.antenna_tx[0]++; /* invalid */
  1446. ieee80211_tx_status(sc->hw, skb);
  1447. }
  1448. static void
  1449. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1450. {
  1451. struct ath5k_tx_status ts = {};
  1452. struct ath5k_buf *bf, *bf0;
  1453. struct ath5k_desc *ds;
  1454. struct sk_buff *skb;
  1455. int ret;
  1456. spin_lock(&txq->lock);
  1457. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1458. txq->txq_poll_mark = false;
  1459. /* skb might already have been processed last time. */
  1460. if (bf->skb != NULL) {
  1461. ds = bf->desc;
  1462. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1463. if (unlikely(ret == -EINPROGRESS))
  1464. break;
  1465. else if (unlikely(ret)) {
  1466. ATH5K_ERR(sc,
  1467. "error %d while processing "
  1468. "queue %u\n", ret, txq->qnum);
  1469. break;
  1470. }
  1471. skb = bf->skb;
  1472. bf->skb = NULL;
  1473. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1474. PCI_DMA_TODEVICE);
  1475. ath5k_tx_frame_completed(sc, skb, &ts);
  1476. }
  1477. /*
  1478. * It's possible that the hardware can say the buffer is
  1479. * completed when it hasn't yet loaded the ds_link from
  1480. * host memory and moved on.
  1481. * Always keep the last descriptor to avoid HW races...
  1482. */
  1483. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1484. spin_lock(&sc->txbuflock);
  1485. list_move_tail(&bf->list, &sc->txbuf);
  1486. sc->txbuf_len++;
  1487. txq->txq_len--;
  1488. spin_unlock(&sc->txbuflock);
  1489. }
  1490. }
  1491. spin_unlock(&txq->lock);
  1492. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1493. ieee80211_wake_queue(sc->hw, txq->qnum);
  1494. }
  1495. static void
  1496. ath5k_tasklet_tx(unsigned long data)
  1497. {
  1498. int i;
  1499. struct ath5k_softc *sc = (void *)data;
  1500. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1501. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1502. ath5k_tx_processq(sc, &sc->txqs[i]);
  1503. }
  1504. /*****************\
  1505. * Beacon handling *
  1506. \*****************/
  1507. /*
  1508. * Setup the beacon frame for transmit.
  1509. */
  1510. static int
  1511. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1512. {
  1513. struct sk_buff *skb = bf->skb;
  1514. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1515. struct ath5k_hw *ah = sc->ah;
  1516. struct ath5k_desc *ds;
  1517. int ret = 0;
  1518. u8 antenna;
  1519. u32 flags;
  1520. const int padsize = 0;
  1521. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1522. PCI_DMA_TODEVICE);
  1523. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1524. "skbaddr %llx\n", skb, skb->data, skb->len,
  1525. (unsigned long long)bf->skbaddr);
  1526. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1527. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1528. return -EIO;
  1529. }
  1530. ds = bf->desc;
  1531. antenna = ah->ah_tx_ant;
  1532. flags = AR5K_TXDESC_NOACK;
  1533. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1534. ds->ds_link = bf->daddr; /* self-linked */
  1535. flags |= AR5K_TXDESC_VEOL;
  1536. } else
  1537. ds->ds_link = 0;
  1538. /*
  1539. * If we use multiple antennas on AP and use
  1540. * the Sectored AP scenario, switch antenna every
  1541. * 4 beacons to make sure everybody hears our AP.
  1542. * When a client tries to associate, hw will keep
  1543. * track of the tx antenna to be used for this client
  1544. * automaticaly, based on ACKed packets.
  1545. *
  1546. * Note: AP still listens and transmits RTS on the
  1547. * default antenna which is supposed to be an omni.
  1548. *
  1549. * Note2: On sectored scenarios it's possible to have
  1550. * multiple antennas (1 omni -- the default -- and 14
  1551. * sectors), so if we choose to actually support this
  1552. * mode, we need to allow the user to set how many antennas
  1553. * we have and tweak the code below to send beacons
  1554. * on all of them.
  1555. */
  1556. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1557. antenna = sc->bsent & 4 ? 2 : 1;
  1558. /* FIXME: If we are in g mode and rate is a CCK rate
  1559. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1560. * from tx power (value is in dB units already) */
  1561. ds->ds_data = bf->skbaddr;
  1562. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1563. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1564. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1565. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1566. 1, AR5K_TXKEYIX_INVALID,
  1567. antenna, flags, 0, 0);
  1568. if (ret)
  1569. goto err_unmap;
  1570. return 0;
  1571. err_unmap:
  1572. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1573. return ret;
  1574. }
  1575. /*
  1576. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1577. * this is called only once at config_bss time, for AP we do it every
  1578. * SWBA interrupt so that the TIM will reflect buffered frames.
  1579. *
  1580. * Called with the beacon lock.
  1581. */
  1582. static int
  1583. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1584. {
  1585. int ret;
  1586. struct ath5k_softc *sc = hw->priv;
  1587. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1588. struct sk_buff *skb;
  1589. if (WARN_ON(!vif)) {
  1590. ret = -EINVAL;
  1591. goto out;
  1592. }
  1593. skb = ieee80211_beacon_get(hw, vif);
  1594. if (!skb) {
  1595. ret = -ENOMEM;
  1596. goto out;
  1597. }
  1598. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1599. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1600. avf->bbuf->skb = skb;
  1601. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1602. if (ret)
  1603. avf->bbuf->skb = NULL;
  1604. out:
  1605. return ret;
  1606. }
  1607. /*
  1608. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1609. * frame contents are done as needed and the slot time is
  1610. * also adjusted based on current state.
  1611. *
  1612. * This is called from software irq context (beacontq tasklets)
  1613. * or user context from ath5k_beacon_config.
  1614. */
  1615. static void
  1616. ath5k_beacon_send(struct ath5k_softc *sc)
  1617. {
  1618. struct ath5k_hw *ah = sc->ah;
  1619. struct ieee80211_vif *vif;
  1620. struct ath5k_vif *avf;
  1621. struct ath5k_buf *bf;
  1622. struct sk_buff *skb;
  1623. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1624. /*
  1625. * Check if the previous beacon has gone out. If
  1626. * not, don't don't try to post another: skip this
  1627. * period and wait for the next. Missed beacons
  1628. * indicate a problem and should not occur. If we
  1629. * miss too many consecutive beacons reset the device.
  1630. */
  1631. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1632. sc->bmisscount++;
  1633. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1634. "missed %u consecutive beacons\n", sc->bmisscount);
  1635. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1636. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1637. "stuck beacon time (%u missed)\n",
  1638. sc->bmisscount);
  1639. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1640. "stuck beacon, resetting\n");
  1641. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1642. }
  1643. return;
  1644. }
  1645. if (unlikely(sc->bmisscount != 0)) {
  1646. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1647. "resume beacon xmit after %u misses\n",
  1648. sc->bmisscount);
  1649. sc->bmisscount = 0;
  1650. }
  1651. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1652. u64 tsf = ath5k_hw_get_tsf64(ah);
  1653. u32 tsftu = TSF_TO_TU(tsf);
  1654. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1655. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1656. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1657. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1658. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1659. } else /* only one interface */
  1660. vif = sc->bslot[0];
  1661. if (!vif)
  1662. return;
  1663. avf = (void *)vif->drv_priv;
  1664. bf = avf->bbuf;
  1665. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1666. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1667. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1668. return;
  1669. }
  1670. /*
  1671. * Stop any current dma and put the new frame on the queue.
  1672. * This should never fail since we check above that no frames
  1673. * are still pending on the queue.
  1674. */
  1675. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1676. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1677. /* NB: hw still stops DMA, so proceed */
  1678. }
  1679. /* refresh the beacon for AP mode */
  1680. if (sc->opmode == NL80211_IFTYPE_AP)
  1681. ath5k_beacon_update(sc->hw, vif);
  1682. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1683. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1684. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1685. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1686. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1687. while (skb) {
  1688. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1689. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1690. }
  1691. sc->bsent++;
  1692. }
  1693. /**
  1694. * ath5k_beacon_update_timers - update beacon timers
  1695. *
  1696. * @sc: struct ath5k_softc pointer we are operating on
  1697. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1698. * beacon timer update based on the current HW TSF.
  1699. *
  1700. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1701. * of a received beacon or the current local hardware TSF and write it to the
  1702. * beacon timer registers.
  1703. *
  1704. * This is called in a variety of situations, e.g. when a beacon is received,
  1705. * when a TSF update has been detected, but also when an new IBSS is created or
  1706. * when we otherwise know we have to update the timers, but we keep it in this
  1707. * function to have it all together in one place.
  1708. */
  1709. static void
  1710. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1711. {
  1712. struct ath5k_hw *ah = sc->ah;
  1713. u32 nexttbtt, intval, hw_tu, bc_tu;
  1714. u64 hw_tsf;
  1715. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1716. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1717. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1718. if (intval < 15)
  1719. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1720. intval);
  1721. }
  1722. if (WARN_ON(!intval))
  1723. return;
  1724. /* beacon TSF converted to TU */
  1725. bc_tu = TSF_TO_TU(bc_tsf);
  1726. /* current TSF converted to TU */
  1727. hw_tsf = ath5k_hw_get_tsf64(ah);
  1728. hw_tu = TSF_TO_TU(hw_tsf);
  1729. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1730. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1731. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1732. * configuration we need to make sure it is bigger than that. */
  1733. if (bc_tsf == -1) {
  1734. /*
  1735. * no beacons received, called internally.
  1736. * just need to refresh timers based on HW TSF.
  1737. */
  1738. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1739. } else if (bc_tsf == 0) {
  1740. /*
  1741. * no beacon received, probably called by ath5k_reset_tsf().
  1742. * reset TSF to start with 0.
  1743. */
  1744. nexttbtt = intval;
  1745. intval |= AR5K_BEACON_RESET_TSF;
  1746. } else if (bc_tsf > hw_tsf) {
  1747. /*
  1748. * beacon received, SW merge happend but HW TSF not yet updated.
  1749. * not possible to reconfigure timers yet, but next time we
  1750. * receive a beacon with the same BSSID, the hardware will
  1751. * automatically update the TSF and then we need to reconfigure
  1752. * the timers.
  1753. */
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1755. "need to wait for HW TSF sync\n");
  1756. return;
  1757. } else {
  1758. /*
  1759. * most important case for beacon synchronization between STA.
  1760. *
  1761. * beacon received and HW TSF has been already updated by HW.
  1762. * update next TBTT based on the TSF of the beacon, but make
  1763. * sure it is ahead of our local TSF timer.
  1764. */
  1765. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1766. }
  1767. #undef FUDGE
  1768. sc->nexttbtt = nexttbtt;
  1769. intval |= AR5K_BEACON_ENA;
  1770. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1771. /*
  1772. * debugging output last in order to preserve the time critical aspect
  1773. * of this function
  1774. */
  1775. if (bc_tsf == -1)
  1776. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1777. "reconfigured timers based on HW TSF\n");
  1778. else if (bc_tsf == 0)
  1779. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1780. "reset HW TSF and timers\n");
  1781. else
  1782. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1783. "updated timers based on beacon TSF\n");
  1784. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1785. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1786. (unsigned long long) bc_tsf,
  1787. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1788. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1789. intval & AR5K_BEACON_PERIOD,
  1790. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1791. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1792. }
  1793. /**
  1794. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1795. *
  1796. * @sc: struct ath5k_softc pointer we are operating on
  1797. *
  1798. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1799. * interrupts to detect TSF updates only.
  1800. */
  1801. static void
  1802. ath5k_beacon_config(struct ath5k_softc *sc)
  1803. {
  1804. struct ath5k_hw *ah = sc->ah;
  1805. unsigned long flags;
  1806. spin_lock_irqsave(&sc->block, flags);
  1807. sc->bmisscount = 0;
  1808. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1809. if (sc->enable_beacon) {
  1810. /*
  1811. * In IBSS mode we use a self-linked tx descriptor and let the
  1812. * hardware send the beacons automatically. We have to load it
  1813. * only once here.
  1814. * We use the SWBA interrupt only to keep track of the beacon
  1815. * timers in order to detect automatic TSF updates.
  1816. */
  1817. ath5k_beaconq_config(sc);
  1818. sc->imask |= AR5K_INT_SWBA;
  1819. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1820. if (ath5k_hw_hasveol(ah))
  1821. ath5k_beacon_send(sc);
  1822. } else
  1823. ath5k_beacon_update_timers(sc, -1);
  1824. } else {
  1825. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1826. }
  1827. ath5k_hw_set_imr(ah, sc->imask);
  1828. mmiowb();
  1829. spin_unlock_irqrestore(&sc->block, flags);
  1830. }
  1831. static void ath5k_tasklet_beacon(unsigned long data)
  1832. {
  1833. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1834. /*
  1835. * Software beacon alert--time to send a beacon.
  1836. *
  1837. * In IBSS mode we use this interrupt just to
  1838. * keep track of the next TBTT (target beacon
  1839. * transmission time) in order to detect wether
  1840. * automatic TSF updates happened.
  1841. */
  1842. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1843. /* XXX: only if VEOL suppported */
  1844. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1845. sc->nexttbtt += sc->bintval;
  1846. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1847. "SWBA nexttbtt: %x hw_tu: %x "
  1848. "TSF: %llx\n",
  1849. sc->nexttbtt,
  1850. TSF_TO_TU(tsf),
  1851. (unsigned long long) tsf);
  1852. } else {
  1853. spin_lock(&sc->block);
  1854. ath5k_beacon_send(sc);
  1855. spin_unlock(&sc->block);
  1856. }
  1857. }
  1858. /********************\
  1859. * Interrupt handling *
  1860. \********************/
  1861. static void
  1862. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1863. {
  1864. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1865. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1866. /* run ANI only when full calibration is not active */
  1867. ah->ah_cal_next_ani = jiffies +
  1868. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1869. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1870. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1871. ah->ah_cal_next_full = jiffies +
  1872. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1873. tasklet_schedule(&ah->ah_sc->calib);
  1874. }
  1875. /* we could use SWI to generate enough interrupts to meet our
  1876. * calibration interval requirements, if necessary:
  1877. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1878. }
  1879. static irqreturn_t
  1880. ath5k_intr(int irq, void *dev_id)
  1881. {
  1882. struct ath5k_softc *sc = dev_id;
  1883. struct ath5k_hw *ah = sc->ah;
  1884. enum ath5k_int status;
  1885. unsigned int counter = 1000;
  1886. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1887. !ath5k_hw_is_intr_pending(ah)))
  1888. return IRQ_NONE;
  1889. do {
  1890. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1891. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1892. status, sc->imask);
  1893. if (unlikely(status & AR5K_INT_FATAL)) {
  1894. /*
  1895. * Fatal errors are unrecoverable.
  1896. * Typically these are caused by DMA errors.
  1897. */
  1898. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1899. "fatal int, resetting\n");
  1900. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1901. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1902. /*
  1903. * Receive buffers are full. Either the bus is busy or
  1904. * the CPU is not fast enough to process all received
  1905. * frames.
  1906. * Older chipsets need a reset to come out of this
  1907. * condition, but we treat it as RX for newer chips.
  1908. * We don't know exactly which versions need a reset -
  1909. * this guess is copied from the HAL.
  1910. */
  1911. sc->stats.rxorn_intr++;
  1912. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1913. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1914. "rx overrun, resetting\n");
  1915. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1916. }
  1917. else
  1918. tasklet_schedule(&sc->rxtq);
  1919. } else {
  1920. if (status & AR5K_INT_SWBA) {
  1921. tasklet_hi_schedule(&sc->beacontq);
  1922. }
  1923. if (status & AR5K_INT_RXEOL) {
  1924. /*
  1925. * NB: the hardware should re-read the link when
  1926. * RXE bit is written, but it doesn't work at
  1927. * least on older hardware revs.
  1928. */
  1929. sc->stats.rxeol_intr++;
  1930. }
  1931. if (status & AR5K_INT_TXURN) {
  1932. /* bump tx trigger level */
  1933. ath5k_hw_update_tx_triglevel(ah, true);
  1934. }
  1935. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1936. tasklet_schedule(&sc->rxtq);
  1937. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1938. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1939. tasklet_schedule(&sc->txtq);
  1940. if (status & AR5K_INT_BMISS) {
  1941. /* TODO */
  1942. }
  1943. if (status & AR5K_INT_MIB) {
  1944. sc->stats.mib_intr++;
  1945. ath5k_hw_update_mib_counters(ah);
  1946. ath5k_ani_mib_intr(ah);
  1947. }
  1948. if (status & AR5K_INT_GPIO)
  1949. tasklet_schedule(&sc->rf_kill.toggleq);
  1950. }
  1951. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1952. if (unlikely(!counter))
  1953. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1954. ath5k_intr_calibration_poll(ah);
  1955. return IRQ_HANDLED;
  1956. }
  1957. /*
  1958. * Periodically recalibrate the PHY to account
  1959. * for temperature/environment changes.
  1960. */
  1961. static void
  1962. ath5k_tasklet_calibrate(unsigned long data)
  1963. {
  1964. struct ath5k_softc *sc = (void *)data;
  1965. struct ath5k_hw *ah = sc->ah;
  1966. /* Only full calibration for now */
  1967. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1968. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1969. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1970. sc->curchan->hw_value);
  1971. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1972. /*
  1973. * Rfgain is out of bounds, reset the chip
  1974. * to load new gain values.
  1975. */
  1976. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1977. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1978. }
  1979. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1980. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1981. ieee80211_frequency_to_channel(
  1982. sc->curchan->center_freq));
  1983. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1984. * doesn't.
  1985. * TODO: We should stop TX here, so that it doesn't interfere.
  1986. * Note that stopping the queues is not enough to stop TX! */
  1987. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1988. ah->ah_cal_next_nf = jiffies +
  1989. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1990. ath5k_hw_update_noise_floor(ah);
  1991. }
  1992. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1993. }
  1994. static void
  1995. ath5k_tasklet_ani(unsigned long data)
  1996. {
  1997. struct ath5k_softc *sc = (void *)data;
  1998. struct ath5k_hw *ah = sc->ah;
  1999. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  2000. ath5k_ani_calibration(ah);
  2001. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  2002. }
  2003. static void
  2004. ath5k_tx_complete_poll_work(struct work_struct *work)
  2005. {
  2006. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2007. tx_complete_work.work);
  2008. struct ath5k_txq *txq;
  2009. int i;
  2010. bool needreset = false;
  2011. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  2012. if (sc->txqs[i].setup) {
  2013. txq = &sc->txqs[i];
  2014. spin_lock_bh(&txq->lock);
  2015. if (txq->txq_len > 1) {
  2016. if (txq->txq_poll_mark) {
  2017. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  2018. "TX queue stuck %d\n",
  2019. txq->qnum);
  2020. needreset = true;
  2021. txq->txq_stuck++;
  2022. spin_unlock_bh(&txq->lock);
  2023. break;
  2024. } else {
  2025. txq->txq_poll_mark = true;
  2026. }
  2027. }
  2028. spin_unlock_bh(&txq->lock);
  2029. }
  2030. }
  2031. if (needreset) {
  2032. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2033. "TX queues stuck, resetting\n");
  2034. ath5k_reset(sc, sc->curchan);
  2035. }
  2036. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2037. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2038. }
  2039. /*************************\
  2040. * Initialization routines *
  2041. \*************************/
  2042. static int
  2043. ath5k_stop_locked(struct ath5k_softc *sc)
  2044. {
  2045. struct ath5k_hw *ah = sc->ah;
  2046. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2047. test_bit(ATH_STAT_INVALID, sc->status));
  2048. /*
  2049. * Shutdown the hardware and driver:
  2050. * stop output from above
  2051. * disable interrupts
  2052. * turn off timers
  2053. * turn off the radio
  2054. * clear transmit machinery
  2055. * clear receive machinery
  2056. * drain and release tx queues
  2057. * reclaim beacon resources
  2058. * power down hardware
  2059. *
  2060. * Note that some of this work is not possible if the
  2061. * hardware is gone (invalid).
  2062. */
  2063. ieee80211_stop_queues(sc->hw);
  2064. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2065. ath5k_led_off(sc);
  2066. ath5k_hw_set_imr(ah, 0);
  2067. synchronize_irq(sc->pdev->irq);
  2068. }
  2069. ath5k_txq_cleanup(sc);
  2070. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2071. ath5k_rx_stop(sc);
  2072. ath5k_hw_phy_disable(ah);
  2073. }
  2074. return 0;
  2075. }
  2076. static int
  2077. ath5k_init(struct ath5k_softc *sc)
  2078. {
  2079. struct ath5k_hw *ah = sc->ah;
  2080. struct ath_common *common = ath5k_hw_common(ah);
  2081. int ret, i;
  2082. mutex_lock(&sc->lock);
  2083. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2084. /*
  2085. * Stop anything previously setup. This is safe
  2086. * no matter this is the first time through or not.
  2087. */
  2088. ath5k_stop_locked(sc);
  2089. /*
  2090. * The basic interface to setting the hardware in a good
  2091. * state is ``reset''. On return the hardware is known to
  2092. * be powered up and with interrupts disabled. This must
  2093. * be followed by initialization of the appropriate bits
  2094. * and then setup of the interrupt mask.
  2095. */
  2096. sc->curchan = sc->hw->conf.channel;
  2097. sc->curband = &sc->sbands[sc->curchan->band];
  2098. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2099. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2100. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2101. ret = ath5k_reset(sc, NULL);
  2102. if (ret)
  2103. goto done;
  2104. ath5k_rfkill_hw_start(ah);
  2105. /*
  2106. * Reset the key cache since some parts do not reset the
  2107. * contents on initial power up or resume from suspend.
  2108. */
  2109. for (i = 0; i < common->keymax; i++)
  2110. ath_hw_keyreset(common, (u16) i);
  2111. ath5k_hw_set_ack_bitrate_high(ah, true);
  2112. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2113. sc->bslot[i] = NULL;
  2114. ret = 0;
  2115. done:
  2116. mmiowb();
  2117. mutex_unlock(&sc->lock);
  2118. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2119. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2120. return ret;
  2121. }
  2122. static void stop_tasklets(struct ath5k_softc *sc)
  2123. {
  2124. tasklet_kill(&sc->rxtq);
  2125. tasklet_kill(&sc->txtq);
  2126. tasklet_kill(&sc->calib);
  2127. tasklet_kill(&sc->beacontq);
  2128. tasklet_kill(&sc->ani_tasklet);
  2129. }
  2130. /*
  2131. * Stop the device, grabbing the top-level lock to protect
  2132. * against concurrent entry through ath5k_init (which can happen
  2133. * if another thread does a system call and the thread doing the
  2134. * stop is preempted).
  2135. */
  2136. static int
  2137. ath5k_stop_hw(struct ath5k_softc *sc)
  2138. {
  2139. int ret;
  2140. mutex_lock(&sc->lock);
  2141. ret = ath5k_stop_locked(sc);
  2142. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2143. /*
  2144. * Don't set the card in full sleep mode!
  2145. *
  2146. * a) When the device is in this state it must be carefully
  2147. * woken up or references to registers in the PCI clock
  2148. * domain may freeze the bus (and system). This varies
  2149. * by chip and is mostly an issue with newer parts
  2150. * (madwifi sources mentioned srev >= 0x78) that go to
  2151. * sleep more quickly.
  2152. *
  2153. * b) On older chips full sleep results a weird behaviour
  2154. * during wakeup. I tested various cards with srev < 0x78
  2155. * and they don't wake up after module reload, a second
  2156. * module reload is needed to bring the card up again.
  2157. *
  2158. * Until we figure out what's going on don't enable
  2159. * full chip reset on any chip (this is what Legacy HAL
  2160. * and Sam's HAL do anyway). Instead Perform a full reset
  2161. * on the device (same as initial state after attach) and
  2162. * leave it idle (keep MAC/BB on warm reset) */
  2163. ret = ath5k_hw_on_hold(sc->ah);
  2164. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2165. "putting device to sleep\n");
  2166. }
  2167. mmiowb();
  2168. mutex_unlock(&sc->lock);
  2169. stop_tasklets(sc);
  2170. cancel_delayed_work_sync(&sc->tx_complete_work);
  2171. ath5k_rfkill_hw_stop(sc->ah);
  2172. return ret;
  2173. }
  2174. /*
  2175. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2176. * and change to the given channel.
  2177. *
  2178. * This should be called with sc->lock.
  2179. */
  2180. static int
  2181. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2182. {
  2183. struct ath5k_hw *ah = sc->ah;
  2184. int ret;
  2185. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2186. ath5k_hw_set_imr(ah, 0);
  2187. synchronize_irq(sc->pdev->irq);
  2188. stop_tasklets(sc);
  2189. if (chan) {
  2190. ath5k_txq_cleanup(sc);
  2191. ath5k_rx_stop(sc);
  2192. sc->curchan = chan;
  2193. sc->curband = &sc->sbands[chan->band];
  2194. }
  2195. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2196. if (ret) {
  2197. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2198. goto err;
  2199. }
  2200. ret = ath5k_rx_start(sc);
  2201. if (ret) {
  2202. ATH5K_ERR(sc, "can't start recv logic\n");
  2203. goto err;
  2204. }
  2205. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2206. ah->ah_cal_next_full = jiffies;
  2207. ah->ah_cal_next_ani = jiffies;
  2208. ah->ah_cal_next_nf = jiffies;
  2209. ewma_init(&ah->ah_beacon_rssi_avg, 1000, 8);
  2210. /*
  2211. * Change channels and update the h/w rate map if we're switching;
  2212. * e.g. 11a to 11b/g.
  2213. *
  2214. * We may be doing a reset in response to an ioctl that changes the
  2215. * channel so update any state that might change as a result.
  2216. *
  2217. * XXX needed?
  2218. */
  2219. /* ath5k_chan_change(sc, c); */
  2220. ath5k_beacon_config(sc);
  2221. /* intrs are enabled by ath5k_beacon_config */
  2222. ieee80211_wake_queues(sc->hw);
  2223. return 0;
  2224. err:
  2225. return ret;
  2226. }
  2227. static void ath5k_reset_work(struct work_struct *work)
  2228. {
  2229. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2230. reset_work);
  2231. mutex_lock(&sc->lock);
  2232. ath5k_reset(sc, sc->curchan);
  2233. mutex_unlock(&sc->lock);
  2234. }
  2235. static int
  2236. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2237. {
  2238. struct ath5k_softc *sc = hw->priv;
  2239. struct ath5k_hw *ah = sc->ah;
  2240. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2241. struct ath5k_txq *txq;
  2242. u8 mac[ETH_ALEN] = {};
  2243. int ret;
  2244. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  2245. /*
  2246. * Check if the MAC has multi-rate retry support.
  2247. * We do this by trying to setup a fake extended
  2248. * descriptor. MACs that don't have support will
  2249. * return false w/o doing anything. MACs that do
  2250. * support it will return true w/o doing anything.
  2251. */
  2252. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2253. if (ret < 0)
  2254. goto err;
  2255. if (ret > 0)
  2256. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2257. /*
  2258. * Collect the channel list. The 802.11 layer
  2259. * is resposible for filtering this list based
  2260. * on settings like the phy mode and regulatory
  2261. * domain restrictions.
  2262. */
  2263. ret = ath5k_setup_bands(hw);
  2264. if (ret) {
  2265. ATH5K_ERR(sc, "can't get channels\n");
  2266. goto err;
  2267. }
  2268. /* NB: setup here so ath5k_rate_update is happy */
  2269. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2270. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2271. else
  2272. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2273. /*
  2274. * Allocate tx+rx descriptors and populate the lists.
  2275. */
  2276. ret = ath5k_desc_alloc(sc, pdev);
  2277. if (ret) {
  2278. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2279. goto err;
  2280. }
  2281. /*
  2282. * Allocate hardware transmit queues: one queue for
  2283. * beacon frames and one data queue for each QoS
  2284. * priority. Note that hw functions handle resetting
  2285. * these queues at the needed time.
  2286. */
  2287. ret = ath5k_beaconq_setup(ah);
  2288. if (ret < 0) {
  2289. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2290. goto err_desc;
  2291. }
  2292. sc->bhalq = ret;
  2293. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2294. if (IS_ERR(sc->cabq)) {
  2295. ATH5K_ERR(sc, "can't setup cab queue\n");
  2296. ret = PTR_ERR(sc->cabq);
  2297. goto err_bhal;
  2298. }
  2299. /* This order matches mac80211's queue priority, so we can
  2300. * directly use the mac80211 queue number without any mapping */
  2301. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2302. if (IS_ERR(txq)) {
  2303. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2304. ret = PTR_ERR(txq);
  2305. goto err_queues;
  2306. }
  2307. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2308. if (IS_ERR(txq)) {
  2309. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2310. ret = PTR_ERR(txq);
  2311. goto err_queues;
  2312. }
  2313. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2314. if (IS_ERR(txq)) {
  2315. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2316. ret = PTR_ERR(txq);
  2317. goto err_queues;
  2318. }
  2319. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2320. if (IS_ERR(txq)) {
  2321. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2322. ret = PTR_ERR(txq);
  2323. goto err_queues;
  2324. }
  2325. hw->queues = 4;
  2326. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2327. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2328. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2329. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2330. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2331. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2332. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2333. ret = ath5k_eeprom_read_mac(ah, mac);
  2334. if (ret) {
  2335. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  2336. sc->pdev->device);
  2337. goto err_queues;
  2338. }
  2339. SET_IEEE80211_PERM_ADDR(hw, mac);
  2340. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2341. /* All MAC address bits matter for ACKs */
  2342. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2343. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2344. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2345. if (ret) {
  2346. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2347. goto err_queues;
  2348. }
  2349. ret = ieee80211_register_hw(hw);
  2350. if (ret) {
  2351. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2352. goto err_queues;
  2353. }
  2354. if (!ath_is_world_regd(regulatory))
  2355. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2356. ath5k_init_leds(sc);
  2357. ath5k_sysfs_register(sc);
  2358. return 0;
  2359. err_queues:
  2360. ath5k_txq_release(sc);
  2361. err_bhal:
  2362. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2363. err_desc:
  2364. ath5k_desc_free(sc, pdev);
  2365. err:
  2366. return ret;
  2367. }
  2368. static void
  2369. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2370. {
  2371. struct ath5k_softc *sc = hw->priv;
  2372. /*
  2373. * NB: the order of these is important:
  2374. * o call the 802.11 layer before detaching ath5k_hw to
  2375. * ensure callbacks into the driver to delete global
  2376. * key cache entries can be handled
  2377. * o reclaim the tx queue data structures after calling
  2378. * the 802.11 layer as we'll get called back to reclaim
  2379. * node state and potentially want to use them
  2380. * o to cleanup the tx queues the hal is called, so detach
  2381. * it last
  2382. * XXX: ??? detach ath5k_hw ???
  2383. * Other than that, it's straightforward...
  2384. */
  2385. ieee80211_unregister_hw(hw);
  2386. ath5k_desc_free(sc, pdev);
  2387. ath5k_txq_release(sc);
  2388. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2389. ath5k_unregister_leds(sc);
  2390. ath5k_sysfs_unregister(sc);
  2391. /*
  2392. * NB: can't reclaim these until after ieee80211_ifdetach
  2393. * returns because we'll get called back to reclaim node
  2394. * state and potentially want to use them.
  2395. */
  2396. }
  2397. /********************\
  2398. * Mac80211 functions *
  2399. \********************/
  2400. static int
  2401. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2402. {
  2403. struct ath5k_softc *sc = hw->priv;
  2404. u16 qnum = skb_get_queue_mapping(skb);
  2405. if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
  2406. dev_kfree_skb_any(skb);
  2407. return 0;
  2408. }
  2409. return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
  2410. }
  2411. static int ath5k_start(struct ieee80211_hw *hw)
  2412. {
  2413. return ath5k_init(hw->priv);
  2414. }
  2415. static void ath5k_stop(struct ieee80211_hw *hw)
  2416. {
  2417. ath5k_stop_hw(hw->priv);
  2418. }
  2419. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2420. struct ieee80211_vif *vif)
  2421. {
  2422. struct ath5k_softc *sc = hw->priv;
  2423. int ret;
  2424. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2425. mutex_lock(&sc->lock);
  2426. if ((vif->type == NL80211_IFTYPE_AP ||
  2427. vif->type == NL80211_IFTYPE_ADHOC)
  2428. && (sc->num_ap_vifs + sc->num_adhoc_vifs) >= ATH_BCBUF) {
  2429. ret = -ELNRNG;
  2430. goto end;
  2431. }
  2432. /* Don't allow other interfaces if one ad-hoc is configured.
  2433. * TODO: Fix the problems with ad-hoc and multiple other interfaces.
  2434. * We would need to operate the HW in ad-hoc mode to allow TSF updates
  2435. * for the IBSS, but this breaks with additional AP or STA interfaces
  2436. * at the moment. */
  2437. if (sc->num_adhoc_vifs ||
  2438. (sc->nvifs && vif->type == NL80211_IFTYPE_ADHOC)) {
  2439. ATH5K_ERR(sc, "Only one single ad-hoc interface is allowed.\n");
  2440. ret = -ELNRNG;
  2441. goto end;
  2442. }
  2443. switch (vif->type) {
  2444. case NL80211_IFTYPE_AP:
  2445. case NL80211_IFTYPE_STATION:
  2446. case NL80211_IFTYPE_ADHOC:
  2447. case NL80211_IFTYPE_MESH_POINT:
  2448. avf->opmode = vif->type;
  2449. break;
  2450. default:
  2451. ret = -EOPNOTSUPP;
  2452. goto end;
  2453. }
  2454. sc->nvifs++;
  2455. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", avf->opmode);
  2456. /* Assign the vap/adhoc to a beacon xmit slot. */
  2457. if ((avf->opmode == NL80211_IFTYPE_AP) ||
  2458. (avf->opmode == NL80211_IFTYPE_ADHOC)) {
  2459. int slot;
  2460. WARN_ON(list_empty(&sc->bcbuf));
  2461. avf->bbuf = list_first_entry(&sc->bcbuf, struct ath5k_buf,
  2462. list);
  2463. list_del(&avf->bbuf->list);
  2464. avf->bslot = 0;
  2465. for (slot = 0; slot < ATH_BCBUF; slot++) {
  2466. if (!sc->bslot[slot]) {
  2467. avf->bslot = slot;
  2468. break;
  2469. }
  2470. }
  2471. BUG_ON(sc->bslot[avf->bslot] != NULL);
  2472. sc->bslot[avf->bslot] = vif;
  2473. if (avf->opmode == NL80211_IFTYPE_AP)
  2474. sc->num_ap_vifs++;
  2475. else
  2476. sc->num_adhoc_vifs++;
  2477. }
  2478. /* Any MAC address is fine, all others are included through the
  2479. * filter.
  2480. */
  2481. memcpy(&sc->lladdr, vif->addr, ETH_ALEN);
  2482. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2483. memcpy(&avf->lladdr, vif->addr, ETH_ALEN);
  2484. ath5k_mode_setup(sc, vif);
  2485. ret = 0;
  2486. end:
  2487. mutex_unlock(&sc->lock);
  2488. return ret;
  2489. }
  2490. static void
  2491. ath5k_remove_interface(struct ieee80211_hw *hw,
  2492. struct ieee80211_vif *vif)
  2493. {
  2494. struct ath5k_softc *sc = hw->priv;
  2495. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2496. unsigned int i;
  2497. mutex_lock(&sc->lock);
  2498. sc->nvifs--;
  2499. if (avf->bbuf) {
  2500. ath5k_txbuf_free_skb(sc, avf->bbuf);
  2501. list_add_tail(&avf->bbuf->list, &sc->bcbuf);
  2502. for (i = 0; i < ATH_BCBUF; i++) {
  2503. if (sc->bslot[i] == vif) {
  2504. sc->bslot[i] = NULL;
  2505. break;
  2506. }
  2507. }
  2508. avf->bbuf = NULL;
  2509. }
  2510. if (avf->opmode == NL80211_IFTYPE_AP)
  2511. sc->num_ap_vifs--;
  2512. else if (avf->opmode == NL80211_IFTYPE_ADHOC)
  2513. sc->num_adhoc_vifs--;
  2514. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2515. mutex_unlock(&sc->lock);
  2516. }
  2517. /*
  2518. * TODO: Phy disable/diversity etc
  2519. */
  2520. static int
  2521. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2522. {
  2523. struct ath5k_softc *sc = hw->priv;
  2524. struct ath5k_hw *ah = sc->ah;
  2525. struct ieee80211_conf *conf = &hw->conf;
  2526. int ret = 0;
  2527. mutex_lock(&sc->lock);
  2528. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2529. ret = ath5k_chan_set(sc, conf->channel);
  2530. if (ret < 0)
  2531. goto unlock;
  2532. }
  2533. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2534. (sc->power_level != conf->power_level)) {
  2535. sc->power_level = conf->power_level;
  2536. /* Half dB steps */
  2537. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2538. }
  2539. /* TODO:
  2540. * 1) Move this on config_interface and handle each case
  2541. * separately eg. when we have only one STA vif, use
  2542. * AR5K_ANTMODE_SINGLE_AP
  2543. *
  2544. * 2) Allow the user to change antenna mode eg. when only
  2545. * one antenna is present
  2546. *
  2547. * 3) Allow the user to set default/tx antenna when possible
  2548. *
  2549. * 4) Default mode should handle 90% of the cases, together
  2550. * with fixed a/b and single AP modes we should be able to
  2551. * handle 99%. Sectored modes are extreme cases and i still
  2552. * haven't found a usage for them. If we decide to support them,
  2553. * then we must allow the user to set how many tx antennas we
  2554. * have available
  2555. */
  2556. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2557. unlock:
  2558. mutex_unlock(&sc->lock);
  2559. return ret;
  2560. }
  2561. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2562. struct netdev_hw_addr_list *mc_list)
  2563. {
  2564. u32 mfilt[2], val;
  2565. u8 pos;
  2566. struct netdev_hw_addr *ha;
  2567. mfilt[0] = 0;
  2568. mfilt[1] = 1;
  2569. netdev_hw_addr_list_for_each(ha, mc_list) {
  2570. /* calculate XOR of eight 6-bit values */
  2571. val = get_unaligned_le32(ha->addr + 0);
  2572. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2573. val = get_unaligned_le32(ha->addr + 3);
  2574. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2575. pos &= 0x3f;
  2576. mfilt[pos / 32] |= (1 << (pos % 32));
  2577. /* XXX: we might be able to just do this instead,
  2578. * but not sure, needs testing, if we do use this we'd
  2579. * neet to inform below to not reset the mcast */
  2580. /* ath5k_hw_set_mcast_filterindex(ah,
  2581. * ha->addr[5]); */
  2582. }
  2583. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2584. }
  2585. static bool ath_any_vif_assoc(struct ath5k_softc *sc)
  2586. {
  2587. struct ath_vif_iter_data iter_data;
  2588. iter_data.hw_macaddr = NULL;
  2589. iter_data.any_assoc = false;
  2590. iter_data.need_set_hw_addr = false;
  2591. iter_data.found_active = true;
  2592. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  2593. &iter_data);
  2594. return iter_data.any_assoc;
  2595. }
  2596. #define SUPPORTED_FIF_FLAGS \
  2597. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2598. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2599. FIF_BCN_PRBRESP_PROMISC
  2600. /*
  2601. * o always accept unicast, broadcast, and multicast traffic
  2602. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2603. * says it should be
  2604. * o maintain current state of phy ofdm or phy cck error reception.
  2605. * If the hardware detects any of these type of errors then
  2606. * ath5k_hw_get_rx_filter() will pass to us the respective
  2607. * hardware filters to be able to receive these type of frames.
  2608. * o probe request frames are accepted only when operating in
  2609. * hostap, adhoc, or monitor modes
  2610. * o enable promiscuous mode according to the interface state
  2611. * o accept beacons:
  2612. * - when operating in adhoc mode so the 802.11 layer creates
  2613. * node table entries for peers,
  2614. * - when operating in station mode for collecting rssi data when
  2615. * the station is otherwise quiet, or
  2616. * - when scanning
  2617. */
  2618. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2619. unsigned int changed_flags,
  2620. unsigned int *new_flags,
  2621. u64 multicast)
  2622. {
  2623. struct ath5k_softc *sc = hw->priv;
  2624. struct ath5k_hw *ah = sc->ah;
  2625. u32 mfilt[2], rfilt;
  2626. mutex_lock(&sc->lock);
  2627. mfilt[0] = multicast;
  2628. mfilt[1] = multicast >> 32;
  2629. /* Only deal with supported flags */
  2630. changed_flags &= SUPPORTED_FIF_FLAGS;
  2631. *new_flags &= SUPPORTED_FIF_FLAGS;
  2632. /* If HW detects any phy or radar errors, leave those filters on.
  2633. * Also, always enable Unicast, Broadcasts and Multicast
  2634. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2635. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2636. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2637. AR5K_RX_FILTER_MCAST);
  2638. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2639. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2640. __set_bit(ATH_STAT_PROMISC, sc->status);
  2641. } else {
  2642. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2643. }
  2644. }
  2645. if (test_bit(ATH_STAT_PROMISC, sc->status))
  2646. rfilt |= AR5K_RX_FILTER_PROM;
  2647. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2648. if (*new_flags & FIF_ALLMULTI) {
  2649. mfilt[0] = ~0;
  2650. mfilt[1] = ~0;
  2651. }
  2652. /* This is the best we can do */
  2653. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2654. rfilt |= AR5K_RX_FILTER_PHYERR;
  2655. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2656. * and probes for any BSSID */
  2657. if ((*new_flags & FIF_BCN_PRBRESP_PROMISC) || (sc->nvifs > 1))
  2658. rfilt |= AR5K_RX_FILTER_BEACON;
  2659. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2660. * set we should only pass on control frames for this
  2661. * station. This needs testing. I believe right now this
  2662. * enables *all* control frames, which is OK.. but
  2663. * but we should see if we can improve on granularity */
  2664. if (*new_flags & FIF_CONTROL)
  2665. rfilt |= AR5K_RX_FILTER_CONTROL;
  2666. /* Additional settings per mode -- this is per ath5k */
  2667. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2668. switch (sc->opmode) {
  2669. case NL80211_IFTYPE_MESH_POINT:
  2670. rfilt |= AR5K_RX_FILTER_CONTROL |
  2671. AR5K_RX_FILTER_BEACON |
  2672. AR5K_RX_FILTER_PROBEREQ |
  2673. AR5K_RX_FILTER_PROM;
  2674. break;
  2675. case NL80211_IFTYPE_AP:
  2676. case NL80211_IFTYPE_ADHOC:
  2677. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2678. AR5K_RX_FILTER_BEACON;
  2679. break;
  2680. case NL80211_IFTYPE_STATION:
  2681. if (sc->assoc)
  2682. rfilt |= AR5K_RX_FILTER_BEACON;
  2683. default:
  2684. break;
  2685. }
  2686. /* Set filters */
  2687. ath5k_hw_set_rx_filter(ah, rfilt);
  2688. /* Set multicast bits */
  2689. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2690. /* Set the cached hw filter flags, this will later actually
  2691. * be set in HW */
  2692. sc->filter_flags = rfilt;
  2693. mutex_unlock(&sc->lock);
  2694. }
  2695. static int
  2696. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2697. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2698. struct ieee80211_key_conf *key)
  2699. {
  2700. struct ath5k_softc *sc = hw->priv;
  2701. struct ath5k_hw *ah = sc->ah;
  2702. struct ath_common *common = ath5k_hw_common(ah);
  2703. int ret = 0;
  2704. if (modparam_nohwcrypt)
  2705. return -EOPNOTSUPP;
  2706. switch (key->cipher) {
  2707. case WLAN_CIPHER_SUITE_WEP40:
  2708. case WLAN_CIPHER_SUITE_WEP104:
  2709. case WLAN_CIPHER_SUITE_TKIP:
  2710. break;
  2711. case WLAN_CIPHER_SUITE_CCMP:
  2712. if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
  2713. break;
  2714. return -EOPNOTSUPP;
  2715. default:
  2716. WARN_ON(1);
  2717. return -EINVAL;
  2718. }
  2719. mutex_lock(&sc->lock);
  2720. switch (cmd) {
  2721. case SET_KEY:
  2722. ret = ath_key_config(common, vif, sta, key);
  2723. if (ret >= 0) {
  2724. key->hw_key_idx = ret;
  2725. /* push IV and Michael MIC generation to stack */
  2726. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2727. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  2728. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2729. if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
  2730. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2731. ret = 0;
  2732. }
  2733. break;
  2734. case DISABLE_KEY:
  2735. ath_key_delete(common, key);
  2736. break;
  2737. default:
  2738. ret = -EINVAL;
  2739. }
  2740. mmiowb();
  2741. mutex_unlock(&sc->lock);
  2742. return ret;
  2743. }
  2744. static int
  2745. ath5k_get_stats(struct ieee80211_hw *hw,
  2746. struct ieee80211_low_level_stats *stats)
  2747. {
  2748. struct ath5k_softc *sc = hw->priv;
  2749. /* Force update */
  2750. ath5k_hw_update_mib_counters(sc->ah);
  2751. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2752. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2753. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2754. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2755. return 0;
  2756. }
  2757. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2758. struct survey_info *survey)
  2759. {
  2760. struct ath5k_softc *sc = hw->priv;
  2761. struct ieee80211_conf *conf = &hw->conf;
  2762. struct ath_common *common = ath5k_hw_common(sc->ah);
  2763. struct ath_cycle_counters *cc = &common->cc_survey;
  2764. unsigned int div = common->clockrate * 1000;
  2765. if (idx != 0)
  2766. return -ENOENT;
  2767. survey->channel = conf->channel;
  2768. survey->filled = SURVEY_INFO_NOISE_DBM;
  2769. survey->noise = sc->ah->ah_noise_floor;
  2770. spin_lock_bh(&common->cc_lock);
  2771. ath_hw_cycle_counters_update(common);
  2772. if (cc->cycles > 0) {
  2773. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  2774. SURVEY_INFO_CHANNEL_TIME_BUSY |
  2775. SURVEY_INFO_CHANNEL_TIME_RX |
  2776. SURVEY_INFO_CHANNEL_TIME_TX;
  2777. survey->channel_time += cc->cycles / div;
  2778. survey->channel_time_busy += cc->rx_busy / div;
  2779. survey->channel_time_rx += cc->rx_frame / div;
  2780. survey->channel_time_tx += cc->tx_frame / div;
  2781. }
  2782. memset(cc, 0, sizeof(*cc));
  2783. spin_unlock_bh(&common->cc_lock);
  2784. return 0;
  2785. }
  2786. static u64
  2787. ath5k_get_tsf(struct ieee80211_hw *hw)
  2788. {
  2789. struct ath5k_softc *sc = hw->priv;
  2790. return ath5k_hw_get_tsf64(sc->ah);
  2791. }
  2792. static void
  2793. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2794. {
  2795. struct ath5k_softc *sc = hw->priv;
  2796. ath5k_hw_set_tsf64(sc->ah, tsf);
  2797. }
  2798. static void
  2799. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2800. {
  2801. struct ath5k_softc *sc = hw->priv;
  2802. /*
  2803. * in IBSS mode we need to update the beacon timers too.
  2804. * this will also reset the TSF if we call it with 0
  2805. */
  2806. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2807. ath5k_beacon_update_timers(sc, 0);
  2808. else
  2809. ath5k_hw_reset_tsf(sc->ah);
  2810. }
  2811. static void
  2812. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2813. {
  2814. struct ath5k_softc *sc = hw->priv;
  2815. struct ath5k_hw *ah = sc->ah;
  2816. u32 rfilt;
  2817. rfilt = ath5k_hw_get_rx_filter(ah);
  2818. if (enable)
  2819. rfilt |= AR5K_RX_FILTER_BEACON;
  2820. else
  2821. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2822. ath5k_hw_set_rx_filter(ah, rfilt);
  2823. sc->filter_flags = rfilt;
  2824. }
  2825. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2826. struct ieee80211_vif *vif,
  2827. struct ieee80211_bss_conf *bss_conf,
  2828. u32 changes)
  2829. {
  2830. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2831. struct ath5k_softc *sc = hw->priv;
  2832. struct ath5k_hw *ah = sc->ah;
  2833. struct ath_common *common = ath5k_hw_common(ah);
  2834. unsigned long flags;
  2835. mutex_lock(&sc->lock);
  2836. if (changes & BSS_CHANGED_BSSID) {
  2837. /* Cache for later use during resets */
  2838. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2839. common->curaid = 0;
  2840. ath5k_hw_set_bssid(ah);
  2841. mmiowb();
  2842. }
  2843. if (changes & BSS_CHANGED_BEACON_INT)
  2844. sc->bintval = bss_conf->beacon_int;
  2845. if (changes & BSS_CHANGED_ASSOC) {
  2846. avf->assoc = bss_conf->assoc;
  2847. if (bss_conf->assoc)
  2848. sc->assoc = bss_conf->assoc;
  2849. else
  2850. sc->assoc = ath_any_vif_assoc(sc);
  2851. if (sc->opmode == NL80211_IFTYPE_STATION)
  2852. set_beacon_filter(hw, sc->assoc);
  2853. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2854. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2855. if (bss_conf->assoc) {
  2856. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2857. "Bss Info ASSOC %d, bssid: %pM\n",
  2858. bss_conf->aid, common->curbssid);
  2859. common->curaid = bss_conf->aid;
  2860. ath5k_hw_set_bssid(ah);
  2861. /* Once ANI is available you would start it here */
  2862. }
  2863. }
  2864. if (changes & BSS_CHANGED_BEACON) {
  2865. spin_lock_irqsave(&sc->block, flags);
  2866. ath5k_beacon_update(hw, vif);
  2867. spin_unlock_irqrestore(&sc->block, flags);
  2868. }
  2869. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2870. sc->enable_beacon = bss_conf->enable_beacon;
  2871. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2872. BSS_CHANGED_BEACON_INT))
  2873. ath5k_beacon_config(sc);
  2874. mutex_unlock(&sc->lock);
  2875. }
  2876. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2877. {
  2878. struct ath5k_softc *sc = hw->priv;
  2879. if (!sc->assoc)
  2880. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2881. }
  2882. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2883. {
  2884. struct ath5k_softc *sc = hw->priv;
  2885. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2886. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2887. }
  2888. /**
  2889. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2890. *
  2891. * @hw: struct ieee80211_hw pointer
  2892. * @coverage_class: IEEE 802.11 coverage class number
  2893. *
  2894. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2895. * coverage class. The values are persistent, they are restored after device
  2896. * reset.
  2897. */
  2898. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2899. {
  2900. struct ath5k_softc *sc = hw->priv;
  2901. mutex_lock(&sc->lock);
  2902. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2903. mutex_unlock(&sc->lock);
  2904. }
  2905. static int ath5k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2906. const struct ieee80211_tx_queue_params *params)
  2907. {
  2908. struct ath5k_softc *sc = hw->priv;
  2909. struct ath5k_hw *ah = sc->ah;
  2910. struct ath5k_txq_info qi;
  2911. int ret = 0;
  2912. if (queue >= ah->ah_capabilities.cap_queues.q_tx_num)
  2913. return 0;
  2914. mutex_lock(&sc->lock);
  2915. ath5k_hw_get_tx_queueprops(ah, queue, &qi);
  2916. qi.tqi_aifs = params->aifs;
  2917. qi.tqi_cw_min = params->cw_min;
  2918. qi.tqi_cw_max = params->cw_max;
  2919. qi.tqi_burst_time = params->txop;
  2920. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2921. "Configure tx [queue %d], "
  2922. "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  2923. queue, params->aifs, params->cw_min,
  2924. params->cw_max, params->txop);
  2925. if (ath5k_hw_set_tx_queueprops(ah, queue, &qi)) {
  2926. ATH5K_ERR(sc,
  2927. "Unable to update hardware queue %u!\n", queue);
  2928. ret = -EIO;
  2929. } else
  2930. ath5k_hw_reset_tx_queue(ah, queue);
  2931. mutex_unlock(&sc->lock);
  2932. return ret;
  2933. }
  2934. static int ath5k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
  2935. {
  2936. struct ath5k_softc *sc = hw->priv;
  2937. if (tx_ant == 1 && rx_ant == 1)
  2938. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_A);
  2939. else if (tx_ant == 2 && rx_ant == 2)
  2940. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_B);
  2941. else if ((tx_ant & 3) == 3 && (rx_ant & 3) == 3)
  2942. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_DEFAULT);
  2943. else
  2944. return -EINVAL;
  2945. return 0;
  2946. }
  2947. static int ath5k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
  2948. {
  2949. struct ath5k_softc *sc = hw->priv;
  2950. switch (sc->ah->ah_ant_mode) {
  2951. case AR5K_ANTMODE_FIXED_A:
  2952. *tx_ant = 1; *rx_ant = 1; break;
  2953. case AR5K_ANTMODE_FIXED_B:
  2954. *tx_ant = 2; *rx_ant = 2; break;
  2955. case AR5K_ANTMODE_DEFAULT:
  2956. *tx_ant = 3; *rx_ant = 3; break;
  2957. }
  2958. return 0;
  2959. }
  2960. static const struct ieee80211_ops ath5k_hw_ops = {
  2961. .tx = ath5k_tx,
  2962. .start = ath5k_start,
  2963. .stop = ath5k_stop,
  2964. .add_interface = ath5k_add_interface,
  2965. .remove_interface = ath5k_remove_interface,
  2966. .config = ath5k_config,
  2967. .prepare_multicast = ath5k_prepare_multicast,
  2968. .configure_filter = ath5k_configure_filter,
  2969. .set_key = ath5k_set_key,
  2970. .get_stats = ath5k_get_stats,
  2971. .get_survey = ath5k_get_survey,
  2972. .conf_tx = ath5k_conf_tx,
  2973. .get_tsf = ath5k_get_tsf,
  2974. .set_tsf = ath5k_set_tsf,
  2975. .reset_tsf = ath5k_reset_tsf,
  2976. .bss_info_changed = ath5k_bss_info_changed,
  2977. .sw_scan_start = ath5k_sw_scan_start,
  2978. .sw_scan_complete = ath5k_sw_scan_complete,
  2979. .set_coverage_class = ath5k_set_coverage_class,
  2980. .set_antenna = ath5k_set_antenna,
  2981. .get_antenna = ath5k_get_antenna,
  2982. };
  2983. /********************\
  2984. * PCI Initialization *
  2985. \********************/
  2986. static int __devinit
  2987. ath5k_pci_probe(struct pci_dev *pdev,
  2988. const struct pci_device_id *id)
  2989. {
  2990. void __iomem *mem;
  2991. struct ath5k_softc *sc;
  2992. struct ath_common *common;
  2993. struct ieee80211_hw *hw;
  2994. int ret;
  2995. u8 csz;
  2996. /*
  2997. * L0s needs to be disabled on all ath5k cards.
  2998. *
  2999. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  3000. * by default in the future in 2.6.36) this will also mean both L1 and
  3001. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  3002. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  3003. * though but cannot currently undue the effect of a blacklist, for
  3004. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  3005. * the device link capability.
  3006. *
  3007. * It may be possible in the future to implement some PCI API to allow
  3008. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  3009. * best to accept that both L0s and L1 will be disabled completely for
  3010. * distributions shipping with CONFIG_PCIEASPM rather than having this
  3011. * issue present. Motivation for adding this new API will be to help
  3012. * with power consumption for some of these devices.
  3013. */
  3014. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  3015. ret = pci_enable_device(pdev);
  3016. if (ret) {
  3017. dev_err(&pdev->dev, "can't enable device\n");
  3018. goto err;
  3019. }
  3020. /* XXX 32-bit addressing only */
  3021. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3022. if (ret) {
  3023. dev_err(&pdev->dev, "32-bit DMA not available\n");
  3024. goto err_dis;
  3025. }
  3026. /*
  3027. * Cache line size is used to size and align various
  3028. * structures used to communicate with the hardware.
  3029. */
  3030. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  3031. if (csz == 0) {
  3032. /*
  3033. * Linux 2.4.18 (at least) writes the cache line size
  3034. * register as a 16-bit wide register which is wrong.
  3035. * We must have this setup properly for rx buffer
  3036. * DMA to work so force a reasonable value here if it
  3037. * comes up zero.
  3038. */
  3039. csz = L1_CACHE_BYTES >> 2;
  3040. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  3041. }
  3042. /*
  3043. * The default setting of latency timer yields poor results,
  3044. * set it to the value used by other systems. It may be worth
  3045. * tweaking this setting more.
  3046. */
  3047. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  3048. /* Enable bus mastering */
  3049. pci_set_master(pdev);
  3050. /*
  3051. * Disable the RETRY_TIMEOUT register (0x41) to keep
  3052. * PCI Tx retries from interfering with C3 CPU state.
  3053. */
  3054. pci_write_config_byte(pdev, 0x41, 0);
  3055. ret = pci_request_region(pdev, 0, "ath5k");
  3056. if (ret) {
  3057. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  3058. goto err_dis;
  3059. }
  3060. mem = pci_iomap(pdev, 0, 0);
  3061. if (!mem) {
  3062. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  3063. ret = -EIO;
  3064. goto err_reg;
  3065. }
  3066. /*
  3067. * Allocate hw (mac80211 main struct)
  3068. * and hw->priv (driver private data)
  3069. */
  3070. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  3071. if (hw == NULL) {
  3072. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  3073. ret = -ENOMEM;
  3074. goto err_map;
  3075. }
  3076. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  3077. /* Initialize driver private data */
  3078. SET_IEEE80211_DEV(hw, &pdev->dev);
  3079. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  3080. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  3081. IEEE80211_HW_SIGNAL_DBM;
  3082. hw->wiphy->interface_modes =
  3083. BIT(NL80211_IFTYPE_AP) |
  3084. BIT(NL80211_IFTYPE_STATION) |
  3085. BIT(NL80211_IFTYPE_ADHOC) |
  3086. BIT(NL80211_IFTYPE_MESH_POINT);
  3087. hw->extra_tx_headroom = 2;
  3088. hw->channel_change_time = 5000;
  3089. sc = hw->priv;
  3090. sc->hw = hw;
  3091. sc->pdev = pdev;
  3092. /*
  3093. * Mark the device as detached to avoid processing
  3094. * interrupts until setup is complete.
  3095. */
  3096. __set_bit(ATH_STAT_INVALID, sc->status);
  3097. sc->iobase = mem; /* So we can unmap it on detach */
  3098. sc->opmode = NL80211_IFTYPE_STATION;
  3099. sc->bintval = 1000;
  3100. mutex_init(&sc->lock);
  3101. spin_lock_init(&sc->rxbuflock);
  3102. spin_lock_init(&sc->txbuflock);
  3103. spin_lock_init(&sc->block);
  3104. /* Set private data */
  3105. pci_set_drvdata(pdev, sc);
  3106. /* Setup interrupt handler */
  3107. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  3108. if (ret) {
  3109. ATH5K_ERR(sc, "request_irq failed\n");
  3110. goto err_free;
  3111. }
  3112. /* If we passed the test, malloc an ath5k_hw struct */
  3113. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  3114. if (!sc->ah) {
  3115. ret = -ENOMEM;
  3116. ATH5K_ERR(sc, "out of memory\n");
  3117. goto err_irq;
  3118. }
  3119. sc->ah->ah_sc = sc;
  3120. sc->ah->ah_iobase = sc->iobase;
  3121. common = ath5k_hw_common(sc->ah);
  3122. common->ops = &ath5k_common_ops;
  3123. common->ah = sc->ah;
  3124. common->hw = hw;
  3125. common->cachelsz = csz << 2; /* convert to bytes */
  3126. spin_lock_init(&common->cc_lock);
  3127. /* Initialize device */
  3128. ret = ath5k_hw_attach(sc);
  3129. if (ret) {
  3130. goto err_free_ah;
  3131. }
  3132. /* set up multi-rate retry capabilities */
  3133. if (sc->ah->ah_version == AR5K_AR5212) {
  3134. hw->max_rates = 4;
  3135. hw->max_rate_tries = 11;
  3136. }
  3137. hw->vif_data_size = sizeof(struct ath5k_vif);
  3138. /* Finish private driver data initialization */
  3139. ret = ath5k_attach(pdev, hw);
  3140. if (ret)
  3141. goto err_ah;
  3142. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  3143. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  3144. sc->ah->ah_mac_srev,
  3145. sc->ah->ah_phy_revision);
  3146. if (!sc->ah->ah_single_chip) {
  3147. /* Single chip radio (!RF5111) */
  3148. if (sc->ah->ah_radio_5ghz_revision &&
  3149. !sc->ah->ah_radio_2ghz_revision) {
  3150. /* No 5GHz support -> report 2GHz radio */
  3151. if (!test_bit(AR5K_MODE_11A,
  3152. sc->ah->ah_capabilities.cap_mode)) {
  3153. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  3154. ath5k_chip_name(AR5K_VERSION_RAD,
  3155. sc->ah->ah_radio_5ghz_revision),
  3156. sc->ah->ah_radio_5ghz_revision);
  3157. /* No 2GHz support (5110 and some
  3158. * 5Ghz only cards) -> report 5Ghz radio */
  3159. } else if (!test_bit(AR5K_MODE_11B,
  3160. sc->ah->ah_capabilities.cap_mode)) {
  3161. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  3162. ath5k_chip_name(AR5K_VERSION_RAD,
  3163. sc->ah->ah_radio_5ghz_revision),
  3164. sc->ah->ah_radio_5ghz_revision);
  3165. /* Multiband radio */
  3166. } else {
  3167. ATH5K_INFO(sc, "RF%s multiband radio found"
  3168. " (0x%x)\n",
  3169. ath5k_chip_name(AR5K_VERSION_RAD,
  3170. sc->ah->ah_radio_5ghz_revision),
  3171. sc->ah->ah_radio_5ghz_revision);
  3172. }
  3173. }
  3174. /* Multi chip radio (RF5111 - RF2111) ->
  3175. * report both 2GHz/5GHz radios */
  3176. else if (sc->ah->ah_radio_5ghz_revision &&
  3177. sc->ah->ah_radio_2ghz_revision){
  3178. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  3179. ath5k_chip_name(AR5K_VERSION_RAD,
  3180. sc->ah->ah_radio_5ghz_revision),
  3181. sc->ah->ah_radio_5ghz_revision);
  3182. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  3183. ath5k_chip_name(AR5K_VERSION_RAD,
  3184. sc->ah->ah_radio_2ghz_revision),
  3185. sc->ah->ah_radio_2ghz_revision);
  3186. }
  3187. }
  3188. ath5k_debug_init_device(sc);
  3189. /* ready to process interrupts */
  3190. __clear_bit(ATH_STAT_INVALID, sc->status);
  3191. return 0;
  3192. err_ah:
  3193. ath5k_hw_detach(sc->ah);
  3194. err_free_ah:
  3195. kfree(sc->ah);
  3196. err_irq:
  3197. free_irq(pdev->irq, sc);
  3198. err_free:
  3199. ieee80211_free_hw(hw);
  3200. err_map:
  3201. pci_iounmap(pdev, mem);
  3202. err_reg:
  3203. pci_release_region(pdev, 0);
  3204. err_dis:
  3205. pci_disable_device(pdev);
  3206. err:
  3207. return ret;
  3208. }
  3209. static void __devexit
  3210. ath5k_pci_remove(struct pci_dev *pdev)
  3211. {
  3212. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  3213. ath5k_debug_finish_device(sc);
  3214. ath5k_detach(pdev, sc->hw);
  3215. ath5k_hw_detach(sc->ah);
  3216. kfree(sc->ah);
  3217. free_irq(pdev->irq, sc);
  3218. pci_iounmap(pdev, sc->iobase);
  3219. pci_release_region(pdev, 0);
  3220. pci_disable_device(pdev);
  3221. ieee80211_free_hw(sc->hw);
  3222. }
  3223. #ifdef CONFIG_PM_SLEEP
  3224. static int ath5k_pci_suspend(struct device *dev)
  3225. {
  3226. struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
  3227. ath5k_led_off(sc);
  3228. return 0;
  3229. }
  3230. static int ath5k_pci_resume(struct device *dev)
  3231. {
  3232. struct pci_dev *pdev = to_pci_dev(dev);
  3233. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  3234. /*
  3235. * Suspend/Resume resets the PCI configuration space, so we have to
  3236. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  3237. * PCI Tx retries from interfering with C3 CPU state
  3238. */
  3239. pci_write_config_byte(pdev, 0x41, 0);
  3240. ath5k_led_enable(sc);
  3241. return 0;
  3242. }
  3243. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  3244. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  3245. #else
  3246. #define ATH5K_PM_OPS NULL
  3247. #endif /* CONFIG_PM_SLEEP */
  3248. static struct pci_driver ath5k_pci_driver = {
  3249. .name = KBUILD_MODNAME,
  3250. .id_table = ath5k_pci_id_table,
  3251. .probe = ath5k_pci_probe,
  3252. .remove = __devexit_p(ath5k_pci_remove),
  3253. .driver.pm = ATH5K_PM_OPS,
  3254. };
  3255. /*
  3256. * Module init/exit functions
  3257. */
  3258. static int __init
  3259. init_ath5k_pci(void)
  3260. {
  3261. int ret;
  3262. ret = pci_register_driver(&ath5k_pci_driver);
  3263. if (ret) {
  3264. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  3265. return ret;
  3266. }
  3267. return 0;
  3268. }
  3269. static void __exit
  3270. exit_ath5k_pci(void)
  3271. {
  3272. pci_unregister_driver(&ath5k_pci_driver);
  3273. }
  3274. module_init(init_ath5k_pci);
  3275. module_exit(exit_ath5k_pci);