wm8994.c 125 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <linux/mfd/wm8994/core.h>
  33. #include <linux/mfd/wm8994/registers.h>
  34. #include <linux/mfd/wm8994/pdata.h>
  35. #include <linux/mfd/wm8994/gpio.h>
  36. #include "wm8994.h"
  37. #include "wm_hubs.h"
  38. #define WM1811_JACKDET_MODE_NONE 0x0000
  39. #define WM1811_JACKDET_MODE_JACK 0x0100
  40. #define WM1811_JACKDET_MODE_MIC 0x0080
  41. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static struct {
  45. unsigned int reg;
  46. unsigned int mask;
  47. } wm8994_vu_bits[] = {
  48. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  50. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  52. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  53. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  54. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  56. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  58. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  60. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  62. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  64. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  66. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  68. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  69. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  70. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  72. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  73. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  74. };
  75. static int wm8994_drc_base[] = {
  76. WM8994_AIF1_DRC1_1,
  77. WM8994_AIF1_DRC2_1,
  78. WM8994_AIF2_DRC_1,
  79. };
  80. static int wm8994_retune_mobile_base[] = {
  81. WM8994_AIF1_DAC1_EQ_GAINS_1,
  82. WM8994_AIF1_DAC2_EQ_GAINS_1,
  83. WM8994_AIF2_EQ_GAINS_1,
  84. };
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. struct wm8994 *control = wm8994->wm8994;
  101. int best, i, sysclk, val;
  102. bool idle;
  103. const struct wm8958_micd_rate *rates;
  104. int num_rates;
  105. idle = !wm8994->jack_mic;
  106. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  107. if (sysclk & WM8994_SYSCLK_SRC)
  108. sysclk = wm8994->aifclk[1];
  109. else
  110. sysclk = wm8994->aifclk[0];
  111. if (control->pdata.micd_rates) {
  112. rates = control->pdata.micd_rates;
  113. num_rates = control->pdata.num_micd_rates;
  114. } else if (wm8994->jackdet) {
  115. rates = jackdet_rates;
  116. num_rates = ARRAY_SIZE(jackdet_rates);
  117. } else {
  118. rates = micdet_rates;
  119. num_rates = ARRAY_SIZE(micdet_rates);
  120. }
  121. best = 0;
  122. for (i = 0; i < num_rates; i++) {
  123. if (rates[i].idle != idle)
  124. continue;
  125. if (abs(rates[i].sysclk - sysclk) <
  126. abs(rates[best].sysclk - sysclk))
  127. best = i;
  128. else if (rates[best].idle != idle)
  129. best = i;
  130. }
  131. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  132. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  133. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  134. rates[best].start, rates[best].rate, sysclk,
  135. idle ? "idle" : "active");
  136. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  137. WM8958_MICD_BIAS_STARTTIME_MASK |
  138. WM8958_MICD_RATE_MASK, val);
  139. }
  140. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  141. {
  142. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  143. int rate;
  144. int reg1 = 0;
  145. int offset;
  146. if (aif)
  147. offset = 4;
  148. else
  149. offset = 0;
  150. switch (wm8994->sysclk[aif]) {
  151. case WM8994_SYSCLK_MCLK1:
  152. rate = wm8994->mclk[0];
  153. break;
  154. case WM8994_SYSCLK_MCLK2:
  155. reg1 |= 0x8;
  156. rate = wm8994->mclk[1];
  157. break;
  158. case WM8994_SYSCLK_FLL1:
  159. reg1 |= 0x10;
  160. rate = wm8994->fll[0].out;
  161. break;
  162. case WM8994_SYSCLK_FLL2:
  163. reg1 |= 0x18;
  164. rate = wm8994->fll[1].out;
  165. break;
  166. default:
  167. return -EINVAL;
  168. }
  169. if (rate >= 13500000) {
  170. rate /= 2;
  171. reg1 |= WM8994_AIF1CLK_DIV;
  172. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  173. aif + 1, rate);
  174. }
  175. wm8994->aifclk[aif] = rate;
  176. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  177. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  178. reg1);
  179. return 0;
  180. }
  181. static int configure_clock(struct snd_soc_codec *codec)
  182. {
  183. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  184. int change, new;
  185. /* Bring up the AIF clocks first */
  186. configure_aif_clock(codec, 0);
  187. configure_aif_clock(codec, 1);
  188. /* Then switch CLK_SYS over to the higher of them; a change
  189. * can only happen as a result of a clocking change which can
  190. * only be made outside of DAPM so we can safely redo the
  191. * clocking.
  192. */
  193. /* If they're equal it doesn't matter which is used */
  194. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  195. wm8958_micd_set_rate(codec);
  196. return 0;
  197. }
  198. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  199. new = WM8994_SYSCLK_SRC;
  200. else
  201. new = 0;
  202. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  203. WM8994_SYSCLK_SRC, new);
  204. if (change)
  205. snd_soc_dapm_sync(&codec->dapm);
  206. wm8958_micd_set_rate(codec);
  207. return 0;
  208. }
  209. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  210. struct snd_soc_dapm_widget *sink)
  211. {
  212. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  213. const char *clk;
  214. /* Check what we're currently using for CLK_SYS */
  215. if (reg & WM8994_SYSCLK_SRC)
  216. clk = "AIF2CLK";
  217. else
  218. clk = "AIF1CLK";
  219. return strcmp(source->name, clk) == 0;
  220. }
  221. static const char *sidetone_hpf_text[] = {
  222. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  223. };
  224. static const struct soc_enum sidetone_hpf =
  225. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  226. static const char *adc_hpf_text[] = {
  227. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  228. };
  229. static const struct soc_enum aif1adc1_hpf =
  230. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  231. static const struct soc_enum aif1adc2_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif2adc_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  235. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  236. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  237. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  238. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  239. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  240. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  241. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  242. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  243. SOC_SINGLE_EXT(xname, reg, shift, 1, 0, \
  244. snd_soc_get_volsw, wm8994_put_drc_sw)
  245. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  246. struct snd_ctl_elem_value *ucontrol)
  247. {
  248. struct soc_mixer_control *mc =
  249. (struct soc_mixer_control *)kcontrol->private_value;
  250. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  251. int mask, ret;
  252. /* Can't enable both ADC and DAC paths simultaneously */
  253. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  254. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  255. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  256. else
  257. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  258. ret = snd_soc_read(codec, mc->reg);
  259. if (ret < 0)
  260. return ret;
  261. if (ret & mask)
  262. return -EINVAL;
  263. return snd_soc_put_volsw(kcontrol, ucontrol);
  264. }
  265. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  266. {
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994 *control = wm8994->wm8994;
  269. struct wm8994_pdata *pdata = &control->pdata;
  270. int base = wm8994_drc_base[drc];
  271. int cfg = wm8994->drc_cfg[drc];
  272. int save, i;
  273. /* Save any enables; the configuration should clear them. */
  274. save = snd_soc_read(codec, base);
  275. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  276. WM8994_AIF1ADC1R_DRC_ENA;
  277. for (i = 0; i < WM8994_DRC_REGS; i++)
  278. snd_soc_update_bits(codec, base + i, 0xffff,
  279. pdata->drc_cfgs[cfg].regs[i]);
  280. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  281. WM8994_AIF1ADC1L_DRC_ENA |
  282. WM8994_AIF1ADC1R_DRC_ENA, save);
  283. }
  284. /* Icky as hell but saves code duplication */
  285. static int wm8994_get_drc(const char *name)
  286. {
  287. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  288. return 0;
  289. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  290. return 1;
  291. if (strcmp(name, "AIF2DRC Mode") == 0)
  292. return 2;
  293. return -EINVAL;
  294. }
  295. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  296. struct snd_ctl_elem_value *ucontrol)
  297. {
  298. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  299. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  300. struct wm8994 *control = wm8994->wm8994;
  301. struct wm8994_pdata *pdata = &control->pdata;
  302. int drc = wm8994_get_drc(kcontrol->id.name);
  303. int value = ucontrol->value.integer.value[0];
  304. if (drc < 0)
  305. return drc;
  306. if (value >= pdata->num_drc_cfgs)
  307. return -EINVAL;
  308. wm8994->drc_cfg[drc] = value;
  309. wm8994_set_drc(codec, drc);
  310. return 0;
  311. }
  312. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  313. struct snd_ctl_elem_value *ucontrol)
  314. {
  315. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  316. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  317. int drc = wm8994_get_drc(kcontrol->id.name);
  318. if (drc < 0)
  319. return drc;
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994 *control = wm8994->wm8994;
  327. struct wm8994_pdata *pdata = &control->pdata;
  328. int base = wm8994_retune_mobile_base[block];
  329. int iface, best, best_val, save, i, cfg;
  330. if (!pdata || !wm8994->num_retune_mobile_texts)
  331. return;
  332. switch (block) {
  333. case 0:
  334. case 1:
  335. iface = 0;
  336. break;
  337. case 2:
  338. iface = 1;
  339. break;
  340. default:
  341. return;
  342. }
  343. /* Find the version of the currently selected configuration
  344. * with the nearest sample rate. */
  345. cfg = wm8994->retune_mobile_cfg[block];
  346. best = 0;
  347. best_val = INT_MAX;
  348. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  349. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  350. wm8994->retune_mobile_texts[cfg]) == 0 &&
  351. abs(pdata->retune_mobile_cfgs[i].rate
  352. - wm8994->dac_rates[iface]) < best_val) {
  353. best = i;
  354. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  355. - wm8994->dac_rates[iface]);
  356. }
  357. }
  358. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  359. block,
  360. pdata->retune_mobile_cfgs[best].name,
  361. pdata->retune_mobile_cfgs[best].rate,
  362. wm8994->dac_rates[iface]);
  363. /* The EQ will be disabled while reconfiguring it, remember the
  364. * current configuration.
  365. */
  366. save = snd_soc_read(codec, base);
  367. save &= WM8994_AIF1DAC1_EQ_ENA;
  368. for (i = 0; i < WM8994_EQ_REGS; i++)
  369. snd_soc_update_bits(codec, base + i, 0xffff,
  370. pdata->retune_mobile_cfgs[best].regs[i]);
  371. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  372. }
  373. /* Icky as hell but saves code duplication */
  374. static int wm8994_get_retune_mobile_block(const char *name)
  375. {
  376. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  377. return 0;
  378. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  379. return 1;
  380. if (strcmp(name, "AIF2 EQ Mode") == 0)
  381. return 2;
  382. return -EINVAL;
  383. }
  384. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol)
  386. {
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  389. struct wm8994 *control = wm8994->wm8994;
  390. struct wm8994_pdata *pdata = &control->pdata;
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. int value = ucontrol->value.integer.value[0];
  393. if (block < 0)
  394. return block;
  395. if (value >= pdata->num_retune_mobile_cfgs)
  396. return -EINVAL;
  397. wm8994->retune_mobile_cfg[block] = value;
  398. wm8994_set_retune_mobile(codec, block);
  399. return 0;
  400. }
  401. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  405. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  406. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  407. if (block < 0)
  408. return block;
  409. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  410. return 0;
  411. }
  412. static const char *aif_chan_src_text[] = {
  413. "Left", "Right"
  414. };
  415. static const struct soc_enum aif1adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif1adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2adcl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif2adcr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif1dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif1dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const struct soc_enum aif2dacl_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  429. static const struct soc_enum aif2dacr_src =
  430. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  431. static const char *osr_text[] = {
  432. "Low Power", "High Performance",
  433. };
  434. static const struct soc_enum dac_osr =
  435. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  436. static const struct soc_enum adc_osr =
  437. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  438. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  439. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  440. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  441. 1, 119, 0, digital_tlv),
  442. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  443. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  444. 1, 119, 0, digital_tlv),
  445. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  446. WM8994_AIF2_ADC_RIGHT_VOLUME,
  447. 1, 119, 0, digital_tlv),
  448. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  449. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  450. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  451. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  452. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  453. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  454. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  455. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  456. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  457. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  459. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  460. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  461. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  462. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  463. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  464. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  465. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  466. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  467. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  468. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  469. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  470. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  471. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  472. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  473. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  474. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  475. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  476. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  481. 5, 12, 0, st_tlv),
  482. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  483. 0, 12, 0, st_tlv),
  484. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  485. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  486. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  487. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  489. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  490. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  491. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  492. SOC_ENUM("ADC OSR", adc_osr),
  493. SOC_ENUM("DAC OSR", dac_osr),
  494. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  495. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  497. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  499. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  500. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  501. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  502. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  507. 6, 1, 1, wm_hubs_spkmix_tlv),
  508. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  509. 2, 1, 1, wm_hubs_spkmix_tlv),
  510. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  517. 8, 1, 0),
  518. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  519. 10, 15, 0, wm8994_3d_tlv),
  520. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  521. 8, 1, 0),
  522. };
  523. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  549. eq_tlv),
  550. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  551. eq_tlv),
  552. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  553. eq_tlv),
  554. };
  555. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  556. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  557. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  558. WM8994_AIF1ADC1R_DRC_ENA),
  559. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  560. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  561. WM8994_AIF1ADC2R_DRC_ENA),
  562. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  563. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  564. WM8994_AIF2ADCR_DRC_ENA),
  565. };
  566. static const char *wm8958_ng_text[] = {
  567. "30ms", "125ms", "250ms", "500ms",
  568. };
  569. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  570. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  571. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  572. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  573. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  574. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  575. static const struct soc_enum wm8958_aif2dac_ng_hold =
  576. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  577. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  578. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  579. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  580. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  581. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  582. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  583. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  584. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  585. 7, 1, ng_tlv),
  586. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  587. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  588. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  589. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  590. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  591. 7, 1, ng_tlv),
  592. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  593. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  594. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  595. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  596. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  597. 7, 1, ng_tlv),
  598. };
  599. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  600. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  601. mixin_boost_tlv),
  602. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  603. mixin_boost_tlv),
  604. };
  605. /* We run all mode setting through a function to enforce audio mode */
  606. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  607. {
  608. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  609. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  610. return;
  611. if (wm8994->active_refcount)
  612. mode = WM1811_JACKDET_MODE_AUDIO;
  613. if (mode == wm8994->jackdet_mode)
  614. return;
  615. wm8994->jackdet_mode = mode;
  616. /* Always use audio mode to detect while the system is active */
  617. if (mode != WM1811_JACKDET_MODE_NONE)
  618. mode = WM1811_JACKDET_MODE_AUDIO;
  619. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  620. WM1811_JACKDET_MODE_MASK, mode);
  621. }
  622. static void active_reference(struct snd_soc_codec *codec)
  623. {
  624. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  625. mutex_lock(&wm8994->accdet_lock);
  626. wm8994->active_refcount++;
  627. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  628. wm8994->active_refcount);
  629. /* If we're using jack detection go into audio mode */
  630. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  631. mutex_unlock(&wm8994->accdet_lock);
  632. }
  633. static void active_dereference(struct snd_soc_codec *codec)
  634. {
  635. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  636. u16 mode;
  637. mutex_lock(&wm8994->accdet_lock);
  638. wm8994->active_refcount--;
  639. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  640. wm8994->active_refcount);
  641. if (wm8994->active_refcount == 0) {
  642. /* Go into appropriate detection only mode */
  643. if (wm8994->jack_mic || wm8994->mic_detecting)
  644. mode = WM1811_JACKDET_MODE_MIC;
  645. else
  646. mode = WM1811_JACKDET_MODE_JACK;
  647. wm1811_jackdet_set_mode(codec, mode);
  648. }
  649. mutex_unlock(&wm8994->accdet_lock);
  650. }
  651. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  652. struct snd_kcontrol *kcontrol, int event)
  653. {
  654. struct snd_soc_codec *codec = w->codec;
  655. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  656. switch (event) {
  657. case SND_SOC_DAPM_PRE_PMU:
  658. return configure_clock(codec);
  659. case SND_SOC_DAPM_POST_PMU:
  660. /*
  661. * JACKDET won't run until we start the clock and it
  662. * only reports deltas, make sure we notify the state
  663. * up the stack on startup. Use a *very* generous
  664. * timeout for paranoia, there's no urgency and we
  665. * don't want false reports.
  666. */
  667. if (wm8994->jackdet && !wm8994->clk_has_run) {
  668. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  669. msecs_to_jiffies(1000));
  670. wm8994->clk_has_run = true;
  671. }
  672. break;
  673. case SND_SOC_DAPM_POST_PMD:
  674. configure_clock(codec);
  675. break;
  676. }
  677. return 0;
  678. }
  679. static void vmid_reference(struct snd_soc_codec *codec)
  680. {
  681. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  682. pm_runtime_get_sync(codec->dev);
  683. wm8994->vmid_refcount++;
  684. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  685. wm8994->vmid_refcount);
  686. if (wm8994->vmid_refcount == 1) {
  687. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  688. WM8994_LINEOUT1_DISCH |
  689. WM8994_LINEOUT2_DISCH, 0);
  690. wm_hubs_vmid_ena(codec);
  691. switch (wm8994->vmid_mode) {
  692. default:
  693. WARN_ON(NULL == "Invalid VMID mode");
  694. case WM8994_VMID_NORMAL:
  695. /* Startup bias, VMID ramp & buffer */
  696. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  697. WM8994_BIAS_SRC |
  698. WM8994_VMID_DISCH |
  699. WM8994_STARTUP_BIAS_ENA |
  700. WM8994_VMID_BUF_ENA |
  701. WM8994_VMID_RAMP_MASK,
  702. WM8994_BIAS_SRC |
  703. WM8994_STARTUP_BIAS_ENA |
  704. WM8994_VMID_BUF_ENA |
  705. (0x2 << WM8994_VMID_RAMP_SHIFT));
  706. /* Main bias enable, VMID=2x40k */
  707. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  708. WM8994_BIAS_ENA |
  709. WM8994_VMID_SEL_MASK,
  710. WM8994_BIAS_ENA | 0x2);
  711. msleep(300);
  712. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  713. WM8994_VMID_RAMP_MASK |
  714. WM8994_BIAS_SRC,
  715. 0);
  716. break;
  717. case WM8994_VMID_FORCE:
  718. /* Startup bias, slow VMID ramp & buffer */
  719. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  720. WM8994_BIAS_SRC |
  721. WM8994_VMID_DISCH |
  722. WM8994_STARTUP_BIAS_ENA |
  723. WM8994_VMID_BUF_ENA |
  724. WM8994_VMID_RAMP_MASK,
  725. WM8994_BIAS_SRC |
  726. WM8994_STARTUP_BIAS_ENA |
  727. WM8994_VMID_BUF_ENA |
  728. (0x2 << WM8994_VMID_RAMP_SHIFT));
  729. /* Main bias enable, VMID=2x40k */
  730. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  731. WM8994_BIAS_ENA |
  732. WM8994_VMID_SEL_MASK,
  733. WM8994_BIAS_ENA | 0x2);
  734. msleep(400);
  735. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  736. WM8994_VMID_RAMP_MASK |
  737. WM8994_BIAS_SRC,
  738. 0);
  739. break;
  740. }
  741. }
  742. }
  743. static void vmid_dereference(struct snd_soc_codec *codec)
  744. {
  745. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  746. wm8994->vmid_refcount--;
  747. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  748. wm8994->vmid_refcount);
  749. if (wm8994->vmid_refcount == 0) {
  750. if (wm8994->hubs.lineout1_se)
  751. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  752. WM8994_LINEOUT1N_ENA |
  753. WM8994_LINEOUT1P_ENA,
  754. WM8994_LINEOUT1N_ENA |
  755. WM8994_LINEOUT1P_ENA);
  756. if (wm8994->hubs.lineout2_se)
  757. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  758. WM8994_LINEOUT2N_ENA |
  759. WM8994_LINEOUT2P_ENA,
  760. WM8994_LINEOUT2N_ENA |
  761. WM8994_LINEOUT2P_ENA);
  762. /* Start discharging VMID */
  763. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  764. WM8994_BIAS_SRC |
  765. WM8994_VMID_DISCH,
  766. WM8994_BIAS_SRC |
  767. WM8994_VMID_DISCH);
  768. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  769. WM8994_VMID_SEL_MASK, 0);
  770. msleep(400);
  771. /* Active discharge */
  772. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  773. WM8994_LINEOUT1_DISCH |
  774. WM8994_LINEOUT2_DISCH,
  775. WM8994_LINEOUT1_DISCH |
  776. WM8994_LINEOUT2_DISCH);
  777. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  778. WM8994_LINEOUT1N_ENA |
  779. WM8994_LINEOUT1P_ENA |
  780. WM8994_LINEOUT2N_ENA |
  781. WM8994_LINEOUT2P_ENA, 0);
  782. /* Switch off startup biases */
  783. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  784. WM8994_BIAS_SRC |
  785. WM8994_STARTUP_BIAS_ENA |
  786. WM8994_VMID_BUF_ENA |
  787. WM8994_VMID_RAMP_MASK, 0);
  788. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  789. WM8994_VMID_SEL_MASK, 0);
  790. }
  791. pm_runtime_put(codec->dev);
  792. }
  793. static int vmid_event(struct snd_soc_dapm_widget *w,
  794. struct snd_kcontrol *kcontrol, int event)
  795. {
  796. struct snd_soc_codec *codec = w->codec;
  797. switch (event) {
  798. case SND_SOC_DAPM_PRE_PMU:
  799. vmid_reference(codec);
  800. break;
  801. case SND_SOC_DAPM_POST_PMD:
  802. vmid_dereference(codec);
  803. break;
  804. }
  805. return 0;
  806. }
  807. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  808. {
  809. int source = 0; /* GCC flow analysis can't track enable */
  810. int reg, reg_r;
  811. /* We also need the same AIF source for L/R and only one path */
  812. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  813. switch (reg) {
  814. case WM8994_AIF2DACL_TO_DAC1L:
  815. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  816. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  817. break;
  818. case WM8994_AIF1DAC2L_TO_DAC1L:
  819. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  820. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  821. break;
  822. case WM8994_AIF1DAC1L_TO_DAC1L:
  823. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  824. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  825. break;
  826. default:
  827. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  828. return false;
  829. }
  830. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  831. if (reg_r != reg) {
  832. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  833. return false;
  834. }
  835. /* Set the source up */
  836. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  837. WM8994_CP_DYN_SRC_SEL_MASK, source);
  838. return true;
  839. }
  840. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  841. struct snd_kcontrol *kcontrol, int event)
  842. {
  843. struct snd_soc_codec *codec = w->codec;
  844. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  845. struct wm8994 *control = wm8994->wm8994;
  846. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  847. int i;
  848. int dac;
  849. int adc;
  850. int val;
  851. switch (control->type) {
  852. case WM8994:
  853. case WM8958:
  854. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  855. break;
  856. default:
  857. break;
  858. }
  859. switch (event) {
  860. case SND_SOC_DAPM_PRE_PMU:
  861. /* Don't enable timeslot 2 if not in use */
  862. if (wm8994->channels[0] <= 2)
  863. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  864. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  865. if ((val & WM8994_AIF1ADCL_SRC) &&
  866. (val & WM8994_AIF1ADCR_SRC))
  867. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  868. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  869. !(val & WM8994_AIF1ADCR_SRC))
  870. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  871. else
  872. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  873. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  874. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  875. if ((val & WM8994_AIF1DACL_SRC) &&
  876. (val & WM8994_AIF1DACR_SRC))
  877. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  878. else if (!(val & WM8994_AIF1DACL_SRC) &&
  879. !(val & WM8994_AIF1DACR_SRC))
  880. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  881. else
  882. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  883. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  884. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  885. mask, adc);
  886. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  887. mask, dac);
  888. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  889. WM8994_AIF1DSPCLK_ENA |
  890. WM8994_SYSDSPCLK_ENA,
  891. WM8994_AIF1DSPCLK_ENA |
  892. WM8994_SYSDSPCLK_ENA);
  893. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  894. WM8994_AIF1ADC1R_ENA |
  895. WM8994_AIF1ADC1L_ENA |
  896. WM8994_AIF1ADC2R_ENA |
  897. WM8994_AIF1ADC2L_ENA);
  898. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  899. WM8994_AIF1DAC1R_ENA |
  900. WM8994_AIF1DAC1L_ENA |
  901. WM8994_AIF1DAC2R_ENA |
  902. WM8994_AIF1DAC2L_ENA);
  903. break;
  904. case SND_SOC_DAPM_POST_PMU:
  905. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  906. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  907. snd_soc_read(codec,
  908. wm8994_vu_bits[i].reg));
  909. break;
  910. case SND_SOC_DAPM_PRE_PMD:
  911. case SND_SOC_DAPM_POST_PMD:
  912. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  913. mask, 0);
  914. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  915. mask, 0);
  916. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  917. if (val & WM8994_AIF2DSPCLK_ENA)
  918. val = WM8994_SYSDSPCLK_ENA;
  919. else
  920. val = 0;
  921. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  922. WM8994_SYSDSPCLK_ENA |
  923. WM8994_AIF1DSPCLK_ENA, val);
  924. break;
  925. }
  926. return 0;
  927. }
  928. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  929. struct snd_kcontrol *kcontrol, int event)
  930. {
  931. struct snd_soc_codec *codec = w->codec;
  932. int i;
  933. int dac;
  934. int adc;
  935. int val;
  936. switch (event) {
  937. case SND_SOC_DAPM_PRE_PMU:
  938. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  939. if ((val & WM8994_AIF2ADCL_SRC) &&
  940. (val & WM8994_AIF2ADCR_SRC))
  941. adc = WM8994_AIF2ADCR_ENA;
  942. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  943. !(val & WM8994_AIF2ADCR_SRC))
  944. adc = WM8994_AIF2ADCL_ENA;
  945. else
  946. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  947. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  948. if ((val & WM8994_AIF2DACL_SRC) &&
  949. (val & WM8994_AIF2DACR_SRC))
  950. dac = WM8994_AIF2DACR_ENA;
  951. else if (!(val & WM8994_AIF2DACL_SRC) &&
  952. !(val & WM8994_AIF2DACR_SRC))
  953. dac = WM8994_AIF2DACL_ENA;
  954. else
  955. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  956. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  957. WM8994_AIF2ADCL_ENA |
  958. WM8994_AIF2ADCR_ENA, adc);
  959. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  960. WM8994_AIF2DACL_ENA |
  961. WM8994_AIF2DACR_ENA, dac);
  962. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  963. WM8994_AIF2DSPCLK_ENA |
  964. WM8994_SYSDSPCLK_ENA,
  965. WM8994_AIF2DSPCLK_ENA |
  966. WM8994_SYSDSPCLK_ENA);
  967. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  968. WM8994_AIF2ADCL_ENA |
  969. WM8994_AIF2ADCR_ENA,
  970. WM8994_AIF2ADCL_ENA |
  971. WM8994_AIF2ADCR_ENA);
  972. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  973. WM8994_AIF2DACL_ENA |
  974. WM8994_AIF2DACR_ENA,
  975. WM8994_AIF2DACL_ENA |
  976. WM8994_AIF2DACR_ENA);
  977. break;
  978. case SND_SOC_DAPM_POST_PMU:
  979. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  980. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  981. snd_soc_read(codec,
  982. wm8994_vu_bits[i].reg));
  983. break;
  984. case SND_SOC_DAPM_PRE_PMD:
  985. case SND_SOC_DAPM_POST_PMD:
  986. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  987. WM8994_AIF2DACL_ENA |
  988. WM8994_AIF2DACR_ENA, 0);
  989. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  990. WM8994_AIF2ADCL_ENA |
  991. WM8994_AIF2ADCR_ENA, 0);
  992. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  993. if (val & WM8994_AIF1DSPCLK_ENA)
  994. val = WM8994_SYSDSPCLK_ENA;
  995. else
  996. val = 0;
  997. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  998. WM8994_SYSDSPCLK_ENA |
  999. WM8994_AIF2DSPCLK_ENA, val);
  1000. break;
  1001. }
  1002. return 0;
  1003. }
  1004. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1005. struct snd_kcontrol *kcontrol, int event)
  1006. {
  1007. struct snd_soc_codec *codec = w->codec;
  1008. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1009. switch (event) {
  1010. case SND_SOC_DAPM_PRE_PMU:
  1011. wm8994->aif1clk_enable = 1;
  1012. break;
  1013. case SND_SOC_DAPM_POST_PMD:
  1014. wm8994->aif1clk_disable = 1;
  1015. break;
  1016. }
  1017. return 0;
  1018. }
  1019. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1020. struct snd_kcontrol *kcontrol, int event)
  1021. {
  1022. struct snd_soc_codec *codec = w->codec;
  1023. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1024. switch (event) {
  1025. case SND_SOC_DAPM_PRE_PMU:
  1026. wm8994->aif2clk_enable = 1;
  1027. break;
  1028. case SND_SOC_DAPM_POST_PMD:
  1029. wm8994->aif2clk_disable = 1;
  1030. break;
  1031. }
  1032. return 0;
  1033. }
  1034. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1035. struct snd_kcontrol *kcontrol, int event)
  1036. {
  1037. struct snd_soc_codec *codec = w->codec;
  1038. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1039. switch (event) {
  1040. case SND_SOC_DAPM_PRE_PMU:
  1041. if (wm8994->aif1clk_enable) {
  1042. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1043. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1044. WM8994_AIF1CLK_ENA_MASK,
  1045. WM8994_AIF1CLK_ENA);
  1046. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1047. wm8994->aif1clk_enable = 0;
  1048. }
  1049. if (wm8994->aif2clk_enable) {
  1050. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1051. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1052. WM8994_AIF2CLK_ENA_MASK,
  1053. WM8994_AIF2CLK_ENA);
  1054. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1055. wm8994->aif2clk_enable = 0;
  1056. }
  1057. break;
  1058. }
  1059. /* We may also have postponed startup of DSP, handle that. */
  1060. wm8958_aif_ev(w, kcontrol, event);
  1061. return 0;
  1062. }
  1063. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1064. struct snd_kcontrol *kcontrol, int event)
  1065. {
  1066. struct snd_soc_codec *codec = w->codec;
  1067. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1068. switch (event) {
  1069. case SND_SOC_DAPM_POST_PMD:
  1070. if (wm8994->aif1clk_disable) {
  1071. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1072. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1073. WM8994_AIF1CLK_ENA_MASK, 0);
  1074. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1075. wm8994->aif1clk_disable = 0;
  1076. }
  1077. if (wm8994->aif2clk_disable) {
  1078. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1079. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1080. WM8994_AIF2CLK_ENA_MASK, 0);
  1081. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1082. wm8994->aif2clk_disable = 0;
  1083. }
  1084. break;
  1085. }
  1086. return 0;
  1087. }
  1088. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1089. struct snd_kcontrol *kcontrol, int event)
  1090. {
  1091. late_enable_ev(w, kcontrol, event);
  1092. return 0;
  1093. }
  1094. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1095. struct snd_kcontrol *kcontrol, int event)
  1096. {
  1097. late_enable_ev(w, kcontrol, event);
  1098. return 0;
  1099. }
  1100. static int dac_ev(struct snd_soc_dapm_widget *w,
  1101. struct snd_kcontrol *kcontrol, int event)
  1102. {
  1103. struct snd_soc_codec *codec = w->codec;
  1104. unsigned int mask = 1 << w->shift;
  1105. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1106. mask, mask);
  1107. return 0;
  1108. }
  1109. static const char *adc_mux_text[] = {
  1110. "ADC",
  1111. "DMIC",
  1112. };
  1113. static const struct soc_enum adc_enum =
  1114. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1115. static const struct snd_kcontrol_new adcl_mux =
  1116. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1117. static const struct snd_kcontrol_new adcr_mux =
  1118. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1119. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1120. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1121. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1122. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1123. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1124. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1125. };
  1126. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1127. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1128. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1129. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1130. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1131. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1132. };
  1133. /* Debugging; dump chip status after DAPM transitions */
  1134. static int post_ev(struct snd_soc_dapm_widget *w,
  1135. struct snd_kcontrol *kcontrol, int event)
  1136. {
  1137. struct snd_soc_codec *codec = w->codec;
  1138. dev_dbg(codec->dev, "SRC status: %x\n",
  1139. snd_soc_read(codec,
  1140. WM8994_RATE_STATUS));
  1141. return 0;
  1142. }
  1143. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1144. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1145. 1, 1, 0),
  1146. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1147. 0, 1, 0),
  1148. };
  1149. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1150. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1151. 1, 1, 0),
  1152. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1153. 0, 1, 0),
  1154. };
  1155. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1156. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1157. 1, 1, 0),
  1158. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1159. 0, 1, 0),
  1160. };
  1161. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1162. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1163. 1, 1, 0),
  1164. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1165. 0, 1, 0),
  1166. };
  1167. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1168. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1169. 5, 1, 0),
  1170. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1171. 4, 1, 0),
  1172. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1173. 2, 1, 0),
  1174. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1175. 1, 1, 0),
  1176. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1177. 0, 1, 0),
  1178. };
  1179. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1180. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1181. 5, 1, 0),
  1182. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1183. 4, 1, 0),
  1184. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1185. 2, 1, 0),
  1186. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1187. 1, 1, 0),
  1188. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1189. 0, 1, 0),
  1190. };
  1191. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1192. SOC_SINGLE_EXT(xname, reg, shift, max, invert, \
  1193. snd_soc_get_volsw, wm8994_put_class_w)
  1194. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1195. struct snd_ctl_elem_value *ucontrol)
  1196. {
  1197. struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
  1198. int ret;
  1199. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1200. wm_hubs_update_class_w(codec);
  1201. return ret;
  1202. }
  1203. static const struct snd_kcontrol_new dac1l_mix[] = {
  1204. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1205. 5, 1, 0),
  1206. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1207. 4, 1, 0),
  1208. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1209. 2, 1, 0),
  1210. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1211. 1, 1, 0),
  1212. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1213. 0, 1, 0),
  1214. };
  1215. static const struct snd_kcontrol_new dac1r_mix[] = {
  1216. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1217. 5, 1, 0),
  1218. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1219. 4, 1, 0),
  1220. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1221. 2, 1, 0),
  1222. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1223. 1, 1, 0),
  1224. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1225. 0, 1, 0),
  1226. };
  1227. static const char *sidetone_text[] = {
  1228. "ADC/DMIC1", "DMIC2",
  1229. };
  1230. static const struct soc_enum sidetone1_enum =
  1231. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1232. static const struct snd_kcontrol_new sidetone1_mux =
  1233. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1234. static const struct soc_enum sidetone2_enum =
  1235. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1236. static const struct snd_kcontrol_new sidetone2_mux =
  1237. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1238. static const char *aif1dac_text[] = {
  1239. "AIF1DACDAT", "AIF3DACDAT",
  1240. };
  1241. static const char *loopback_text[] = {
  1242. "None", "ADCDAT",
  1243. };
  1244. static const struct soc_enum aif1_loopback_enum =
  1245. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, WM8994_AIF1_LOOPBACK_SHIFT, 2,
  1246. loopback_text);
  1247. static const struct snd_kcontrol_new aif1_loopback =
  1248. SOC_DAPM_ENUM("AIF1 Loopback", aif1_loopback_enum);
  1249. static const struct soc_enum aif2_loopback_enum =
  1250. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, WM8994_AIF2_LOOPBACK_SHIFT, 2,
  1251. loopback_text);
  1252. static const struct snd_kcontrol_new aif2_loopback =
  1253. SOC_DAPM_ENUM("AIF2 Loopback", aif2_loopback_enum);
  1254. static const struct soc_enum aif1dac_enum =
  1255. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1256. static const struct snd_kcontrol_new aif1dac_mux =
  1257. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1258. static const char *aif2dac_text[] = {
  1259. "AIF2DACDAT", "AIF3DACDAT",
  1260. };
  1261. static const struct soc_enum aif2dac_enum =
  1262. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1263. static const struct snd_kcontrol_new aif2dac_mux =
  1264. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1265. static const char *aif2adc_text[] = {
  1266. "AIF2ADCDAT", "AIF3DACDAT",
  1267. };
  1268. static const struct soc_enum aif2adc_enum =
  1269. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1270. static const struct snd_kcontrol_new aif2adc_mux =
  1271. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1272. static const char *aif3adc_text[] = {
  1273. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1274. };
  1275. static const struct soc_enum wm8994_aif3adc_enum =
  1276. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1277. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1278. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1279. static const struct soc_enum wm8958_aif3adc_enum =
  1280. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1281. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1282. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1283. static const char *mono_pcm_out_text[] = {
  1284. "None", "AIF2ADCL", "AIF2ADCR",
  1285. };
  1286. static const struct soc_enum mono_pcm_out_enum =
  1287. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1288. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1289. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1290. static const char *aif2dac_src_text[] = {
  1291. "AIF2", "AIF3",
  1292. };
  1293. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1294. static const struct soc_enum aif2dacl_src_enum =
  1295. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1296. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1297. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1298. static const struct soc_enum aif2dacr_src_enum =
  1299. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1300. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1301. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1302. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1303. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1304. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1305. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1306. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1307. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1310. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1311. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1312. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1313. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1314. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1315. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1316. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1317. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1318. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1319. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1320. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1321. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1322. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1323. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1324. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1325. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1326. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1327. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1328. };
  1329. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1330. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1331. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1332. SND_SOC_DAPM_PRE_PMD),
  1333. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1334. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1335. SND_SOC_DAPM_PRE_PMD),
  1336. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1337. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1338. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1339. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1340. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1341. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1342. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1343. };
  1344. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1345. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1346. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1347. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1348. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1349. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1350. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1351. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1352. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1353. };
  1354. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1355. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1356. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1357. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1358. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1359. };
  1360. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1361. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1362. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1363. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1364. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1365. };
  1366. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1367. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1368. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1369. };
  1370. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1371. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1372. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1373. SND_SOC_DAPM_INPUT("Clock"),
  1374. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1375. SND_SOC_DAPM_PRE_PMU),
  1376. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1377. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1378. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1379. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1380. SND_SOC_DAPM_PRE_PMD),
  1381. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1382. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1383. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1384. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1385. 0, SND_SOC_NOPM, 9, 0),
  1386. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1387. 0, SND_SOC_NOPM, 8, 0),
  1388. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1389. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1390. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1391. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1392. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1393. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1394. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1395. 0, SND_SOC_NOPM, 11, 0),
  1396. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1397. 0, SND_SOC_NOPM, 10, 0),
  1398. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1399. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1400. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1401. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1402. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1403. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1404. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1405. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1406. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1407. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1408. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1409. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1410. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1411. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1412. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1413. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1414. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1415. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1416. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1417. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1418. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1419. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1420. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1421. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1422. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1423. SND_SOC_NOPM, 13, 0),
  1424. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1425. SND_SOC_NOPM, 12, 0),
  1426. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1427. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1428. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1429. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1430. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1431. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1432. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1433. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1434. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1435. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1436. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1437. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1438. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1439. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1440. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1441. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1442. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1443. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1444. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1445. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1446. /* Power is done with the muxes since the ADC power also controls the
  1447. * downsampling chain, the chip will automatically manage the analogue
  1448. * specific portions.
  1449. */
  1450. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1451. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1452. SND_SOC_DAPM_MUX("AIF1 Loopback", SND_SOC_NOPM, 0, 0, &aif1_loopback),
  1453. SND_SOC_DAPM_MUX("AIF2 Loopback", SND_SOC_NOPM, 0, 0, &aif2_loopback),
  1454. SND_SOC_DAPM_POST("Debug log", post_ev),
  1455. };
  1456. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1457. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1458. };
  1459. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1460. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1461. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1462. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1463. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1464. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1465. };
  1466. static const struct snd_soc_dapm_route intercon[] = {
  1467. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1468. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1469. { "DSP1CLK", NULL, "CLK_SYS" },
  1470. { "DSP2CLK", NULL, "CLK_SYS" },
  1471. { "DSPINTCLK", NULL, "CLK_SYS" },
  1472. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1473. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1474. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1475. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1476. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1477. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1478. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1479. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1480. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1481. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1482. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1483. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1484. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1485. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1486. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1487. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1488. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1489. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1490. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1491. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1492. { "AIF2ADCL", NULL, "AIF2CLK" },
  1493. { "AIF2ADCL", NULL, "DSP2CLK" },
  1494. { "AIF2ADCR", NULL, "AIF2CLK" },
  1495. { "AIF2ADCR", NULL, "DSP2CLK" },
  1496. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1497. { "AIF2DACL", NULL, "AIF2CLK" },
  1498. { "AIF2DACL", NULL, "DSP2CLK" },
  1499. { "AIF2DACR", NULL, "AIF2CLK" },
  1500. { "AIF2DACR", NULL, "DSP2CLK" },
  1501. { "AIF2DACR", NULL, "DSPINTCLK" },
  1502. { "DMIC1L", NULL, "DMIC1DAT" },
  1503. { "DMIC1L", NULL, "CLK_SYS" },
  1504. { "DMIC1R", NULL, "DMIC1DAT" },
  1505. { "DMIC1R", NULL, "CLK_SYS" },
  1506. { "DMIC2L", NULL, "DMIC2DAT" },
  1507. { "DMIC2L", NULL, "CLK_SYS" },
  1508. { "DMIC2R", NULL, "DMIC2DAT" },
  1509. { "DMIC2R", NULL, "CLK_SYS" },
  1510. { "ADCL", NULL, "AIF1CLK" },
  1511. { "ADCL", NULL, "DSP1CLK" },
  1512. { "ADCL", NULL, "DSPINTCLK" },
  1513. { "ADCR", NULL, "AIF1CLK" },
  1514. { "ADCR", NULL, "DSP1CLK" },
  1515. { "ADCR", NULL, "DSPINTCLK" },
  1516. { "ADCL Mux", "ADC", "ADCL" },
  1517. { "ADCL Mux", "DMIC", "DMIC1L" },
  1518. { "ADCR Mux", "ADC", "ADCR" },
  1519. { "ADCR Mux", "DMIC", "DMIC1R" },
  1520. { "DAC1L", NULL, "AIF1CLK" },
  1521. { "DAC1L", NULL, "DSP1CLK" },
  1522. { "DAC1L", NULL, "DSPINTCLK" },
  1523. { "DAC1R", NULL, "AIF1CLK" },
  1524. { "DAC1R", NULL, "DSP1CLK" },
  1525. { "DAC1R", NULL, "DSPINTCLK" },
  1526. { "DAC2L", NULL, "AIF2CLK" },
  1527. { "DAC2L", NULL, "DSP2CLK" },
  1528. { "DAC2L", NULL, "DSPINTCLK" },
  1529. { "DAC2R", NULL, "AIF2DACR" },
  1530. { "DAC2R", NULL, "AIF2CLK" },
  1531. { "DAC2R", NULL, "DSP2CLK" },
  1532. { "DAC2R", NULL, "DSPINTCLK" },
  1533. { "TOCLK", NULL, "CLK_SYS" },
  1534. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1535. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1536. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1537. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1538. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1539. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1540. /* AIF1 outputs */
  1541. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1542. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1543. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1544. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1545. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1546. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1547. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1548. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1549. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1550. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1551. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1552. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1553. /* Pin level routing for AIF3 */
  1554. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1555. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1556. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1557. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1558. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1 Loopback" },
  1559. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1560. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2 Loopback" },
  1561. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1562. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1563. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1564. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1565. /* DAC1 inputs */
  1566. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1567. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1568. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1569. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1570. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1571. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1572. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1573. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1574. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1575. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1576. /* DAC2/AIF2 outputs */
  1577. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1578. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1579. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1580. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1581. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1582. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1583. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1584. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1585. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1586. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1587. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1588. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1589. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1590. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1591. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1592. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1593. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1594. /* AIF3 output */
  1595. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1596. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1597. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1598. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1599. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1600. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1601. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1602. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1603. /* Loopback */
  1604. { "AIF1 Loopback", "ADCDAT", "AIF1ADCDAT" },
  1605. { "AIF1 Loopback", "None", "AIF1DACDAT" },
  1606. { "AIF2 Loopback", "ADCDAT", "AIF2ADCDAT" },
  1607. { "AIF2 Loopback", "None", "AIF2DACDAT" },
  1608. /* Sidetone */
  1609. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1610. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1611. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1612. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1613. /* Output stages */
  1614. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1615. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1616. { "SPKL", "DAC1 Switch", "DAC1L" },
  1617. { "SPKL", "DAC2 Switch", "DAC2L" },
  1618. { "SPKR", "DAC1 Switch", "DAC1R" },
  1619. { "SPKR", "DAC2 Switch", "DAC2R" },
  1620. { "Left Headphone Mux", "DAC", "DAC1L" },
  1621. { "Right Headphone Mux", "DAC", "DAC1R" },
  1622. };
  1623. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1624. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1625. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1626. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1627. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1628. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1629. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1630. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1631. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1632. };
  1633. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1634. { "DAC1L", NULL, "DAC1L Mixer" },
  1635. { "DAC1R", NULL, "DAC1R Mixer" },
  1636. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1637. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1638. };
  1639. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1640. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1641. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1642. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1643. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1644. { "MICBIAS1", NULL, "CLK_SYS" },
  1645. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1646. { "MICBIAS2", NULL, "CLK_SYS" },
  1647. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1648. };
  1649. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1650. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1651. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1652. { "MICBIAS1", NULL, "VMID" },
  1653. { "MICBIAS2", NULL, "VMID" },
  1654. };
  1655. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1656. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1657. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1658. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1659. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1660. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1661. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1662. { "AIF3DACDAT", NULL, "AIF3" },
  1663. { "AIF3ADCDAT", NULL, "AIF3" },
  1664. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1665. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1666. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1667. };
  1668. /* The size in bits of the FLL divide multiplied by 10
  1669. * to allow rounding later */
  1670. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1671. struct fll_div {
  1672. u16 outdiv;
  1673. u16 n;
  1674. u16 k;
  1675. u16 lambda;
  1676. u16 clk_ref_div;
  1677. u16 fll_fratio;
  1678. };
  1679. static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
  1680. int freq_in, int freq_out)
  1681. {
  1682. u64 Kpart;
  1683. unsigned int K, Ndiv, Nmod, gcd_fll;
  1684. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1685. /* Scale the input frequency down to <= 13.5MHz */
  1686. fll->clk_ref_div = 0;
  1687. while (freq_in > 13500000) {
  1688. fll->clk_ref_div++;
  1689. freq_in /= 2;
  1690. if (fll->clk_ref_div > 3)
  1691. return -EINVAL;
  1692. }
  1693. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1694. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1695. fll->outdiv = 3;
  1696. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1697. fll->outdiv++;
  1698. if (fll->outdiv > 63)
  1699. return -EINVAL;
  1700. }
  1701. freq_out *= fll->outdiv + 1;
  1702. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1703. if (freq_in > 1000000) {
  1704. fll->fll_fratio = 0;
  1705. } else if (freq_in > 256000) {
  1706. fll->fll_fratio = 1;
  1707. freq_in *= 2;
  1708. } else if (freq_in > 128000) {
  1709. fll->fll_fratio = 2;
  1710. freq_in *= 4;
  1711. } else if (freq_in > 64000) {
  1712. fll->fll_fratio = 3;
  1713. freq_in *= 8;
  1714. } else {
  1715. fll->fll_fratio = 4;
  1716. freq_in *= 16;
  1717. }
  1718. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1719. /* Now, calculate N.K */
  1720. Ndiv = freq_out / freq_in;
  1721. fll->n = Ndiv;
  1722. Nmod = freq_out % freq_in;
  1723. pr_debug("Nmod=%d\n", Nmod);
  1724. switch (control->type) {
  1725. case WM8994:
  1726. /* Calculate fractional part - scale up so we can round. */
  1727. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1728. do_div(Kpart, freq_in);
  1729. K = Kpart & 0xFFFFFFFF;
  1730. if ((K % 10) >= 5)
  1731. K += 5;
  1732. /* Move down to proper range now rounding is done */
  1733. fll->k = K / 10;
  1734. fll->lambda = 0;
  1735. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1736. break;
  1737. default:
  1738. gcd_fll = gcd(freq_out, freq_in);
  1739. fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
  1740. fll->lambda = freq_in / gcd_fll;
  1741. }
  1742. return 0;
  1743. }
  1744. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1745. unsigned int freq_in, unsigned int freq_out)
  1746. {
  1747. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1748. struct wm8994 *control = wm8994->wm8994;
  1749. int reg_offset, ret;
  1750. struct fll_div fll;
  1751. u16 reg, clk1, aif_reg, aif_src;
  1752. unsigned long timeout;
  1753. bool was_enabled;
  1754. switch (id) {
  1755. case WM8994_FLL1:
  1756. reg_offset = 0;
  1757. id = 0;
  1758. aif_src = 0x10;
  1759. break;
  1760. case WM8994_FLL2:
  1761. reg_offset = 0x20;
  1762. id = 1;
  1763. aif_src = 0x18;
  1764. break;
  1765. default:
  1766. return -EINVAL;
  1767. }
  1768. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1769. was_enabled = reg & WM8994_FLL1_ENA;
  1770. switch (src) {
  1771. case 0:
  1772. /* Allow no source specification when stopping */
  1773. if (freq_out)
  1774. return -EINVAL;
  1775. src = wm8994->fll[id].src;
  1776. break;
  1777. case WM8994_FLL_SRC_MCLK1:
  1778. case WM8994_FLL_SRC_MCLK2:
  1779. case WM8994_FLL_SRC_LRCLK:
  1780. case WM8994_FLL_SRC_BCLK:
  1781. break;
  1782. case WM8994_FLL_SRC_INTERNAL:
  1783. freq_in = 12000000;
  1784. freq_out = 12000000;
  1785. break;
  1786. default:
  1787. return -EINVAL;
  1788. }
  1789. /* Are we changing anything? */
  1790. if (wm8994->fll[id].src == src &&
  1791. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1792. return 0;
  1793. /* If we're stopping the FLL redo the old config - no
  1794. * registers will actually be written but we avoid GCC flow
  1795. * analysis bugs spewing warnings.
  1796. */
  1797. if (freq_out)
  1798. ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
  1799. else
  1800. ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
  1801. wm8994->fll[id].out);
  1802. if (ret < 0)
  1803. return ret;
  1804. /* Make sure that we're not providing SYSCLK right now */
  1805. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1806. if (clk1 & WM8994_SYSCLK_SRC)
  1807. aif_reg = WM8994_AIF2_CLOCKING_1;
  1808. else
  1809. aif_reg = WM8994_AIF1_CLOCKING_1;
  1810. reg = snd_soc_read(codec, aif_reg);
  1811. if ((reg & WM8994_AIF1CLK_ENA) &&
  1812. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1813. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1814. id + 1);
  1815. return -EBUSY;
  1816. }
  1817. /* We always need to disable the FLL while reconfiguring */
  1818. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1819. WM8994_FLL1_ENA, 0);
  1820. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1821. freq_in == freq_out && freq_out) {
  1822. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1823. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1824. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1825. goto out;
  1826. }
  1827. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1828. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1829. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1830. WM8994_FLL1_OUTDIV_MASK |
  1831. WM8994_FLL1_FRATIO_MASK, reg);
  1832. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1833. WM8994_FLL1_K_MASK, fll.k);
  1834. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1835. WM8994_FLL1_N_MASK,
  1836. fll.n << WM8994_FLL1_N_SHIFT);
  1837. if (fll.lambda) {
  1838. snd_soc_update_bits(codec, WM8958_FLL1_EFS_1 + reg_offset,
  1839. WM8958_FLL1_LAMBDA_MASK,
  1840. fll.lambda);
  1841. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1842. WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
  1843. } else {
  1844. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1845. WM8958_FLL1_EFS_ENA, 0);
  1846. }
  1847. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1848. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1849. WM8994_FLL1_REFCLK_DIV_MASK |
  1850. WM8994_FLL1_REFCLK_SRC_MASK,
  1851. ((src == WM8994_FLL_SRC_INTERNAL)
  1852. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1853. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1854. (src - 1));
  1855. /* Clear any pending completion from a previous failure */
  1856. try_wait_for_completion(&wm8994->fll_locked[id]);
  1857. /* Enable (with fractional mode if required) */
  1858. if (freq_out) {
  1859. /* Enable VMID if we need it */
  1860. if (!was_enabled) {
  1861. active_reference(codec);
  1862. switch (control->type) {
  1863. case WM8994:
  1864. vmid_reference(codec);
  1865. break;
  1866. case WM8958:
  1867. if (control->revision < 1)
  1868. vmid_reference(codec);
  1869. break;
  1870. default:
  1871. break;
  1872. }
  1873. }
  1874. reg = WM8994_FLL1_ENA;
  1875. if (fll.k)
  1876. reg |= WM8994_FLL1_FRAC;
  1877. if (src == WM8994_FLL_SRC_INTERNAL)
  1878. reg |= WM8994_FLL1_OSC_ENA;
  1879. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1880. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1881. WM8994_FLL1_FRAC, reg);
  1882. if (wm8994->fll_locked_irq) {
  1883. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1884. msecs_to_jiffies(10));
  1885. if (timeout == 0)
  1886. dev_warn(codec->dev,
  1887. "Timed out waiting for FLL lock\n");
  1888. } else {
  1889. msleep(5);
  1890. }
  1891. } else {
  1892. if (was_enabled) {
  1893. switch (control->type) {
  1894. case WM8994:
  1895. vmid_dereference(codec);
  1896. break;
  1897. case WM8958:
  1898. if (control->revision < 1)
  1899. vmid_dereference(codec);
  1900. break;
  1901. default:
  1902. break;
  1903. }
  1904. active_dereference(codec);
  1905. }
  1906. }
  1907. out:
  1908. wm8994->fll[id].in = freq_in;
  1909. wm8994->fll[id].out = freq_out;
  1910. wm8994->fll[id].src = src;
  1911. configure_clock(codec);
  1912. /*
  1913. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1914. * for detection.
  1915. */
  1916. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1917. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1918. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1919. & WM8994_AIF1CLK_RATE_MASK;
  1920. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1921. & WM8994_AIF1CLK_RATE_MASK;
  1922. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1923. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1924. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1925. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1926. } else if (wm8994->aifdiv[0]) {
  1927. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1928. WM8994_AIF1CLK_RATE_MASK,
  1929. wm8994->aifdiv[0]);
  1930. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1931. WM8994_AIF2CLK_RATE_MASK,
  1932. wm8994->aifdiv[1]);
  1933. wm8994->aifdiv[0] = 0;
  1934. wm8994->aifdiv[1] = 0;
  1935. }
  1936. return 0;
  1937. }
  1938. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1939. {
  1940. struct completion *completion = data;
  1941. complete(completion);
  1942. return IRQ_HANDLED;
  1943. }
  1944. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1945. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1946. unsigned int freq_in, unsigned int freq_out)
  1947. {
  1948. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1949. }
  1950. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1951. int clk_id, unsigned int freq, int dir)
  1952. {
  1953. struct snd_soc_codec *codec = dai->codec;
  1954. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1955. int i;
  1956. switch (dai->id) {
  1957. case 1:
  1958. case 2:
  1959. break;
  1960. default:
  1961. /* AIF3 shares clocking with AIF1/2 */
  1962. return -EINVAL;
  1963. }
  1964. switch (clk_id) {
  1965. case WM8994_SYSCLK_MCLK1:
  1966. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1967. wm8994->mclk[0] = freq;
  1968. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1969. dai->id, freq);
  1970. break;
  1971. case WM8994_SYSCLK_MCLK2:
  1972. /* TODO: Set GPIO AF */
  1973. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1974. wm8994->mclk[1] = freq;
  1975. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1976. dai->id, freq);
  1977. break;
  1978. case WM8994_SYSCLK_FLL1:
  1979. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1980. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1981. break;
  1982. case WM8994_SYSCLK_FLL2:
  1983. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1984. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1985. break;
  1986. case WM8994_SYSCLK_OPCLK:
  1987. /* Special case - a division (times 10) is given and
  1988. * no effect on main clocking.
  1989. */
  1990. if (freq) {
  1991. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1992. if (opclk_divs[i] == freq)
  1993. break;
  1994. if (i == ARRAY_SIZE(opclk_divs))
  1995. return -EINVAL;
  1996. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1997. WM8994_OPCLK_DIV_MASK, i);
  1998. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1999. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  2000. } else {
  2001. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  2002. WM8994_OPCLK_ENA, 0);
  2003. }
  2004. default:
  2005. return -EINVAL;
  2006. }
  2007. configure_clock(codec);
  2008. /*
  2009. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  2010. * for detection.
  2011. */
  2012. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  2013. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  2014. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  2015. & WM8994_AIF1CLK_RATE_MASK;
  2016. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  2017. & WM8994_AIF1CLK_RATE_MASK;
  2018. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2019. WM8994_AIF1CLK_RATE_MASK, 0x1);
  2020. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2021. WM8994_AIF2CLK_RATE_MASK, 0x1);
  2022. } else if (wm8994->aifdiv[0]) {
  2023. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2024. WM8994_AIF1CLK_RATE_MASK,
  2025. wm8994->aifdiv[0]);
  2026. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2027. WM8994_AIF2CLK_RATE_MASK,
  2028. wm8994->aifdiv[1]);
  2029. wm8994->aifdiv[0] = 0;
  2030. wm8994->aifdiv[1] = 0;
  2031. }
  2032. return 0;
  2033. }
  2034. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  2035. enum snd_soc_bias_level level)
  2036. {
  2037. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2038. struct wm8994 *control = wm8994->wm8994;
  2039. wm_hubs_set_bias_level(codec, level);
  2040. switch (level) {
  2041. case SND_SOC_BIAS_ON:
  2042. break;
  2043. case SND_SOC_BIAS_PREPARE:
  2044. /* MICBIAS into regulating mode */
  2045. switch (control->type) {
  2046. case WM8958:
  2047. case WM1811:
  2048. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2049. WM8958_MICB1_MODE, 0);
  2050. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2051. WM8958_MICB2_MODE, 0);
  2052. break;
  2053. default:
  2054. break;
  2055. }
  2056. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2057. active_reference(codec);
  2058. break;
  2059. case SND_SOC_BIAS_STANDBY:
  2060. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  2061. switch (control->type) {
  2062. case WM8958:
  2063. if (control->revision == 0) {
  2064. /* Optimise performance for rev A */
  2065. snd_soc_update_bits(codec,
  2066. WM8958_CHARGE_PUMP_2,
  2067. WM8958_CP_DISCH,
  2068. WM8958_CP_DISCH);
  2069. }
  2070. break;
  2071. default:
  2072. break;
  2073. }
  2074. /* Discharge LINEOUT1 & 2 */
  2075. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2076. WM8994_LINEOUT1_DISCH |
  2077. WM8994_LINEOUT2_DISCH,
  2078. WM8994_LINEOUT1_DISCH |
  2079. WM8994_LINEOUT2_DISCH);
  2080. }
  2081. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2082. active_dereference(codec);
  2083. /* MICBIAS into bypass mode on newer devices */
  2084. switch (control->type) {
  2085. case WM8958:
  2086. case WM1811:
  2087. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2088. WM8958_MICB1_MODE,
  2089. WM8958_MICB1_MODE);
  2090. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2091. WM8958_MICB2_MODE,
  2092. WM8958_MICB2_MODE);
  2093. break;
  2094. default:
  2095. break;
  2096. }
  2097. break;
  2098. case SND_SOC_BIAS_OFF:
  2099. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2100. wm8994->cur_fw = NULL;
  2101. break;
  2102. }
  2103. codec->dapm.bias_level = level;
  2104. return 0;
  2105. }
  2106. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2107. {
  2108. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2109. switch (mode) {
  2110. case WM8994_VMID_NORMAL:
  2111. if (wm8994->hubs.lineout1_se) {
  2112. snd_soc_dapm_disable_pin(&codec->dapm,
  2113. "LINEOUT1N Driver");
  2114. snd_soc_dapm_disable_pin(&codec->dapm,
  2115. "LINEOUT1P Driver");
  2116. }
  2117. if (wm8994->hubs.lineout2_se) {
  2118. snd_soc_dapm_disable_pin(&codec->dapm,
  2119. "LINEOUT2N Driver");
  2120. snd_soc_dapm_disable_pin(&codec->dapm,
  2121. "LINEOUT2P Driver");
  2122. }
  2123. /* Do the sync with the old mode to allow it to clean up */
  2124. snd_soc_dapm_sync(&codec->dapm);
  2125. wm8994->vmid_mode = mode;
  2126. break;
  2127. case WM8994_VMID_FORCE:
  2128. if (wm8994->hubs.lineout1_se) {
  2129. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2130. "LINEOUT1N Driver");
  2131. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2132. "LINEOUT1P Driver");
  2133. }
  2134. if (wm8994->hubs.lineout2_se) {
  2135. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2136. "LINEOUT2N Driver");
  2137. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2138. "LINEOUT2P Driver");
  2139. }
  2140. wm8994->vmid_mode = mode;
  2141. snd_soc_dapm_sync(&codec->dapm);
  2142. break;
  2143. default:
  2144. return -EINVAL;
  2145. }
  2146. return 0;
  2147. }
  2148. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2149. {
  2150. struct snd_soc_codec *codec = dai->codec;
  2151. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2152. struct wm8994 *control = wm8994->wm8994;
  2153. int ms_reg;
  2154. int aif1_reg;
  2155. int dac_reg;
  2156. int adc_reg;
  2157. int ms = 0;
  2158. int aif1 = 0;
  2159. int lrclk = 0;
  2160. switch (dai->id) {
  2161. case 1:
  2162. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2163. aif1_reg = WM8994_AIF1_CONTROL_1;
  2164. dac_reg = WM8994_AIF1DAC_LRCLK;
  2165. adc_reg = WM8994_AIF1ADC_LRCLK;
  2166. break;
  2167. case 2:
  2168. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2169. aif1_reg = WM8994_AIF2_CONTROL_1;
  2170. dac_reg = WM8994_AIF1DAC_LRCLK;
  2171. adc_reg = WM8994_AIF1ADC_LRCLK;
  2172. break;
  2173. default:
  2174. return -EINVAL;
  2175. }
  2176. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2177. case SND_SOC_DAIFMT_CBS_CFS:
  2178. break;
  2179. case SND_SOC_DAIFMT_CBM_CFM:
  2180. ms = WM8994_AIF1_MSTR;
  2181. break;
  2182. default:
  2183. return -EINVAL;
  2184. }
  2185. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2186. case SND_SOC_DAIFMT_DSP_B:
  2187. aif1 |= WM8994_AIF1_LRCLK_INV;
  2188. lrclk |= WM8958_AIF1_LRCLK_INV;
  2189. case SND_SOC_DAIFMT_DSP_A:
  2190. aif1 |= 0x18;
  2191. break;
  2192. case SND_SOC_DAIFMT_I2S:
  2193. aif1 |= 0x10;
  2194. break;
  2195. case SND_SOC_DAIFMT_RIGHT_J:
  2196. break;
  2197. case SND_SOC_DAIFMT_LEFT_J:
  2198. aif1 |= 0x8;
  2199. break;
  2200. default:
  2201. return -EINVAL;
  2202. }
  2203. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2204. case SND_SOC_DAIFMT_DSP_A:
  2205. case SND_SOC_DAIFMT_DSP_B:
  2206. /* frame inversion not valid for DSP modes */
  2207. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2208. case SND_SOC_DAIFMT_NB_NF:
  2209. break;
  2210. case SND_SOC_DAIFMT_IB_NF:
  2211. aif1 |= WM8994_AIF1_BCLK_INV;
  2212. break;
  2213. default:
  2214. return -EINVAL;
  2215. }
  2216. break;
  2217. case SND_SOC_DAIFMT_I2S:
  2218. case SND_SOC_DAIFMT_RIGHT_J:
  2219. case SND_SOC_DAIFMT_LEFT_J:
  2220. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2221. case SND_SOC_DAIFMT_NB_NF:
  2222. break;
  2223. case SND_SOC_DAIFMT_IB_IF:
  2224. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2225. lrclk |= WM8958_AIF1_LRCLK_INV;
  2226. break;
  2227. case SND_SOC_DAIFMT_IB_NF:
  2228. aif1 |= WM8994_AIF1_BCLK_INV;
  2229. break;
  2230. case SND_SOC_DAIFMT_NB_IF:
  2231. aif1 |= WM8994_AIF1_LRCLK_INV;
  2232. lrclk |= WM8958_AIF1_LRCLK_INV;
  2233. break;
  2234. default:
  2235. return -EINVAL;
  2236. }
  2237. break;
  2238. default:
  2239. return -EINVAL;
  2240. }
  2241. /* The AIF2 format configuration needs to be mirrored to AIF3
  2242. * on WM8958 if it's in use so just do it all the time. */
  2243. switch (control->type) {
  2244. case WM1811:
  2245. case WM8958:
  2246. if (dai->id == 2)
  2247. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2248. WM8994_AIF1_LRCLK_INV |
  2249. WM8958_AIF3_FMT_MASK, aif1);
  2250. break;
  2251. default:
  2252. break;
  2253. }
  2254. snd_soc_update_bits(codec, aif1_reg,
  2255. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2256. WM8994_AIF1_FMT_MASK,
  2257. aif1);
  2258. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2259. ms);
  2260. snd_soc_update_bits(codec, dac_reg,
  2261. WM8958_AIF1_LRCLK_INV, lrclk);
  2262. snd_soc_update_bits(codec, adc_reg,
  2263. WM8958_AIF1_LRCLK_INV, lrclk);
  2264. return 0;
  2265. }
  2266. static struct {
  2267. int val, rate;
  2268. } srs[] = {
  2269. { 0, 8000 },
  2270. { 1, 11025 },
  2271. { 2, 12000 },
  2272. { 3, 16000 },
  2273. { 4, 22050 },
  2274. { 5, 24000 },
  2275. { 6, 32000 },
  2276. { 7, 44100 },
  2277. { 8, 48000 },
  2278. { 9, 88200 },
  2279. { 10, 96000 },
  2280. };
  2281. static int fs_ratios[] = {
  2282. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2283. };
  2284. static int bclk_divs[] = {
  2285. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2286. 640, 880, 960, 1280, 1760, 1920
  2287. };
  2288. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2289. struct snd_pcm_hw_params *params,
  2290. struct snd_soc_dai *dai)
  2291. {
  2292. struct snd_soc_codec *codec = dai->codec;
  2293. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2294. struct wm8994 *control = wm8994->wm8994;
  2295. struct wm8994_pdata *pdata = &control->pdata;
  2296. int aif1_reg;
  2297. int aif2_reg;
  2298. int bclk_reg;
  2299. int lrclk_reg;
  2300. int rate_reg;
  2301. int aif1 = 0;
  2302. int aif2 = 0;
  2303. int bclk = 0;
  2304. int lrclk = 0;
  2305. int rate_val = 0;
  2306. int id = dai->id - 1;
  2307. int i, cur_val, best_val, bclk_rate, best;
  2308. switch (dai->id) {
  2309. case 1:
  2310. aif1_reg = WM8994_AIF1_CONTROL_1;
  2311. aif2_reg = WM8994_AIF1_CONTROL_2;
  2312. bclk_reg = WM8994_AIF1_BCLK;
  2313. rate_reg = WM8994_AIF1_RATE;
  2314. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2315. wm8994->lrclk_shared[0]) {
  2316. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2317. } else {
  2318. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2319. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2320. }
  2321. break;
  2322. case 2:
  2323. aif1_reg = WM8994_AIF2_CONTROL_1;
  2324. aif2_reg = WM8994_AIF2_CONTROL_2;
  2325. bclk_reg = WM8994_AIF2_BCLK;
  2326. rate_reg = WM8994_AIF2_RATE;
  2327. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2328. wm8994->lrclk_shared[1]) {
  2329. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2330. } else {
  2331. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2332. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2333. }
  2334. break;
  2335. default:
  2336. return -EINVAL;
  2337. }
  2338. bclk_rate = params_rate(params);
  2339. switch (params_format(params)) {
  2340. case SNDRV_PCM_FORMAT_S16_LE:
  2341. bclk_rate *= 16;
  2342. break;
  2343. case SNDRV_PCM_FORMAT_S20_3LE:
  2344. bclk_rate *= 20;
  2345. aif1 |= 0x20;
  2346. break;
  2347. case SNDRV_PCM_FORMAT_S24_LE:
  2348. bclk_rate *= 24;
  2349. aif1 |= 0x40;
  2350. break;
  2351. case SNDRV_PCM_FORMAT_S32_LE:
  2352. bclk_rate *= 32;
  2353. aif1 |= 0x60;
  2354. break;
  2355. default:
  2356. return -EINVAL;
  2357. }
  2358. wm8994->channels[id] = params_channels(params);
  2359. if (pdata->max_channels_clocked[id] &&
  2360. wm8994->channels[id] > pdata->max_channels_clocked[id]) {
  2361. dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
  2362. pdata->max_channels_clocked[id], wm8994->channels[id]);
  2363. wm8994->channels[id] = pdata->max_channels_clocked[id];
  2364. }
  2365. switch (wm8994->channels[id]) {
  2366. case 1:
  2367. case 2:
  2368. bclk_rate *= 2;
  2369. break;
  2370. default:
  2371. bclk_rate *= 4;
  2372. break;
  2373. }
  2374. /* Try to find an appropriate sample rate; look for an exact match. */
  2375. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2376. if (srs[i].rate == params_rate(params))
  2377. break;
  2378. if (i == ARRAY_SIZE(srs))
  2379. return -EINVAL;
  2380. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2381. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2382. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2383. dai->id, wm8994->aifclk[id], bclk_rate);
  2384. if (wm8994->channels[id] == 1 &&
  2385. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2386. aif2 |= WM8994_AIF1_MONO;
  2387. if (wm8994->aifclk[id] == 0) {
  2388. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2389. return -EINVAL;
  2390. }
  2391. /* AIFCLK/fs ratio; look for a close match in either direction */
  2392. best = 0;
  2393. best_val = abs((fs_ratios[0] * params_rate(params))
  2394. - wm8994->aifclk[id]);
  2395. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2396. cur_val = abs((fs_ratios[i] * params_rate(params))
  2397. - wm8994->aifclk[id]);
  2398. if (cur_val >= best_val)
  2399. continue;
  2400. best = i;
  2401. best_val = cur_val;
  2402. }
  2403. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2404. dai->id, fs_ratios[best]);
  2405. rate_val |= best;
  2406. /* We may not get quite the right frequency if using
  2407. * approximate clocks so look for the closest match that is
  2408. * higher than the target (we need to ensure that there enough
  2409. * BCLKs to clock out the samples).
  2410. */
  2411. best = 0;
  2412. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2413. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2414. if (cur_val < 0) /* BCLK table is sorted */
  2415. break;
  2416. best = i;
  2417. }
  2418. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2419. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2420. bclk_divs[best], bclk_rate);
  2421. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2422. lrclk = bclk_rate / params_rate(params);
  2423. if (!lrclk) {
  2424. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2425. bclk_rate);
  2426. return -EINVAL;
  2427. }
  2428. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2429. lrclk, bclk_rate / lrclk);
  2430. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2431. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2432. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2433. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2434. lrclk);
  2435. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2436. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2437. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2438. switch (dai->id) {
  2439. case 1:
  2440. wm8994->dac_rates[0] = params_rate(params);
  2441. wm8994_set_retune_mobile(codec, 0);
  2442. wm8994_set_retune_mobile(codec, 1);
  2443. break;
  2444. case 2:
  2445. wm8994->dac_rates[1] = params_rate(params);
  2446. wm8994_set_retune_mobile(codec, 2);
  2447. break;
  2448. }
  2449. }
  2450. return 0;
  2451. }
  2452. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2453. struct snd_pcm_hw_params *params,
  2454. struct snd_soc_dai *dai)
  2455. {
  2456. struct snd_soc_codec *codec = dai->codec;
  2457. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2458. struct wm8994 *control = wm8994->wm8994;
  2459. int aif1_reg;
  2460. int aif1 = 0;
  2461. switch (dai->id) {
  2462. case 3:
  2463. switch (control->type) {
  2464. case WM1811:
  2465. case WM8958:
  2466. aif1_reg = WM8958_AIF3_CONTROL_1;
  2467. break;
  2468. default:
  2469. return 0;
  2470. }
  2471. break;
  2472. default:
  2473. return 0;
  2474. }
  2475. switch (params_format(params)) {
  2476. case SNDRV_PCM_FORMAT_S16_LE:
  2477. break;
  2478. case SNDRV_PCM_FORMAT_S20_3LE:
  2479. aif1 |= 0x20;
  2480. break;
  2481. case SNDRV_PCM_FORMAT_S24_LE:
  2482. aif1 |= 0x40;
  2483. break;
  2484. case SNDRV_PCM_FORMAT_S32_LE:
  2485. aif1 |= 0x60;
  2486. break;
  2487. default:
  2488. return -EINVAL;
  2489. }
  2490. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2491. }
  2492. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2493. {
  2494. struct snd_soc_codec *codec = codec_dai->codec;
  2495. int mute_reg;
  2496. int reg;
  2497. switch (codec_dai->id) {
  2498. case 1:
  2499. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2500. break;
  2501. case 2:
  2502. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2503. break;
  2504. default:
  2505. return -EINVAL;
  2506. }
  2507. if (mute)
  2508. reg = WM8994_AIF1DAC1_MUTE;
  2509. else
  2510. reg = 0;
  2511. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2512. return 0;
  2513. }
  2514. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2515. {
  2516. struct snd_soc_codec *codec = codec_dai->codec;
  2517. int reg, val, mask;
  2518. switch (codec_dai->id) {
  2519. case 1:
  2520. reg = WM8994_AIF1_MASTER_SLAVE;
  2521. mask = WM8994_AIF1_TRI;
  2522. break;
  2523. case 2:
  2524. reg = WM8994_AIF2_MASTER_SLAVE;
  2525. mask = WM8994_AIF2_TRI;
  2526. break;
  2527. default:
  2528. return -EINVAL;
  2529. }
  2530. if (tristate)
  2531. val = mask;
  2532. else
  2533. val = 0;
  2534. return snd_soc_update_bits(codec, reg, mask, val);
  2535. }
  2536. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2537. {
  2538. struct snd_soc_codec *codec = dai->codec;
  2539. /* Disable the pulls on the AIF if we're using it to save power. */
  2540. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2541. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2542. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2543. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2544. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2545. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2546. return 0;
  2547. }
  2548. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2549. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2550. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2551. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2552. .set_sysclk = wm8994_set_dai_sysclk,
  2553. .set_fmt = wm8994_set_dai_fmt,
  2554. .hw_params = wm8994_hw_params,
  2555. .digital_mute = wm8994_aif_mute,
  2556. .set_pll = wm8994_set_fll,
  2557. .set_tristate = wm8994_set_tristate,
  2558. };
  2559. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2560. .set_sysclk = wm8994_set_dai_sysclk,
  2561. .set_fmt = wm8994_set_dai_fmt,
  2562. .hw_params = wm8994_hw_params,
  2563. .digital_mute = wm8994_aif_mute,
  2564. .set_pll = wm8994_set_fll,
  2565. .set_tristate = wm8994_set_tristate,
  2566. };
  2567. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2568. .hw_params = wm8994_aif3_hw_params,
  2569. };
  2570. static struct snd_soc_dai_driver wm8994_dai[] = {
  2571. {
  2572. .name = "wm8994-aif1",
  2573. .id = 1,
  2574. .playback = {
  2575. .stream_name = "AIF1 Playback",
  2576. .channels_min = 1,
  2577. .channels_max = 2,
  2578. .rates = WM8994_RATES,
  2579. .formats = WM8994_FORMATS,
  2580. .sig_bits = 24,
  2581. },
  2582. .capture = {
  2583. .stream_name = "AIF1 Capture",
  2584. .channels_min = 1,
  2585. .channels_max = 2,
  2586. .rates = WM8994_RATES,
  2587. .formats = WM8994_FORMATS,
  2588. .sig_bits = 24,
  2589. },
  2590. .ops = &wm8994_aif1_dai_ops,
  2591. },
  2592. {
  2593. .name = "wm8994-aif2",
  2594. .id = 2,
  2595. .playback = {
  2596. .stream_name = "AIF2 Playback",
  2597. .channels_min = 1,
  2598. .channels_max = 2,
  2599. .rates = WM8994_RATES,
  2600. .formats = WM8994_FORMATS,
  2601. .sig_bits = 24,
  2602. },
  2603. .capture = {
  2604. .stream_name = "AIF2 Capture",
  2605. .channels_min = 1,
  2606. .channels_max = 2,
  2607. .rates = WM8994_RATES,
  2608. .formats = WM8994_FORMATS,
  2609. .sig_bits = 24,
  2610. },
  2611. .probe = wm8994_aif2_probe,
  2612. .ops = &wm8994_aif2_dai_ops,
  2613. },
  2614. {
  2615. .name = "wm8994-aif3",
  2616. .id = 3,
  2617. .playback = {
  2618. .stream_name = "AIF3 Playback",
  2619. .channels_min = 1,
  2620. .channels_max = 2,
  2621. .rates = WM8994_RATES,
  2622. .formats = WM8994_FORMATS,
  2623. .sig_bits = 24,
  2624. },
  2625. .capture = {
  2626. .stream_name = "AIF3 Capture",
  2627. .channels_min = 1,
  2628. .channels_max = 2,
  2629. .rates = WM8994_RATES,
  2630. .formats = WM8994_FORMATS,
  2631. .sig_bits = 24,
  2632. },
  2633. .ops = &wm8994_aif3_dai_ops,
  2634. }
  2635. };
  2636. #ifdef CONFIG_PM
  2637. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2638. {
  2639. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2640. int i, ret;
  2641. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2642. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2643. sizeof(struct wm8994_fll_config));
  2644. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2645. if (ret < 0)
  2646. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2647. i + 1, ret);
  2648. }
  2649. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2650. return 0;
  2651. }
  2652. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2653. {
  2654. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2655. int i, ret;
  2656. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2657. if (!wm8994->fll_suspend[i].out)
  2658. continue;
  2659. ret = _wm8994_set_fll(codec, i + 1,
  2660. wm8994->fll_suspend[i].src,
  2661. wm8994->fll_suspend[i].in,
  2662. wm8994->fll_suspend[i].out);
  2663. if (ret < 0)
  2664. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2665. i + 1, ret);
  2666. }
  2667. return 0;
  2668. }
  2669. #else
  2670. #define wm8994_codec_suspend NULL
  2671. #define wm8994_codec_resume NULL
  2672. #endif
  2673. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2674. {
  2675. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2676. struct wm8994 *control = wm8994->wm8994;
  2677. struct wm8994_pdata *pdata = &control->pdata;
  2678. struct snd_kcontrol_new controls[] = {
  2679. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2680. wm8994->retune_mobile_enum,
  2681. wm8994_get_retune_mobile_enum,
  2682. wm8994_put_retune_mobile_enum),
  2683. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2684. wm8994->retune_mobile_enum,
  2685. wm8994_get_retune_mobile_enum,
  2686. wm8994_put_retune_mobile_enum),
  2687. SOC_ENUM_EXT("AIF2 EQ Mode",
  2688. wm8994->retune_mobile_enum,
  2689. wm8994_get_retune_mobile_enum,
  2690. wm8994_put_retune_mobile_enum),
  2691. };
  2692. int ret, i, j;
  2693. const char **t;
  2694. /* We need an array of texts for the enum API but the number
  2695. * of texts is likely to be less than the number of
  2696. * configurations due to the sample rate dependency of the
  2697. * configurations. */
  2698. wm8994->num_retune_mobile_texts = 0;
  2699. wm8994->retune_mobile_texts = NULL;
  2700. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2701. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2702. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2703. wm8994->retune_mobile_texts[j]) == 0)
  2704. break;
  2705. }
  2706. if (j != wm8994->num_retune_mobile_texts)
  2707. continue;
  2708. /* Expand the array... */
  2709. t = krealloc(wm8994->retune_mobile_texts,
  2710. sizeof(char *) *
  2711. (wm8994->num_retune_mobile_texts + 1),
  2712. GFP_KERNEL);
  2713. if (t == NULL)
  2714. continue;
  2715. /* ...store the new entry... */
  2716. t[wm8994->num_retune_mobile_texts] =
  2717. pdata->retune_mobile_cfgs[i].name;
  2718. /* ...and remember the new version. */
  2719. wm8994->num_retune_mobile_texts++;
  2720. wm8994->retune_mobile_texts = t;
  2721. }
  2722. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2723. wm8994->num_retune_mobile_texts);
  2724. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2725. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2726. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2727. ARRAY_SIZE(controls));
  2728. if (ret != 0)
  2729. dev_err(wm8994->hubs.codec->dev,
  2730. "Failed to add ReTune Mobile controls: %d\n", ret);
  2731. }
  2732. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2733. {
  2734. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2735. struct wm8994 *control = wm8994->wm8994;
  2736. struct wm8994_pdata *pdata = &control->pdata;
  2737. int ret, i;
  2738. if (!pdata)
  2739. return;
  2740. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2741. pdata->lineout2_diff,
  2742. pdata->lineout1fb,
  2743. pdata->lineout2fb,
  2744. pdata->jd_scthr,
  2745. pdata->jd_thr,
  2746. pdata->micb1_delay,
  2747. pdata->micb2_delay,
  2748. pdata->micbias1_lvl,
  2749. pdata->micbias2_lvl);
  2750. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2751. if (pdata->num_drc_cfgs) {
  2752. struct snd_kcontrol_new controls[] = {
  2753. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2754. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2755. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2756. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2757. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2758. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2759. };
  2760. /* We need an array of texts for the enum API */
  2761. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2762. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2763. if (!wm8994->drc_texts) {
  2764. dev_err(wm8994->hubs.codec->dev,
  2765. "Failed to allocate %d DRC config texts\n",
  2766. pdata->num_drc_cfgs);
  2767. return;
  2768. }
  2769. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2770. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2771. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2772. wm8994->drc_enum.texts = wm8994->drc_texts;
  2773. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2774. ARRAY_SIZE(controls));
  2775. for (i = 0; i < WM8994_NUM_DRC; i++)
  2776. wm8994_set_drc(codec, i);
  2777. } else {
  2778. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2779. wm8994_drc_controls,
  2780. ARRAY_SIZE(wm8994_drc_controls));
  2781. }
  2782. if (ret != 0)
  2783. dev_err(wm8994->hubs.codec->dev,
  2784. "Failed to add DRC mode controls: %d\n", ret);
  2785. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2786. pdata->num_retune_mobile_cfgs);
  2787. if (pdata->num_retune_mobile_cfgs)
  2788. wm8994_handle_retune_mobile_pdata(wm8994);
  2789. else
  2790. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2791. ARRAY_SIZE(wm8994_eq_controls));
  2792. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2793. if (pdata->micbias[i]) {
  2794. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2795. pdata->micbias[i] & 0xffff);
  2796. }
  2797. }
  2798. }
  2799. /**
  2800. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2801. *
  2802. * @codec: WM8994 codec
  2803. * @jack: jack to report detection events on
  2804. * @micbias: microphone bias to detect on
  2805. *
  2806. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2807. * being used to bring out signals to the processor then only platform
  2808. * data configuration is needed for WM8994 and processor GPIOs should
  2809. * be configured using snd_soc_jack_add_gpios() instead.
  2810. *
  2811. * Configuration of detection levels is available via the micbias1_lvl
  2812. * and micbias2_lvl platform data members.
  2813. */
  2814. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2815. int micbias)
  2816. {
  2817. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2818. struct wm8994_micdet *micdet;
  2819. struct wm8994 *control = wm8994->wm8994;
  2820. int reg, ret;
  2821. if (control->type != WM8994) {
  2822. dev_warn(codec->dev, "Not a WM8994\n");
  2823. return -EINVAL;
  2824. }
  2825. switch (micbias) {
  2826. case 1:
  2827. micdet = &wm8994->micdet[0];
  2828. if (jack)
  2829. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2830. "MICBIAS1");
  2831. else
  2832. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2833. "MICBIAS1");
  2834. break;
  2835. case 2:
  2836. micdet = &wm8994->micdet[1];
  2837. if (jack)
  2838. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2839. "MICBIAS1");
  2840. else
  2841. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2842. "MICBIAS1");
  2843. break;
  2844. default:
  2845. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2846. return -EINVAL;
  2847. }
  2848. if (ret != 0)
  2849. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2850. micbias, ret);
  2851. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2852. micbias, jack);
  2853. /* Store the configuration */
  2854. micdet->jack = jack;
  2855. micdet->detecting = true;
  2856. /* If either of the jacks is set up then enable detection */
  2857. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2858. reg = WM8994_MICD_ENA;
  2859. else
  2860. reg = 0;
  2861. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2862. /* enable MICDET and MICSHRT deboune */
  2863. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2864. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2865. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2866. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2867. snd_soc_dapm_sync(&codec->dapm);
  2868. return 0;
  2869. }
  2870. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2871. static void wm8994_mic_work(struct work_struct *work)
  2872. {
  2873. struct wm8994_priv *priv = container_of(work,
  2874. struct wm8994_priv,
  2875. mic_work.work);
  2876. struct regmap *regmap = priv->wm8994->regmap;
  2877. struct device *dev = priv->wm8994->dev;
  2878. unsigned int reg;
  2879. int ret;
  2880. int report;
  2881. pm_runtime_get_sync(dev);
  2882. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2883. if (ret < 0) {
  2884. dev_err(dev, "Failed to read microphone status: %d\n",
  2885. ret);
  2886. pm_runtime_put(dev);
  2887. return;
  2888. }
  2889. dev_dbg(dev, "Microphone status: %x\n", reg);
  2890. report = 0;
  2891. if (reg & WM8994_MIC1_DET_STS) {
  2892. if (priv->micdet[0].detecting)
  2893. report = SND_JACK_HEADSET;
  2894. }
  2895. if (reg & WM8994_MIC1_SHRT_STS) {
  2896. if (priv->micdet[0].detecting)
  2897. report = SND_JACK_HEADPHONE;
  2898. else
  2899. report |= SND_JACK_BTN_0;
  2900. }
  2901. if (report)
  2902. priv->micdet[0].detecting = false;
  2903. else
  2904. priv->micdet[0].detecting = true;
  2905. snd_soc_jack_report(priv->micdet[0].jack, report,
  2906. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2907. report = 0;
  2908. if (reg & WM8994_MIC2_DET_STS) {
  2909. if (priv->micdet[1].detecting)
  2910. report = SND_JACK_HEADSET;
  2911. }
  2912. if (reg & WM8994_MIC2_SHRT_STS) {
  2913. if (priv->micdet[1].detecting)
  2914. report = SND_JACK_HEADPHONE;
  2915. else
  2916. report |= SND_JACK_BTN_0;
  2917. }
  2918. if (report)
  2919. priv->micdet[1].detecting = false;
  2920. else
  2921. priv->micdet[1].detecting = true;
  2922. snd_soc_jack_report(priv->micdet[1].jack, report,
  2923. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2924. pm_runtime_put(dev);
  2925. }
  2926. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2927. {
  2928. struct wm8994_priv *priv = data;
  2929. struct snd_soc_codec *codec = priv->hubs.codec;
  2930. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2931. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2932. #endif
  2933. pm_wakeup_event(codec->dev, 300);
  2934. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2935. return IRQ_HANDLED;
  2936. }
  2937. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2938. {
  2939. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2940. if (!wm8994->jackdet)
  2941. return;
  2942. mutex_lock(&wm8994->accdet_lock);
  2943. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2944. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2945. mutex_unlock(&wm8994->accdet_lock);
  2946. if (wm8994->wm8994->pdata.jd_ext_cap)
  2947. snd_soc_dapm_disable_pin(&codec->dapm,
  2948. "MICBIAS2");
  2949. }
  2950. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2951. {
  2952. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2953. int report;
  2954. report = 0;
  2955. if (status & 0x4)
  2956. report |= SND_JACK_BTN_0;
  2957. if (status & 0x8)
  2958. report |= SND_JACK_BTN_1;
  2959. if (status & 0x10)
  2960. report |= SND_JACK_BTN_2;
  2961. if (status & 0x20)
  2962. report |= SND_JACK_BTN_3;
  2963. if (status & 0x40)
  2964. report |= SND_JACK_BTN_4;
  2965. if (status & 0x80)
  2966. report |= SND_JACK_BTN_5;
  2967. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2968. wm8994->btn_mask);
  2969. }
  2970. static void wm8958_open_circuit_work(struct work_struct *work)
  2971. {
  2972. struct wm8994_priv *wm8994 = container_of(work,
  2973. struct wm8994_priv,
  2974. open_circuit_work.work);
  2975. struct device *dev = wm8994->wm8994->dev;
  2976. wm1811_micd_stop(wm8994->hubs.codec);
  2977. mutex_lock(&wm8994->accdet_lock);
  2978. dev_dbg(dev, "Reporting open circuit\n");
  2979. wm8994->jack_mic = false;
  2980. wm8994->mic_detecting = true;
  2981. wm8958_micd_set_rate(wm8994->hubs.codec);
  2982. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2983. wm8994->btn_mask |
  2984. SND_JACK_HEADSET);
  2985. mutex_unlock(&wm8994->accdet_lock);
  2986. }
  2987. static void wm8958_mic_id(void *data, u16 status)
  2988. {
  2989. struct snd_soc_codec *codec = data;
  2990. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2991. /* Either nothing present or just starting detection */
  2992. if (!(status & WM8958_MICD_STS)) {
  2993. /* If nothing present then clear our statuses */
  2994. dev_dbg(codec->dev, "Detected open circuit\n");
  2995. schedule_delayed_work(&wm8994->open_circuit_work,
  2996. msecs_to_jiffies(2500));
  2997. return;
  2998. }
  2999. /* If the measurement is showing a high impedence we've got a
  3000. * microphone.
  3001. */
  3002. if (status & 0x600) {
  3003. dev_dbg(codec->dev, "Detected microphone\n");
  3004. wm8994->mic_detecting = false;
  3005. wm8994->jack_mic = true;
  3006. wm8958_micd_set_rate(codec);
  3007. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  3008. SND_JACK_HEADSET);
  3009. }
  3010. if (status & 0xfc) {
  3011. dev_dbg(codec->dev, "Detected headphone\n");
  3012. wm8994->mic_detecting = false;
  3013. wm8958_micd_set_rate(codec);
  3014. /* If we have jackdet that will detect removal */
  3015. wm1811_micd_stop(codec);
  3016. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  3017. SND_JACK_HEADSET);
  3018. }
  3019. }
  3020. /* Deferred mic detection to allow for extra settling time */
  3021. static void wm1811_mic_work(struct work_struct *work)
  3022. {
  3023. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  3024. mic_work.work);
  3025. struct wm8994 *control = wm8994->wm8994;
  3026. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3027. pm_runtime_get_sync(codec->dev);
  3028. /* If required for an external cap force MICBIAS on */
  3029. if (control->pdata.jd_ext_cap) {
  3030. snd_soc_dapm_force_enable_pin(&codec->dapm,
  3031. "MICBIAS2");
  3032. snd_soc_dapm_sync(&codec->dapm);
  3033. }
  3034. mutex_lock(&wm8994->accdet_lock);
  3035. dev_dbg(codec->dev, "Starting mic detection\n");
  3036. /* Use a user-supplied callback if we have one */
  3037. if (wm8994->micd_cb) {
  3038. wm8994->micd_cb(wm8994->micd_cb_data);
  3039. } else {
  3040. /*
  3041. * Start off measument of microphone impedence to find out
  3042. * what's actually there.
  3043. */
  3044. wm8994->mic_detecting = true;
  3045. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  3046. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3047. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3048. }
  3049. mutex_unlock(&wm8994->accdet_lock);
  3050. pm_runtime_put(codec->dev);
  3051. }
  3052. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  3053. {
  3054. struct wm8994_priv *wm8994 = data;
  3055. struct wm8994 *control = wm8994->wm8994;
  3056. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3057. int reg, delay;
  3058. bool present;
  3059. pm_runtime_get_sync(codec->dev);
  3060. cancel_delayed_work_sync(&wm8994->mic_complete_work);
  3061. mutex_lock(&wm8994->accdet_lock);
  3062. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3063. if (reg < 0) {
  3064. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  3065. mutex_unlock(&wm8994->accdet_lock);
  3066. pm_runtime_put(codec->dev);
  3067. return IRQ_NONE;
  3068. }
  3069. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  3070. present = reg & WM1811_JACKDET_LVL;
  3071. if (present) {
  3072. dev_dbg(codec->dev, "Jack detected\n");
  3073. wm8958_micd_set_rate(codec);
  3074. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3075. WM8958_MICB2_DISCH, 0);
  3076. /* Disable debounce while inserted */
  3077. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3078. WM1811_JACKDET_DB, 0);
  3079. delay = control->pdata.micdet_delay;
  3080. schedule_delayed_work(&wm8994->mic_work,
  3081. msecs_to_jiffies(delay));
  3082. } else {
  3083. dev_dbg(codec->dev, "Jack not detected\n");
  3084. cancel_delayed_work_sync(&wm8994->mic_work);
  3085. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3086. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  3087. /* Enable debounce while removed */
  3088. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3089. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  3090. wm8994->mic_detecting = false;
  3091. wm8994->jack_mic = false;
  3092. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3093. WM8958_MICD_ENA, 0);
  3094. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  3095. }
  3096. mutex_unlock(&wm8994->accdet_lock);
  3097. /* Turn off MICBIAS if it was on for an external cap */
  3098. if (control->pdata.jd_ext_cap && !present)
  3099. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  3100. if (present)
  3101. snd_soc_jack_report(wm8994->micdet[0].jack,
  3102. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  3103. else
  3104. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3105. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3106. wm8994->btn_mask);
  3107. /* Since we only report deltas force an update, ensures we
  3108. * avoid bootstrapping issues with the core. */
  3109. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3110. pm_runtime_put(codec->dev);
  3111. return IRQ_HANDLED;
  3112. }
  3113. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3114. {
  3115. struct wm8994_priv *wm8994 = container_of(work,
  3116. struct wm8994_priv,
  3117. jackdet_bootstrap.work);
  3118. wm1811_jackdet_irq(0, wm8994);
  3119. }
  3120. /**
  3121. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3122. *
  3123. * @codec: WM8958 codec
  3124. * @jack: jack to report detection events on
  3125. *
  3126. * Enable microphone detection functionality for the WM8958. By
  3127. * default simple detection which supports the detection of up to 6
  3128. * buttons plus video and microphone functionality is supported.
  3129. *
  3130. * The WM8958 has an advanced jack detection facility which is able to
  3131. * support complex accessory detection, especially when used in
  3132. * conjunction with external circuitry. In order to provide maximum
  3133. * flexiblity a callback is provided which allows a completely custom
  3134. * detection algorithm.
  3135. */
  3136. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3137. wm1811_micdet_cb det_cb, void *det_cb_data,
  3138. wm1811_mic_id_cb id_cb, void *id_cb_data)
  3139. {
  3140. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3141. struct wm8994 *control = wm8994->wm8994;
  3142. u16 micd_lvl_sel;
  3143. switch (control->type) {
  3144. case WM1811:
  3145. case WM8958:
  3146. break;
  3147. default:
  3148. return -EINVAL;
  3149. }
  3150. if (jack) {
  3151. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3152. snd_soc_dapm_sync(&codec->dapm);
  3153. wm8994->micdet[0].jack = jack;
  3154. if (det_cb) {
  3155. wm8994->micd_cb = det_cb;
  3156. wm8994->micd_cb_data = det_cb_data;
  3157. } else {
  3158. wm8994->mic_detecting = true;
  3159. wm8994->jack_mic = false;
  3160. }
  3161. if (id_cb) {
  3162. wm8994->mic_id_cb = id_cb;
  3163. wm8994->mic_id_cb_data = id_cb_data;
  3164. } else {
  3165. wm8994->mic_id_cb = wm8958_mic_id;
  3166. wm8994->mic_id_cb_data = codec;
  3167. }
  3168. wm8958_micd_set_rate(codec);
  3169. /* Detect microphones and short circuits by default */
  3170. if (control->pdata.micd_lvl_sel)
  3171. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3172. else
  3173. micd_lvl_sel = 0x41;
  3174. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3175. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3176. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3177. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3178. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3179. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3180. /*
  3181. * If we can use jack detection start off with that,
  3182. * otherwise jump straight to microphone detection.
  3183. */
  3184. if (wm8994->jackdet) {
  3185. /* Disable debounce for the initial detect */
  3186. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3187. WM1811_JACKDET_DB, 0);
  3188. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3189. WM8958_MICB2_DISCH,
  3190. WM8958_MICB2_DISCH);
  3191. snd_soc_update_bits(codec, WM8994_LDO_1,
  3192. WM8994_LDO1_DISCH, 0);
  3193. wm1811_jackdet_set_mode(codec,
  3194. WM1811_JACKDET_MODE_JACK);
  3195. } else {
  3196. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3197. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3198. }
  3199. } else {
  3200. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3201. WM8958_MICD_ENA, 0);
  3202. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3203. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3204. snd_soc_dapm_sync(&codec->dapm);
  3205. }
  3206. return 0;
  3207. }
  3208. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3209. static void wm8958_mic_work(struct work_struct *work)
  3210. {
  3211. struct wm8994_priv *wm8994 = container_of(work,
  3212. struct wm8994_priv,
  3213. mic_complete_work.work);
  3214. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3215. pm_runtime_get_sync(codec->dev);
  3216. mutex_lock(&wm8994->accdet_lock);
  3217. wm8994->mic_id_cb(wm8994->mic_id_cb_data, wm8994->mic_status);
  3218. mutex_unlock(&wm8994->accdet_lock);
  3219. pm_runtime_put(codec->dev);
  3220. }
  3221. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3222. {
  3223. struct wm8994_priv *wm8994 = data;
  3224. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3225. int reg, count, ret, id_delay;
  3226. /*
  3227. * Jack detection may have detected a removal simulataneously
  3228. * with an update of the MICDET status; if so it will have
  3229. * stopped detection and we can ignore this interrupt.
  3230. */
  3231. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3232. return IRQ_HANDLED;
  3233. cancel_delayed_work_sync(&wm8994->mic_complete_work);
  3234. cancel_delayed_work_sync(&wm8994->open_circuit_work);
  3235. pm_runtime_get_sync(codec->dev);
  3236. /* We may occasionally read a detection without an impedence
  3237. * range being provided - if that happens loop again.
  3238. */
  3239. count = 10;
  3240. do {
  3241. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3242. if (reg < 0) {
  3243. dev_err(codec->dev,
  3244. "Failed to read mic detect status: %d\n",
  3245. reg);
  3246. pm_runtime_put(codec->dev);
  3247. return IRQ_NONE;
  3248. }
  3249. if (!(reg & WM8958_MICD_VALID)) {
  3250. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3251. goto out;
  3252. }
  3253. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3254. break;
  3255. msleep(1);
  3256. } while (count--);
  3257. if (count == 0)
  3258. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3259. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3260. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3261. #endif
  3262. /* Avoid a transient report when the accessory is being removed */
  3263. if (wm8994->jackdet) {
  3264. ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3265. if (ret < 0) {
  3266. dev_err(codec->dev, "Failed to read jack status: %d\n",
  3267. ret);
  3268. } else if (!(ret & WM1811_JACKDET_LVL)) {
  3269. dev_dbg(codec->dev, "Ignoring removed jack\n");
  3270. goto out;
  3271. }
  3272. } else if (!(reg & WM8958_MICD_STS)) {
  3273. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3274. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3275. wm8994->btn_mask);
  3276. wm8994->mic_detecting = true;
  3277. goto out;
  3278. }
  3279. wm8994->mic_status = reg;
  3280. id_delay = wm8994->wm8994->pdata.mic_id_delay;
  3281. if (wm8994->mic_detecting)
  3282. schedule_delayed_work(&wm8994->mic_complete_work,
  3283. msecs_to_jiffies(id_delay));
  3284. else
  3285. wm8958_button_det(codec, reg);
  3286. out:
  3287. pm_runtime_put(codec->dev);
  3288. return IRQ_HANDLED;
  3289. }
  3290. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3291. {
  3292. struct snd_soc_codec *codec = data;
  3293. dev_err(codec->dev, "FIFO error\n");
  3294. return IRQ_HANDLED;
  3295. }
  3296. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3297. {
  3298. struct snd_soc_codec *codec = data;
  3299. dev_err(codec->dev, "Thermal warning\n");
  3300. return IRQ_HANDLED;
  3301. }
  3302. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3303. {
  3304. struct snd_soc_codec *codec = data;
  3305. dev_crit(codec->dev, "Thermal shutdown\n");
  3306. return IRQ_HANDLED;
  3307. }
  3308. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3309. {
  3310. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3311. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3312. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3313. unsigned int reg;
  3314. int ret, i;
  3315. wm8994->hubs.codec = codec;
  3316. codec->control_data = control->regmap;
  3317. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3318. mutex_init(&wm8994->accdet_lock);
  3319. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3320. wm1811_jackdet_bootstrap);
  3321. INIT_DELAYED_WORK(&wm8994->open_circuit_work,
  3322. wm8958_open_circuit_work);
  3323. switch (control->type) {
  3324. case WM8994:
  3325. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3326. break;
  3327. case WM1811:
  3328. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3329. break;
  3330. default:
  3331. break;
  3332. }
  3333. INIT_DELAYED_WORK(&wm8994->mic_complete_work, wm8958_mic_work);
  3334. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3335. init_completion(&wm8994->fll_locked[i]);
  3336. wm8994->micdet_irq = control->pdata.micdet_irq;
  3337. pm_runtime_enable(codec->dev);
  3338. pm_runtime_idle(codec->dev);
  3339. /* By default use idle_bias_off, will override for WM8994 */
  3340. codec->dapm.idle_bias_off = 1;
  3341. /* Set revision-specific configuration */
  3342. switch (control->type) {
  3343. case WM8994:
  3344. /* Single ended line outputs should have VMID on. */
  3345. if (!control->pdata.lineout1_diff ||
  3346. !control->pdata.lineout2_diff)
  3347. codec->dapm.idle_bias_off = 0;
  3348. switch (control->revision) {
  3349. case 2:
  3350. case 3:
  3351. wm8994->hubs.dcs_codes_l = -5;
  3352. wm8994->hubs.dcs_codes_r = -5;
  3353. wm8994->hubs.hp_startup_mode = 1;
  3354. wm8994->hubs.dcs_readback_mode = 1;
  3355. wm8994->hubs.series_startup = 1;
  3356. break;
  3357. default:
  3358. wm8994->hubs.dcs_readback_mode = 2;
  3359. break;
  3360. }
  3361. break;
  3362. case WM8958:
  3363. wm8994->hubs.dcs_readback_mode = 1;
  3364. wm8994->hubs.hp_startup_mode = 1;
  3365. switch (control->revision) {
  3366. case 0:
  3367. break;
  3368. default:
  3369. wm8994->fll_byp = true;
  3370. break;
  3371. }
  3372. break;
  3373. case WM1811:
  3374. wm8994->hubs.dcs_readback_mode = 2;
  3375. wm8994->hubs.no_series_update = 1;
  3376. wm8994->hubs.hp_startup_mode = 1;
  3377. wm8994->hubs.no_cache_dac_hp_direct = true;
  3378. wm8994->fll_byp = true;
  3379. wm8994->hubs.dcs_codes_l = -9;
  3380. wm8994->hubs.dcs_codes_r = -7;
  3381. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3382. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3383. break;
  3384. default:
  3385. break;
  3386. }
  3387. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3388. wm8994_fifo_error, "FIFO error", codec);
  3389. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3390. wm8994_temp_warn, "Thermal warning", codec);
  3391. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3392. wm8994_temp_shut, "Thermal shutdown", codec);
  3393. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3394. wm_hubs_dcs_done, "DC servo done",
  3395. &wm8994->hubs);
  3396. if (ret == 0)
  3397. wm8994->hubs.dcs_done_irq = true;
  3398. switch (control->type) {
  3399. case WM8994:
  3400. if (wm8994->micdet_irq) {
  3401. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3402. wm8994_mic_irq,
  3403. IRQF_TRIGGER_RISING,
  3404. "Mic1 detect",
  3405. wm8994);
  3406. if (ret != 0)
  3407. dev_warn(codec->dev,
  3408. "Failed to request Mic1 detect IRQ: %d\n",
  3409. ret);
  3410. }
  3411. ret = wm8994_request_irq(wm8994->wm8994,
  3412. WM8994_IRQ_MIC1_SHRT,
  3413. wm8994_mic_irq, "Mic 1 short",
  3414. wm8994);
  3415. if (ret != 0)
  3416. dev_warn(codec->dev,
  3417. "Failed to request Mic1 short IRQ: %d\n",
  3418. ret);
  3419. ret = wm8994_request_irq(wm8994->wm8994,
  3420. WM8994_IRQ_MIC2_DET,
  3421. wm8994_mic_irq, "Mic 2 detect",
  3422. wm8994);
  3423. if (ret != 0)
  3424. dev_warn(codec->dev,
  3425. "Failed to request Mic2 detect IRQ: %d\n",
  3426. ret);
  3427. ret = wm8994_request_irq(wm8994->wm8994,
  3428. WM8994_IRQ_MIC2_SHRT,
  3429. wm8994_mic_irq, "Mic 2 short",
  3430. wm8994);
  3431. if (ret != 0)
  3432. dev_warn(codec->dev,
  3433. "Failed to request Mic2 short IRQ: %d\n",
  3434. ret);
  3435. break;
  3436. case WM8958:
  3437. case WM1811:
  3438. if (wm8994->micdet_irq) {
  3439. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3440. wm8958_mic_irq,
  3441. IRQF_TRIGGER_RISING,
  3442. "Mic detect",
  3443. wm8994);
  3444. if (ret != 0)
  3445. dev_warn(codec->dev,
  3446. "Failed to request Mic detect IRQ: %d\n",
  3447. ret);
  3448. } else {
  3449. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3450. wm8958_mic_irq, "Mic detect",
  3451. wm8994);
  3452. }
  3453. }
  3454. switch (control->type) {
  3455. case WM1811:
  3456. if (control->cust_id > 1 || control->revision > 1) {
  3457. ret = wm8994_request_irq(wm8994->wm8994,
  3458. WM8994_IRQ_GPIO(6),
  3459. wm1811_jackdet_irq, "JACKDET",
  3460. wm8994);
  3461. if (ret == 0)
  3462. wm8994->jackdet = true;
  3463. }
  3464. break;
  3465. default:
  3466. break;
  3467. }
  3468. wm8994->fll_locked_irq = true;
  3469. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3470. ret = wm8994_request_irq(wm8994->wm8994,
  3471. WM8994_IRQ_FLL1_LOCK + i,
  3472. wm8994_fll_locked_irq, "FLL lock",
  3473. &wm8994->fll_locked[i]);
  3474. if (ret != 0)
  3475. wm8994->fll_locked_irq = false;
  3476. }
  3477. /* Make sure we can read from the GPIOs if they're inputs */
  3478. pm_runtime_get_sync(codec->dev);
  3479. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3480. * configured on init - if a system wants to do this dynamically
  3481. * at runtime we can deal with that then.
  3482. */
  3483. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3484. if (ret < 0) {
  3485. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3486. goto err_irq;
  3487. }
  3488. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3489. wm8994->lrclk_shared[0] = 1;
  3490. wm8994_dai[0].symmetric_rates = 1;
  3491. } else {
  3492. wm8994->lrclk_shared[0] = 0;
  3493. }
  3494. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3495. if (ret < 0) {
  3496. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3497. goto err_irq;
  3498. }
  3499. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3500. wm8994->lrclk_shared[1] = 1;
  3501. wm8994_dai[1].symmetric_rates = 1;
  3502. } else {
  3503. wm8994->lrclk_shared[1] = 0;
  3504. }
  3505. pm_runtime_put(codec->dev);
  3506. /* Latch volume update bits */
  3507. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3508. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3509. wm8994_vu_bits[i].mask,
  3510. wm8994_vu_bits[i].mask);
  3511. /* Set the low bit of the 3D stereo depth so TLV matches */
  3512. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3513. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3514. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3515. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3516. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3517. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3518. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3519. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3520. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3521. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3522. * use this; it only affects behaviour on idle TDM clock
  3523. * cycles. */
  3524. switch (control->type) {
  3525. case WM8994:
  3526. case WM8958:
  3527. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3528. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3529. break;
  3530. default:
  3531. break;
  3532. }
  3533. /* Put MICBIAS into bypass mode by default on newer devices */
  3534. switch (control->type) {
  3535. case WM8958:
  3536. case WM1811:
  3537. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3538. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3539. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3540. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3541. break;
  3542. default:
  3543. break;
  3544. }
  3545. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3546. wm_hubs_update_class_w(codec);
  3547. wm8994_handle_pdata(wm8994);
  3548. wm_hubs_add_analogue_controls(codec);
  3549. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3550. ARRAY_SIZE(wm8994_snd_controls));
  3551. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3552. ARRAY_SIZE(wm8994_dapm_widgets));
  3553. switch (control->type) {
  3554. case WM8994:
  3555. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3556. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3557. if (control->revision < 4) {
  3558. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3559. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3560. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3561. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3562. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3563. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3564. } else {
  3565. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3566. ARRAY_SIZE(wm8994_lateclk_widgets));
  3567. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3568. ARRAY_SIZE(wm8994_adc_widgets));
  3569. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3570. ARRAY_SIZE(wm8994_dac_widgets));
  3571. }
  3572. break;
  3573. case WM8958:
  3574. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3575. ARRAY_SIZE(wm8958_snd_controls));
  3576. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3577. ARRAY_SIZE(wm8958_dapm_widgets));
  3578. if (control->revision < 1) {
  3579. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3580. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3581. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3582. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3583. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3584. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3585. } else {
  3586. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3587. ARRAY_SIZE(wm8994_lateclk_widgets));
  3588. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3589. ARRAY_SIZE(wm8994_adc_widgets));
  3590. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3591. ARRAY_SIZE(wm8994_dac_widgets));
  3592. }
  3593. break;
  3594. case WM1811:
  3595. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3596. ARRAY_SIZE(wm8958_snd_controls));
  3597. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3598. ARRAY_SIZE(wm8958_dapm_widgets));
  3599. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3600. ARRAY_SIZE(wm8994_lateclk_widgets));
  3601. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3602. ARRAY_SIZE(wm8994_adc_widgets));
  3603. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3604. ARRAY_SIZE(wm8994_dac_widgets));
  3605. break;
  3606. }
  3607. wm_hubs_add_analogue_routes(codec, 0, 0);
  3608. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3609. switch (control->type) {
  3610. case WM8994:
  3611. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3612. ARRAY_SIZE(wm8994_intercon));
  3613. if (control->revision < 4) {
  3614. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3615. ARRAY_SIZE(wm8994_revd_intercon));
  3616. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3617. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3618. } else {
  3619. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3620. ARRAY_SIZE(wm8994_lateclk_intercon));
  3621. }
  3622. break;
  3623. case WM8958:
  3624. if (control->revision < 1) {
  3625. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3626. ARRAY_SIZE(wm8994_intercon));
  3627. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3628. ARRAY_SIZE(wm8994_revd_intercon));
  3629. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3630. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3631. } else {
  3632. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3633. ARRAY_SIZE(wm8994_lateclk_intercon));
  3634. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3635. ARRAY_SIZE(wm8958_intercon));
  3636. }
  3637. wm8958_dsp2_init(codec);
  3638. break;
  3639. case WM1811:
  3640. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3641. ARRAY_SIZE(wm8994_lateclk_intercon));
  3642. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3643. ARRAY_SIZE(wm8958_intercon));
  3644. break;
  3645. }
  3646. return 0;
  3647. err_irq:
  3648. if (wm8994->jackdet)
  3649. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3650. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3651. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3652. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3653. if (wm8994->micdet_irq)
  3654. free_irq(wm8994->micdet_irq, wm8994);
  3655. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3656. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3657. &wm8994->fll_locked[i]);
  3658. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3659. &wm8994->hubs);
  3660. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3661. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3662. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3663. return ret;
  3664. }
  3665. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3666. {
  3667. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3668. struct wm8994 *control = wm8994->wm8994;
  3669. int i;
  3670. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3671. pm_runtime_disable(codec->dev);
  3672. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3673. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3674. &wm8994->fll_locked[i]);
  3675. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3676. &wm8994->hubs);
  3677. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3678. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3679. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3680. if (wm8994->jackdet)
  3681. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3682. switch (control->type) {
  3683. case WM8994:
  3684. if (wm8994->micdet_irq)
  3685. free_irq(wm8994->micdet_irq, wm8994);
  3686. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3687. wm8994);
  3688. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3689. wm8994);
  3690. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3691. wm8994);
  3692. break;
  3693. case WM1811:
  3694. case WM8958:
  3695. if (wm8994->micdet_irq)
  3696. free_irq(wm8994->micdet_irq, wm8994);
  3697. break;
  3698. }
  3699. release_firmware(wm8994->mbc);
  3700. release_firmware(wm8994->mbc_vss);
  3701. release_firmware(wm8994->enh_eq);
  3702. kfree(wm8994->retune_mobile_texts);
  3703. return 0;
  3704. }
  3705. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3706. .probe = wm8994_codec_probe,
  3707. .remove = wm8994_codec_remove,
  3708. .suspend = wm8994_codec_suspend,
  3709. .resume = wm8994_codec_resume,
  3710. .set_bias_level = wm8994_set_bias_level,
  3711. };
  3712. static int wm8994_probe(struct platform_device *pdev)
  3713. {
  3714. struct wm8994_priv *wm8994;
  3715. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3716. GFP_KERNEL);
  3717. if (wm8994 == NULL)
  3718. return -ENOMEM;
  3719. platform_set_drvdata(pdev, wm8994);
  3720. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3721. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3722. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3723. }
  3724. static int wm8994_remove(struct platform_device *pdev)
  3725. {
  3726. snd_soc_unregister_codec(&pdev->dev);
  3727. return 0;
  3728. }
  3729. #ifdef CONFIG_PM_SLEEP
  3730. static int wm8994_suspend(struct device *dev)
  3731. {
  3732. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3733. /* Drop down to power saving mode when system is suspended */
  3734. if (wm8994->jackdet && !wm8994->active_refcount)
  3735. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3736. WM1811_JACKDET_MODE_MASK,
  3737. wm8994->jackdet_mode);
  3738. return 0;
  3739. }
  3740. static int wm8994_resume(struct device *dev)
  3741. {
  3742. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3743. if (wm8994->jackdet && wm8994->jackdet_mode)
  3744. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3745. WM1811_JACKDET_MODE_MASK,
  3746. WM1811_JACKDET_MODE_AUDIO);
  3747. return 0;
  3748. }
  3749. #endif
  3750. static const struct dev_pm_ops wm8994_pm_ops = {
  3751. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3752. };
  3753. static struct platform_driver wm8994_codec_driver = {
  3754. .driver = {
  3755. .name = "wm8994-codec",
  3756. .owner = THIS_MODULE,
  3757. .pm = &wm8994_pm_ops,
  3758. },
  3759. .probe = wm8994_probe,
  3760. .remove = wm8994_remove,
  3761. };
  3762. module_platform_driver(wm8994_codec_driver);
  3763. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3764. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3765. MODULE_LICENSE("GPL");
  3766. MODULE_ALIAS("platform:wm8994-codec");