i915_irq.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  259. {
  260. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  261. int ret = IRQ_NONE;
  262. u32 de_iir, gt_iir, de_ier, pch_iir;
  263. struct drm_i915_master_private *master_priv;
  264. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  265. /* disable master interrupt before clearing iir */
  266. de_ier = I915_READ(DEIER);
  267. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  268. (void)I915_READ(DEIER);
  269. de_iir = I915_READ(DEIIR);
  270. gt_iir = I915_READ(GTIIR);
  271. pch_iir = I915_READ(SDEIIR);
  272. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  273. goto done;
  274. ret = IRQ_HANDLED;
  275. if (dev->primary->master) {
  276. master_priv = dev->primary->master->driver_priv;
  277. if (master_priv->sarea_priv)
  278. master_priv->sarea_priv->last_dispatch =
  279. READ_BREADCRUMB(dev_priv);
  280. }
  281. if (gt_iir & GT_PIPE_NOTIFY) {
  282. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  283. render_ring->irq_gem_seqno = seqno;
  284. trace_i915_gem_request_complete(dev, seqno);
  285. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  286. dev_priv->hangcheck_count = 0;
  287. mod_timer(&dev_priv->hangcheck_timer,
  288. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  289. }
  290. if (gt_iir & GT_BSD_USER_INTERRUPT)
  291. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  292. if (de_iir & DE_GSE)
  293. intel_opregion_gse_intr(dev);
  294. if (de_iir & DE_PLANEA_FLIP_DONE) {
  295. intel_prepare_page_flip(dev, 0);
  296. intel_finish_page_flip_plane(dev, 0);
  297. }
  298. if (de_iir & DE_PLANEB_FLIP_DONE) {
  299. intel_prepare_page_flip(dev, 1);
  300. intel_finish_page_flip_plane(dev, 1);
  301. }
  302. if (de_iir & DE_PIPEA_VBLANK)
  303. drm_handle_vblank(dev, 0);
  304. if (de_iir & DE_PIPEB_VBLANK)
  305. drm_handle_vblank(dev, 1);
  306. /* check event from PCH */
  307. if ((de_iir & DE_PCH_EVENT) &&
  308. (pch_iir & SDE_HOTPLUG_MASK)) {
  309. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  310. }
  311. if (de_iir & DE_PCU_EVENT) {
  312. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  313. i915_handle_rps_change(dev);
  314. }
  315. /* should clear PCH hotplug event before clear CPU irq */
  316. I915_WRITE(SDEIIR, pch_iir);
  317. I915_WRITE(GTIIR, gt_iir);
  318. I915_WRITE(DEIIR, de_iir);
  319. done:
  320. I915_WRITE(DEIER, de_ier);
  321. (void)I915_READ(DEIER);
  322. return ret;
  323. }
  324. /**
  325. * i915_error_work_func - do process context error handling work
  326. * @work: work struct
  327. *
  328. * Fire an error uevent so userspace can see that a hang or error
  329. * was detected.
  330. */
  331. static void i915_error_work_func(struct work_struct *work)
  332. {
  333. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  334. error_work);
  335. struct drm_device *dev = dev_priv->dev;
  336. char *error_event[] = { "ERROR=1", NULL };
  337. char *reset_event[] = { "RESET=1", NULL };
  338. char *reset_done_event[] = { "ERROR=0", NULL };
  339. DRM_DEBUG_DRIVER("generating error event\n");
  340. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  341. if (atomic_read(&dev_priv->mm.wedged)) {
  342. switch (INTEL_INFO(dev)->gen) {
  343. case 4:
  344. DRM_DEBUG_DRIVER("resetting chip\n");
  345. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  346. if (!i965_reset(dev, GRDOM_RENDER)) {
  347. atomic_set(&dev_priv->mm.wedged, 0);
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  349. }
  350. break;
  351. default:
  352. DRM_DEBUG_DRIVER("reboot required\n");
  353. break;
  354. }
  355. }
  356. }
  357. #ifdef CONFIG_DEBUG_FS
  358. static struct drm_i915_error_object *
  359. i915_error_object_create(struct drm_device *dev,
  360. struct drm_gem_object *src)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_i915_error_object *dst;
  364. struct drm_i915_gem_object *src_priv;
  365. int page, page_count;
  366. u32 reloc_offset;
  367. if (src == NULL)
  368. return NULL;
  369. src_priv = to_intel_bo(src);
  370. if (src_priv->pages == NULL)
  371. return NULL;
  372. page_count = src->size / PAGE_SIZE;
  373. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  374. if (dst == NULL)
  375. return NULL;
  376. reloc_offset = src_priv->gtt_offset;
  377. for (page = 0; page < page_count; page++) {
  378. unsigned long flags;
  379. void __iomem *s;
  380. void *d;
  381. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  382. if (d == NULL)
  383. goto unwind;
  384. local_irq_save(flags);
  385. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  386. reloc_offset,
  387. KM_IRQ0);
  388. memcpy_fromio(d, s, PAGE_SIZE);
  389. io_mapping_unmap_atomic(s, KM_IRQ0);
  390. local_irq_restore(flags);
  391. dst->pages[page] = d;
  392. reloc_offset += PAGE_SIZE;
  393. }
  394. dst->page_count = page_count;
  395. dst->gtt_offset = src_priv->gtt_offset;
  396. return dst;
  397. unwind:
  398. while (page--)
  399. kfree(dst->pages[page]);
  400. kfree(dst);
  401. return NULL;
  402. }
  403. static void
  404. i915_error_object_free(struct drm_i915_error_object *obj)
  405. {
  406. int page;
  407. if (obj == NULL)
  408. return;
  409. for (page = 0; page < obj->page_count; page++)
  410. kfree(obj->pages[page]);
  411. kfree(obj);
  412. }
  413. static void
  414. i915_error_state_free(struct drm_device *dev,
  415. struct drm_i915_error_state *error)
  416. {
  417. i915_error_object_free(error->batchbuffer[0]);
  418. i915_error_object_free(error->batchbuffer[1]);
  419. i915_error_object_free(error->ringbuffer);
  420. kfree(error->active_bo);
  421. kfree(error->overlay);
  422. kfree(error);
  423. }
  424. static u32
  425. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  426. {
  427. u32 cmd;
  428. if (IS_I830(dev) || IS_845G(dev))
  429. cmd = MI_BATCH_BUFFER;
  430. else if (INTEL_INFO(dev)->gen >= 4)
  431. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  432. MI_BATCH_NON_SECURE_I965);
  433. else
  434. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  435. return ring[0] == cmd ? ring[1] : 0;
  436. }
  437. static u32
  438. i915_ringbuffer_last_batch(struct drm_device *dev)
  439. {
  440. struct drm_i915_private *dev_priv = dev->dev_private;
  441. u32 head, bbaddr;
  442. u32 *ring;
  443. /* Locate the current position in the ringbuffer and walk back
  444. * to find the most recently dispatched batch buffer.
  445. */
  446. bbaddr = 0;
  447. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  448. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  449. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  450. bbaddr = i915_get_bbaddr(dev, ring);
  451. if (bbaddr)
  452. break;
  453. }
  454. if (bbaddr == 0) {
  455. ring = (u32 *)(dev_priv->render_ring.virtual_start
  456. + dev_priv->render_ring.size);
  457. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  458. bbaddr = i915_get_bbaddr(dev, ring);
  459. if (bbaddr)
  460. break;
  461. }
  462. }
  463. return bbaddr;
  464. }
  465. /**
  466. * i915_capture_error_state - capture an error record for later analysis
  467. * @dev: drm device
  468. *
  469. * Should be called when an error is detected (either a hang or an error
  470. * interrupt) to capture error state from the time of the error. Fills
  471. * out a structure which becomes available in debugfs for user level tools
  472. * to pick up.
  473. */
  474. static void i915_capture_error_state(struct drm_device *dev)
  475. {
  476. struct drm_i915_private *dev_priv = dev->dev_private;
  477. struct drm_i915_gem_object *obj_priv;
  478. struct drm_i915_error_state *error;
  479. struct drm_gem_object *batchbuffer[2];
  480. unsigned long flags;
  481. u32 bbaddr;
  482. int count;
  483. spin_lock_irqsave(&dev_priv->error_lock, flags);
  484. error = dev_priv->first_error;
  485. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  486. if (error)
  487. return;
  488. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  489. if (!error) {
  490. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  491. return;
  492. }
  493. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  494. error->eir = I915_READ(EIR);
  495. error->pgtbl_er = I915_READ(PGTBL_ER);
  496. error->pipeastat = I915_READ(PIPEASTAT);
  497. error->pipebstat = I915_READ(PIPEBSTAT);
  498. error->instpm = I915_READ(INSTPM);
  499. if (INTEL_INFO(dev)->gen < 4) {
  500. error->ipeir = I915_READ(IPEIR);
  501. error->ipehr = I915_READ(IPEHR);
  502. error->instdone = I915_READ(INSTDONE);
  503. error->acthd = I915_READ(ACTHD);
  504. error->bbaddr = 0;
  505. } else {
  506. error->ipeir = I915_READ(IPEIR_I965);
  507. error->ipehr = I915_READ(IPEHR_I965);
  508. error->instdone = I915_READ(INSTDONE_I965);
  509. error->instps = I915_READ(INSTPS);
  510. error->instdone1 = I915_READ(INSTDONE1);
  511. error->acthd = I915_READ(ACTHD_I965);
  512. error->bbaddr = I915_READ64(BB_ADDR);
  513. }
  514. bbaddr = i915_ringbuffer_last_batch(dev);
  515. /* Grab the current batchbuffer, most likely to have crashed. */
  516. batchbuffer[0] = NULL;
  517. batchbuffer[1] = NULL;
  518. count = 0;
  519. list_for_each_entry(obj_priv,
  520. &dev_priv->render_ring.active_list, list) {
  521. struct drm_gem_object *obj = &obj_priv->base;
  522. if (batchbuffer[0] == NULL &&
  523. bbaddr >= obj_priv->gtt_offset &&
  524. bbaddr < obj_priv->gtt_offset + obj->size)
  525. batchbuffer[0] = obj;
  526. if (batchbuffer[1] == NULL &&
  527. error->acthd >= obj_priv->gtt_offset &&
  528. error->acthd < obj_priv->gtt_offset + obj->size)
  529. batchbuffer[1] = obj;
  530. count++;
  531. }
  532. /* Scan the other lists for completeness for those bizarre errors. */
  533. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  534. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  535. struct drm_gem_object *obj = &obj_priv->base;
  536. if (batchbuffer[0] == NULL &&
  537. bbaddr >= obj_priv->gtt_offset &&
  538. bbaddr < obj_priv->gtt_offset + obj->size)
  539. batchbuffer[0] = obj;
  540. if (batchbuffer[1] == NULL &&
  541. error->acthd >= obj_priv->gtt_offset &&
  542. error->acthd < obj_priv->gtt_offset + obj->size)
  543. batchbuffer[1] = obj;
  544. if (batchbuffer[0] && batchbuffer[1])
  545. break;
  546. }
  547. }
  548. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  549. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  550. struct drm_gem_object *obj = &obj_priv->base;
  551. if (batchbuffer[0] == NULL &&
  552. bbaddr >= obj_priv->gtt_offset &&
  553. bbaddr < obj_priv->gtt_offset + obj->size)
  554. batchbuffer[0] = obj;
  555. if (batchbuffer[1] == NULL &&
  556. error->acthd >= obj_priv->gtt_offset &&
  557. error->acthd < obj_priv->gtt_offset + obj->size)
  558. batchbuffer[1] = obj;
  559. if (batchbuffer[0] && batchbuffer[1])
  560. break;
  561. }
  562. }
  563. /* We need to copy these to an anonymous buffer as the simplest
  564. * method to avoid being overwritten by userpace.
  565. */
  566. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  567. if (batchbuffer[1] != batchbuffer[0])
  568. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  569. else
  570. error->batchbuffer[1] = NULL;
  571. /* Record the ringbuffer */
  572. error->ringbuffer = i915_error_object_create(dev,
  573. dev_priv->render_ring.gem_object);
  574. /* Record buffers on the active list. */
  575. error->active_bo = NULL;
  576. error->active_bo_count = 0;
  577. if (count)
  578. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  579. GFP_ATOMIC);
  580. if (error->active_bo) {
  581. int i = 0;
  582. list_for_each_entry(obj_priv,
  583. &dev_priv->render_ring.active_list, list) {
  584. struct drm_gem_object *obj = &obj_priv->base;
  585. error->active_bo[i].size = obj->size;
  586. error->active_bo[i].name = obj->name;
  587. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  588. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  589. error->active_bo[i].read_domains = obj->read_domains;
  590. error->active_bo[i].write_domain = obj->write_domain;
  591. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  592. error->active_bo[i].pinned = 0;
  593. if (obj_priv->pin_count > 0)
  594. error->active_bo[i].pinned = 1;
  595. if (obj_priv->user_pin_count > 0)
  596. error->active_bo[i].pinned = -1;
  597. error->active_bo[i].tiling = obj_priv->tiling_mode;
  598. error->active_bo[i].dirty = obj_priv->dirty;
  599. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  600. if (++i == count)
  601. break;
  602. }
  603. error->active_bo_count = i;
  604. }
  605. do_gettimeofday(&error->time);
  606. error->overlay = intel_overlay_capture_error_state(dev);
  607. spin_lock_irqsave(&dev_priv->error_lock, flags);
  608. if (dev_priv->first_error == NULL) {
  609. dev_priv->first_error = error;
  610. error = NULL;
  611. }
  612. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  613. if (error)
  614. i915_error_state_free(dev, error);
  615. }
  616. void i915_destroy_error_state(struct drm_device *dev)
  617. {
  618. struct drm_i915_private *dev_priv = dev->dev_private;
  619. struct drm_i915_error_state *error;
  620. spin_lock(&dev_priv->error_lock);
  621. error = dev_priv->first_error;
  622. dev_priv->first_error = NULL;
  623. spin_unlock(&dev_priv->error_lock);
  624. if (error)
  625. i915_error_state_free(dev, error);
  626. }
  627. #else
  628. #define i915_capture_error_state(x)
  629. #endif
  630. static void i915_report_and_clear_eir(struct drm_device *dev)
  631. {
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. u32 eir = I915_READ(EIR);
  634. if (!eir)
  635. return;
  636. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  637. eir);
  638. if (IS_G4X(dev)) {
  639. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  640. u32 ipeir = I915_READ(IPEIR_I965);
  641. printk(KERN_ERR " IPEIR: 0x%08x\n",
  642. I915_READ(IPEIR_I965));
  643. printk(KERN_ERR " IPEHR: 0x%08x\n",
  644. I915_READ(IPEHR_I965));
  645. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  646. I915_READ(INSTDONE_I965));
  647. printk(KERN_ERR " INSTPS: 0x%08x\n",
  648. I915_READ(INSTPS));
  649. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  650. I915_READ(INSTDONE1));
  651. printk(KERN_ERR " ACTHD: 0x%08x\n",
  652. I915_READ(ACTHD_I965));
  653. I915_WRITE(IPEIR_I965, ipeir);
  654. (void)I915_READ(IPEIR_I965);
  655. }
  656. if (eir & GM45_ERROR_PAGE_TABLE) {
  657. u32 pgtbl_err = I915_READ(PGTBL_ER);
  658. printk(KERN_ERR "page table error\n");
  659. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  660. pgtbl_err);
  661. I915_WRITE(PGTBL_ER, pgtbl_err);
  662. (void)I915_READ(PGTBL_ER);
  663. }
  664. }
  665. if (!IS_GEN2(dev)) {
  666. if (eir & I915_ERROR_PAGE_TABLE) {
  667. u32 pgtbl_err = I915_READ(PGTBL_ER);
  668. printk(KERN_ERR "page table error\n");
  669. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  670. pgtbl_err);
  671. I915_WRITE(PGTBL_ER, pgtbl_err);
  672. (void)I915_READ(PGTBL_ER);
  673. }
  674. }
  675. if (eir & I915_ERROR_MEMORY_REFRESH) {
  676. u32 pipea_stats = I915_READ(PIPEASTAT);
  677. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  678. printk(KERN_ERR "memory refresh error\n");
  679. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  680. pipea_stats);
  681. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  682. pipeb_stats);
  683. /* pipestat has already been acked */
  684. }
  685. if (eir & I915_ERROR_INSTRUCTION) {
  686. printk(KERN_ERR "instruction error\n");
  687. printk(KERN_ERR " INSTPM: 0x%08x\n",
  688. I915_READ(INSTPM));
  689. if (INTEL_INFO(dev)->gen < 4) {
  690. u32 ipeir = I915_READ(IPEIR);
  691. printk(KERN_ERR " IPEIR: 0x%08x\n",
  692. I915_READ(IPEIR));
  693. printk(KERN_ERR " IPEHR: 0x%08x\n",
  694. I915_READ(IPEHR));
  695. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  696. I915_READ(INSTDONE));
  697. printk(KERN_ERR " ACTHD: 0x%08x\n",
  698. I915_READ(ACTHD));
  699. I915_WRITE(IPEIR, ipeir);
  700. (void)I915_READ(IPEIR);
  701. } else {
  702. u32 ipeir = I915_READ(IPEIR_I965);
  703. printk(KERN_ERR " IPEIR: 0x%08x\n",
  704. I915_READ(IPEIR_I965));
  705. printk(KERN_ERR " IPEHR: 0x%08x\n",
  706. I915_READ(IPEHR_I965));
  707. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  708. I915_READ(INSTDONE_I965));
  709. printk(KERN_ERR " INSTPS: 0x%08x\n",
  710. I915_READ(INSTPS));
  711. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  712. I915_READ(INSTDONE1));
  713. printk(KERN_ERR " ACTHD: 0x%08x\n",
  714. I915_READ(ACTHD_I965));
  715. I915_WRITE(IPEIR_I965, ipeir);
  716. (void)I915_READ(IPEIR_I965);
  717. }
  718. }
  719. I915_WRITE(EIR, eir);
  720. (void)I915_READ(EIR);
  721. eir = I915_READ(EIR);
  722. if (eir) {
  723. /*
  724. * some errors might have become stuck,
  725. * mask them.
  726. */
  727. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  728. I915_WRITE(EMR, I915_READ(EMR) | eir);
  729. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  730. }
  731. }
  732. /**
  733. * i915_handle_error - handle an error interrupt
  734. * @dev: drm device
  735. *
  736. * Do some basic checking of regsiter state at error interrupt time and
  737. * dump it to the syslog. Also call i915_capture_error_state() to make
  738. * sure we get a record and make it available in debugfs. Fire a uevent
  739. * so userspace knows something bad happened (should trigger collection
  740. * of a ring dump etc.).
  741. */
  742. static void i915_handle_error(struct drm_device *dev, bool wedged)
  743. {
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. i915_capture_error_state(dev);
  746. i915_report_and_clear_eir(dev);
  747. if (wedged) {
  748. atomic_set(&dev_priv->mm.wedged, 1);
  749. /*
  750. * Wakeup waiting processes so they don't hang
  751. */
  752. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  753. }
  754. queue_work(dev_priv->wq, &dev_priv->error_work);
  755. }
  756. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  757. {
  758. drm_i915_private_t *dev_priv = dev->dev_private;
  759. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  760. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  761. struct drm_i915_gem_object *obj_priv;
  762. struct intel_unpin_work *work;
  763. unsigned long flags;
  764. bool stall_detected;
  765. /* Ignore early vblank irqs */
  766. if (intel_crtc == NULL)
  767. return;
  768. spin_lock_irqsave(&dev->event_lock, flags);
  769. work = intel_crtc->unpin_work;
  770. if (work == NULL || work->pending || !work->enable_stall_check) {
  771. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  772. spin_unlock_irqrestore(&dev->event_lock, flags);
  773. return;
  774. }
  775. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  776. obj_priv = to_intel_bo(work->pending_flip_obj);
  777. if (INTEL_INFO(dev)->gen >= 4) {
  778. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  779. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  780. } else {
  781. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  782. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  783. crtc->y * crtc->fb->pitch +
  784. crtc->x * crtc->fb->bits_per_pixel/8);
  785. }
  786. spin_unlock_irqrestore(&dev->event_lock, flags);
  787. if (stall_detected) {
  788. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  789. intel_prepare_page_flip(dev, intel_crtc->plane);
  790. }
  791. }
  792. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  793. {
  794. struct drm_device *dev = (struct drm_device *) arg;
  795. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  796. struct drm_i915_master_private *master_priv;
  797. u32 iir, new_iir;
  798. u32 pipea_stats, pipeb_stats;
  799. u32 vblank_status;
  800. int vblank = 0;
  801. unsigned long irqflags;
  802. int irq_received;
  803. int ret = IRQ_NONE;
  804. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  805. atomic_inc(&dev_priv->irq_received);
  806. if (HAS_PCH_SPLIT(dev))
  807. return ironlake_irq_handler(dev);
  808. iir = I915_READ(IIR);
  809. if (INTEL_INFO(dev)->gen >= 4)
  810. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  811. else
  812. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  813. for (;;) {
  814. irq_received = iir != 0;
  815. /* Can't rely on pipestat interrupt bit in iir as it might
  816. * have been cleared after the pipestat interrupt was received.
  817. * It doesn't set the bit in iir again, but it still produces
  818. * interrupts (for non-MSI).
  819. */
  820. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  821. pipea_stats = I915_READ(PIPEASTAT);
  822. pipeb_stats = I915_READ(PIPEBSTAT);
  823. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  824. i915_handle_error(dev, false);
  825. /*
  826. * Clear the PIPE(A|B)STAT regs before the IIR
  827. */
  828. if (pipea_stats & 0x8000ffff) {
  829. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  830. DRM_DEBUG_DRIVER("pipe a underrun\n");
  831. I915_WRITE(PIPEASTAT, pipea_stats);
  832. irq_received = 1;
  833. }
  834. if (pipeb_stats & 0x8000ffff) {
  835. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  836. DRM_DEBUG_DRIVER("pipe b underrun\n");
  837. I915_WRITE(PIPEBSTAT, pipeb_stats);
  838. irq_received = 1;
  839. }
  840. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  841. if (!irq_received)
  842. break;
  843. ret = IRQ_HANDLED;
  844. /* Consume port. Then clear IIR or we'll miss events */
  845. if ((I915_HAS_HOTPLUG(dev)) &&
  846. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  847. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  848. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  849. hotplug_status);
  850. if (hotplug_status & dev_priv->hotplug_supported_mask)
  851. queue_work(dev_priv->wq,
  852. &dev_priv->hotplug_work);
  853. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  854. I915_READ(PORT_HOTPLUG_STAT);
  855. }
  856. I915_WRITE(IIR, iir);
  857. new_iir = I915_READ(IIR); /* Flush posted writes */
  858. if (dev->primary->master) {
  859. master_priv = dev->primary->master->driver_priv;
  860. if (master_priv->sarea_priv)
  861. master_priv->sarea_priv->last_dispatch =
  862. READ_BREADCRUMB(dev_priv);
  863. }
  864. if (iir & I915_USER_INTERRUPT) {
  865. u32 seqno =
  866. render_ring->get_gem_seqno(dev, render_ring);
  867. render_ring->irq_gem_seqno = seqno;
  868. trace_i915_gem_request_complete(dev, seqno);
  869. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  870. dev_priv->hangcheck_count = 0;
  871. mod_timer(&dev_priv->hangcheck_timer,
  872. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  873. }
  874. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  875. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  876. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  877. intel_prepare_page_flip(dev, 0);
  878. if (dev_priv->flip_pending_is_done)
  879. intel_finish_page_flip_plane(dev, 0);
  880. }
  881. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  882. intel_prepare_page_flip(dev, 1);
  883. if (dev_priv->flip_pending_is_done)
  884. intel_finish_page_flip_plane(dev, 1);
  885. }
  886. if (pipea_stats & vblank_status) {
  887. vblank++;
  888. drm_handle_vblank(dev, 0);
  889. if (!dev_priv->flip_pending_is_done) {
  890. i915_pageflip_stall_check(dev, 0);
  891. intel_finish_page_flip(dev, 0);
  892. }
  893. }
  894. if (pipeb_stats & vblank_status) {
  895. vblank++;
  896. drm_handle_vblank(dev, 1);
  897. if (!dev_priv->flip_pending_is_done) {
  898. i915_pageflip_stall_check(dev, 1);
  899. intel_finish_page_flip(dev, 1);
  900. }
  901. }
  902. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  903. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  904. (iir & I915_ASLE_INTERRUPT))
  905. intel_opregion_asle_intr(dev);
  906. /* With MSI, interrupts are only generated when iir
  907. * transitions from zero to nonzero. If another bit got
  908. * set while we were handling the existing iir bits, then
  909. * we would never get another interrupt.
  910. *
  911. * This is fine on non-MSI as well, as if we hit this path
  912. * we avoid exiting the interrupt handler only to generate
  913. * another one.
  914. *
  915. * Note that for MSI this could cause a stray interrupt report
  916. * if an interrupt landed in the time between writing IIR and
  917. * the posting read. This should be rare enough to never
  918. * trigger the 99% of 100,000 interrupts test for disabling
  919. * stray interrupts.
  920. */
  921. iir = new_iir;
  922. }
  923. return ret;
  924. }
  925. static int i915_emit_irq(struct drm_device * dev)
  926. {
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  929. i915_kernel_lost_context(dev);
  930. DRM_DEBUG_DRIVER("\n");
  931. dev_priv->counter++;
  932. if (dev_priv->counter > 0x7FFFFFFFUL)
  933. dev_priv->counter = 1;
  934. if (master_priv->sarea_priv)
  935. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  936. BEGIN_LP_RING(4);
  937. OUT_RING(MI_STORE_DWORD_INDEX);
  938. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  939. OUT_RING(dev_priv->counter);
  940. OUT_RING(MI_USER_INTERRUPT);
  941. ADVANCE_LP_RING();
  942. return dev_priv->counter;
  943. }
  944. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  945. {
  946. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  947. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  948. if (dev_priv->trace_irq_seqno == 0)
  949. render_ring->user_irq_get(dev, render_ring);
  950. dev_priv->trace_irq_seqno = seqno;
  951. }
  952. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  953. {
  954. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  955. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  956. int ret = 0;
  957. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  958. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  959. READ_BREADCRUMB(dev_priv));
  960. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  961. if (master_priv->sarea_priv)
  962. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  963. return 0;
  964. }
  965. if (master_priv->sarea_priv)
  966. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  967. render_ring->user_irq_get(dev, render_ring);
  968. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  969. READ_BREADCRUMB(dev_priv) >= irq_nr);
  970. render_ring->user_irq_put(dev, render_ring);
  971. if (ret == -EBUSY) {
  972. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  973. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  974. }
  975. return ret;
  976. }
  977. /* Needs the lock as it touches the ring.
  978. */
  979. int i915_irq_emit(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv)
  981. {
  982. drm_i915_private_t *dev_priv = dev->dev_private;
  983. drm_i915_irq_emit_t *emit = data;
  984. int result;
  985. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  986. DRM_ERROR("called with no initialization\n");
  987. return -EINVAL;
  988. }
  989. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  990. mutex_lock(&dev->struct_mutex);
  991. result = i915_emit_irq(dev);
  992. mutex_unlock(&dev->struct_mutex);
  993. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  994. DRM_ERROR("copy_to_user\n");
  995. return -EFAULT;
  996. }
  997. return 0;
  998. }
  999. /* Doesn't need the hardware lock.
  1000. */
  1001. int i915_irq_wait(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. drm_i915_irq_wait_t *irqwait = data;
  1006. if (!dev_priv) {
  1007. DRM_ERROR("called with no initialization\n");
  1008. return -EINVAL;
  1009. }
  1010. return i915_wait_irq(dev, irqwait->irq_seq);
  1011. }
  1012. /* Called from drm generic code, passed 'crtc' which
  1013. * we use as a pipe index
  1014. */
  1015. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1016. {
  1017. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1018. unsigned long irqflags;
  1019. if (!i915_pipe_enabled(dev, pipe))
  1020. return -EINVAL;
  1021. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1022. if (HAS_PCH_SPLIT(dev))
  1023. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1024. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1025. else if (INTEL_INFO(dev)->gen >= 4)
  1026. i915_enable_pipestat(dev_priv, pipe,
  1027. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1028. else
  1029. i915_enable_pipestat(dev_priv, pipe,
  1030. PIPE_VBLANK_INTERRUPT_ENABLE);
  1031. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1032. return 0;
  1033. }
  1034. /* Called from drm generic code, passed 'crtc' which
  1035. * we use as a pipe index
  1036. */
  1037. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1038. {
  1039. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1040. unsigned long irqflags;
  1041. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1042. if (HAS_PCH_SPLIT(dev))
  1043. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1044. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1045. else
  1046. i915_disable_pipestat(dev_priv, pipe,
  1047. PIPE_VBLANK_INTERRUPT_ENABLE |
  1048. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1049. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1050. }
  1051. void i915_enable_interrupt (struct drm_device *dev)
  1052. {
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. if (!HAS_PCH_SPLIT(dev))
  1055. intel_opregion_enable_asle(dev);
  1056. dev_priv->irq_enabled = 1;
  1057. }
  1058. /* Set the vblank monitor pipe
  1059. */
  1060. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1061. struct drm_file *file_priv)
  1062. {
  1063. drm_i915_private_t *dev_priv = dev->dev_private;
  1064. if (!dev_priv) {
  1065. DRM_ERROR("called with no initialization\n");
  1066. return -EINVAL;
  1067. }
  1068. return 0;
  1069. }
  1070. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1071. struct drm_file *file_priv)
  1072. {
  1073. drm_i915_private_t *dev_priv = dev->dev_private;
  1074. drm_i915_vblank_pipe_t *pipe = data;
  1075. if (!dev_priv) {
  1076. DRM_ERROR("called with no initialization\n");
  1077. return -EINVAL;
  1078. }
  1079. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1080. return 0;
  1081. }
  1082. /**
  1083. * Schedule buffer swap at given vertical blank.
  1084. */
  1085. int i915_vblank_swap(struct drm_device *dev, void *data,
  1086. struct drm_file *file_priv)
  1087. {
  1088. /* The delayed swap mechanism was fundamentally racy, and has been
  1089. * removed. The model was that the client requested a delayed flip/swap
  1090. * from the kernel, then waited for vblank before continuing to perform
  1091. * rendering. The problem was that the kernel might wake the client
  1092. * up before it dispatched the vblank swap (since the lock has to be
  1093. * held while touching the ringbuffer), in which case the client would
  1094. * clear and start the next frame before the swap occurred, and
  1095. * flicker would occur in addition to likely missing the vblank.
  1096. *
  1097. * In the absence of this ioctl, userland falls back to a correct path
  1098. * of waiting for a vblank, then dispatching the swap on its own.
  1099. * Context switching to userland and back is plenty fast enough for
  1100. * meeting the requirements of vblank swapping.
  1101. */
  1102. return -EINVAL;
  1103. }
  1104. static struct drm_i915_gem_request *
  1105. i915_get_tail_request(struct drm_device *dev)
  1106. {
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. return list_entry(dev_priv->render_ring.request_list.prev,
  1109. struct drm_i915_gem_request, list);
  1110. }
  1111. /**
  1112. * This is called when the chip hasn't reported back with completed
  1113. * batchbuffers in a long time. The first time this is called we simply record
  1114. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1115. * again, we assume the chip is wedged and try to fix it.
  1116. */
  1117. void i915_hangcheck_elapsed(unsigned long data)
  1118. {
  1119. struct drm_device *dev = (struct drm_device *)data;
  1120. drm_i915_private_t *dev_priv = dev->dev_private;
  1121. uint32_t acthd, instdone, instdone1;
  1122. if (INTEL_INFO(dev)->gen < 4) {
  1123. acthd = I915_READ(ACTHD);
  1124. instdone = I915_READ(INSTDONE);
  1125. instdone1 = 0;
  1126. } else {
  1127. acthd = I915_READ(ACTHD_I965);
  1128. instdone = I915_READ(INSTDONE_I965);
  1129. instdone1 = I915_READ(INSTDONE1);
  1130. }
  1131. /* If all work is done then ACTHD clearly hasn't advanced. */
  1132. if (list_empty(&dev_priv->render_ring.request_list) ||
  1133. i915_seqno_passed(i915_get_gem_seqno(dev,
  1134. &dev_priv->render_ring),
  1135. i915_get_tail_request(dev)->seqno)) {
  1136. bool missed_wakeup = false;
  1137. dev_priv->hangcheck_count = 0;
  1138. /* Issue a wake-up to catch stuck h/w. */
  1139. if (dev_priv->render_ring.waiting_gem_seqno &&
  1140. waitqueue_active(&dev_priv->render_ring.irq_queue)) {
  1141. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  1142. missed_wakeup = true;
  1143. }
  1144. if (dev_priv->bsd_ring.waiting_gem_seqno &&
  1145. waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
  1146. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  1147. missed_wakeup = true;
  1148. }
  1149. if (missed_wakeup)
  1150. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1151. return;
  1152. }
  1153. if (dev_priv->last_acthd == acthd &&
  1154. dev_priv->last_instdone == instdone &&
  1155. dev_priv->last_instdone1 == instdone1) {
  1156. if (dev_priv->hangcheck_count++ > 1) {
  1157. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1158. if (!IS_GEN2(dev)) {
  1159. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1160. * If so we can simply poke the RB_WAIT bit
  1161. * and break the hang. This should work on
  1162. * all but the second generation chipsets.
  1163. */
  1164. u32 tmp = I915_READ(PRB0_CTL);
  1165. if (tmp & RING_WAIT) {
  1166. I915_WRITE(PRB0_CTL, tmp);
  1167. POSTING_READ(PRB0_CTL);
  1168. goto out;
  1169. }
  1170. }
  1171. i915_handle_error(dev, true);
  1172. return;
  1173. }
  1174. } else {
  1175. dev_priv->hangcheck_count = 0;
  1176. dev_priv->last_acthd = acthd;
  1177. dev_priv->last_instdone = instdone;
  1178. dev_priv->last_instdone1 = instdone1;
  1179. }
  1180. out:
  1181. /* Reset timer case chip hangs without another request being added */
  1182. mod_timer(&dev_priv->hangcheck_timer,
  1183. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1184. }
  1185. /* drm_dma.h hooks
  1186. */
  1187. static void ironlake_irq_preinstall(struct drm_device *dev)
  1188. {
  1189. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1190. I915_WRITE(HWSTAM, 0xeffe);
  1191. /* XXX hotplug from PCH */
  1192. I915_WRITE(DEIMR, 0xffffffff);
  1193. I915_WRITE(DEIER, 0x0);
  1194. (void) I915_READ(DEIER);
  1195. /* and GT */
  1196. I915_WRITE(GTIMR, 0xffffffff);
  1197. I915_WRITE(GTIER, 0x0);
  1198. (void) I915_READ(GTIER);
  1199. /* south display irq */
  1200. I915_WRITE(SDEIMR, 0xffffffff);
  1201. I915_WRITE(SDEIER, 0x0);
  1202. (void) I915_READ(SDEIER);
  1203. }
  1204. static int ironlake_irq_postinstall(struct drm_device *dev)
  1205. {
  1206. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1207. /* enable kind of interrupts always enabled */
  1208. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1209. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1210. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1211. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1212. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1213. dev_priv->irq_mask_reg = ~display_mask;
  1214. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1215. /* should always can generate irq */
  1216. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1217. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1218. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1219. (void) I915_READ(DEIER);
  1220. /* Gen6 only needs render pipe_control now */
  1221. if (IS_GEN6(dev))
  1222. render_mask = GT_PIPE_NOTIFY;
  1223. dev_priv->gt_irq_mask_reg = ~render_mask;
  1224. dev_priv->gt_irq_enable_reg = render_mask;
  1225. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1226. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1227. if (IS_GEN6(dev))
  1228. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1229. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1230. (void) I915_READ(GTIER);
  1231. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1232. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1233. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1234. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1235. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1236. (void) I915_READ(SDEIER);
  1237. if (IS_IRONLAKE_M(dev)) {
  1238. /* Clear & enable PCU event interrupts */
  1239. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1240. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1241. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1242. }
  1243. return 0;
  1244. }
  1245. void i915_driver_irq_preinstall(struct drm_device * dev)
  1246. {
  1247. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1248. atomic_set(&dev_priv->irq_received, 0);
  1249. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1250. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1251. if (HAS_PCH_SPLIT(dev)) {
  1252. ironlake_irq_preinstall(dev);
  1253. return;
  1254. }
  1255. if (I915_HAS_HOTPLUG(dev)) {
  1256. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1257. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1258. }
  1259. I915_WRITE(HWSTAM, 0xeffe);
  1260. I915_WRITE(PIPEASTAT, 0);
  1261. I915_WRITE(PIPEBSTAT, 0);
  1262. I915_WRITE(IMR, 0xffffffff);
  1263. I915_WRITE(IER, 0x0);
  1264. (void) I915_READ(IER);
  1265. }
  1266. /*
  1267. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1268. * enabled correctly.
  1269. */
  1270. int i915_driver_irq_postinstall(struct drm_device *dev)
  1271. {
  1272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1273. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1274. u32 error_mask;
  1275. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1276. if (HAS_BSD(dev))
  1277. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1278. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1279. if (HAS_PCH_SPLIT(dev))
  1280. return ironlake_irq_postinstall(dev);
  1281. /* Unmask the interrupts that we always want on. */
  1282. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1283. dev_priv->pipestat[0] = 0;
  1284. dev_priv->pipestat[1] = 0;
  1285. if (I915_HAS_HOTPLUG(dev)) {
  1286. /* Enable in IER... */
  1287. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1288. /* and unmask in IMR */
  1289. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1290. }
  1291. /*
  1292. * Enable some error detection, note the instruction error mask
  1293. * bit is reserved, so we leave it masked.
  1294. */
  1295. if (IS_G4X(dev)) {
  1296. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1297. GM45_ERROR_MEM_PRIV |
  1298. GM45_ERROR_CP_PRIV |
  1299. I915_ERROR_MEMORY_REFRESH);
  1300. } else {
  1301. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1302. I915_ERROR_MEMORY_REFRESH);
  1303. }
  1304. I915_WRITE(EMR, error_mask);
  1305. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1306. I915_WRITE(IER, enable_mask);
  1307. (void) I915_READ(IER);
  1308. if (I915_HAS_HOTPLUG(dev)) {
  1309. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1310. /* Note HDMI and DP share bits */
  1311. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1312. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1313. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1314. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1315. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1316. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1317. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1318. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1319. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1320. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1321. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1322. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1323. /* Programming the CRT detection parameters tends
  1324. to generate a spurious hotplug event about three
  1325. seconds later. So just do it once.
  1326. */
  1327. if (IS_G4X(dev))
  1328. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1329. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1330. }
  1331. /* Ignore TV since it's buggy */
  1332. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1333. }
  1334. intel_opregion_enable_asle(dev);
  1335. return 0;
  1336. }
  1337. static void ironlake_irq_uninstall(struct drm_device *dev)
  1338. {
  1339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1340. I915_WRITE(HWSTAM, 0xffffffff);
  1341. I915_WRITE(DEIMR, 0xffffffff);
  1342. I915_WRITE(DEIER, 0x0);
  1343. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1344. I915_WRITE(GTIMR, 0xffffffff);
  1345. I915_WRITE(GTIER, 0x0);
  1346. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1347. }
  1348. void i915_driver_irq_uninstall(struct drm_device * dev)
  1349. {
  1350. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1351. if (!dev_priv)
  1352. return;
  1353. dev_priv->vblank_pipe = 0;
  1354. if (HAS_PCH_SPLIT(dev)) {
  1355. ironlake_irq_uninstall(dev);
  1356. return;
  1357. }
  1358. if (I915_HAS_HOTPLUG(dev)) {
  1359. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1360. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1361. }
  1362. I915_WRITE(HWSTAM, 0xffffffff);
  1363. I915_WRITE(PIPEASTAT, 0);
  1364. I915_WRITE(PIPEBSTAT, 0);
  1365. I915_WRITE(IMR, 0xffffffff);
  1366. I915_WRITE(IER, 0x0);
  1367. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1368. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1369. I915_WRITE(IIR, I915_READ(IIR));
  1370. }