pm-debug.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * OMAP Power Management debug routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. * Jouni Hogander
  14. *
  15. * Based on pm.c for omap2
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <mach/clock.h>
  28. #include <mach/board.h>
  29. #include <mach/powerdomain.h>
  30. #include <mach/clockdomain.h>
  31. #include "prm.h"
  32. #include "cm.h"
  33. #include "pm.h"
  34. int omap2_pm_debug;
  35. #define DUMP_PRM_MOD_REG(mod, reg) \
  36. regs[reg_count].name = #mod "." #reg; \
  37. regs[reg_count++].val = prm_read_mod_reg(mod, reg)
  38. #define DUMP_CM_MOD_REG(mod, reg) \
  39. regs[reg_count].name = #mod "." #reg; \
  40. regs[reg_count++].val = cm_read_mod_reg(mod, reg)
  41. #define DUMP_PRM_REG(reg) \
  42. regs[reg_count].name = #reg; \
  43. regs[reg_count++].val = __raw_readl(reg)
  44. #define DUMP_CM_REG(reg) \
  45. regs[reg_count].name = #reg; \
  46. regs[reg_count++].val = __raw_readl(reg)
  47. #define DUMP_INTC_REG(reg, off) \
  48. regs[reg_count].name = #reg; \
  49. regs[reg_count++].val = __raw_readl(OMAP2_IO_ADDRESS(0x480fe000 + (off)))
  50. static int __init pm_dbg_init(void);
  51. void omap2_pm_dump(int mode, int resume, unsigned int us)
  52. {
  53. struct reg {
  54. const char *name;
  55. u32 val;
  56. } regs[32];
  57. int reg_count = 0, i;
  58. const char *s1 = NULL, *s2 = NULL;
  59. if (!resume) {
  60. #if 0
  61. /* MPU */
  62. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRM_IRQENABLE_MPU_OFFSET);
  63. DUMP_CM_MOD_REG(MPU_MOD, CM_CLKSTCTRL);
  64. DUMP_PRM_MOD_REG(MPU_MOD, PM_PWSTCTRL);
  65. DUMP_PRM_MOD_REG(MPU_MOD, PM_PWSTST);
  66. DUMP_PRM_MOD_REG(MPU_MOD, PM_WKDEP);
  67. #endif
  68. #if 0
  69. /* INTC */
  70. DUMP_INTC_REG(INTC_MIR0, 0x0084);
  71. DUMP_INTC_REG(INTC_MIR1, 0x00a4);
  72. DUMP_INTC_REG(INTC_MIR2, 0x00c4);
  73. #endif
  74. #if 0
  75. DUMP_CM_MOD_REG(CORE_MOD, CM_FCLKEN1);
  76. if (cpu_is_omap24xx()) {
  77. DUMP_CM_MOD_REG(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  78. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  79. OMAP2_PRCM_CLKEMUL_CTRL_OFFSET);
  80. DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
  81. OMAP2_PRCM_CLKSRC_CTRL_OFFSET);
  82. }
  83. DUMP_CM_MOD_REG(WKUP_MOD, CM_FCLKEN);
  84. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN1);
  85. DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN2);
  86. DUMP_CM_MOD_REG(WKUP_MOD, CM_ICLKEN);
  87. DUMP_CM_MOD_REG(PLL_MOD, CM_CLKEN);
  88. DUMP_CM_MOD_REG(PLL_MOD, CM_AUTOIDLE);
  89. DUMP_PRM_MOD_REG(CORE_MOD, PM_PWSTST);
  90. #endif
  91. #if 0
  92. /* DSP */
  93. if (cpu_is_omap24xx()) {
  94. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_FCLKEN);
  95. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_ICLKEN);
  96. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_IDLEST);
  97. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_AUTOIDLE);
  98. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSEL);
  99. DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSTCTRL);
  100. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, RM_RSTCTRL);
  101. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, RM_RSTST);
  102. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, PM_PWSTCTRL);
  103. DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, PM_PWSTST);
  104. }
  105. #endif
  106. } else {
  107. DUMP_PRM_MOD_REG(CORE_MOD, PM_WKST1);
  108. if (cpu_is_omap24xx())
  109. DUMP_PRM_MOD_REG(CORE_MOD, OMAP24XX_PM_WKST2);
  110. DUMP_PRM_MOD_REG(WKUP_MOD, PM_WKST);
  111. DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  112. #if 1
  113. DUMP_INTC_REG(INTC_PENDING_IRQ0, 0x0098);
  114. DUMP_INTC_REG(INTC_PENDING_IRQ1, 0x00b8);
  115. DUMP_INTC_REG(INTC_PENDING_IRQ2, 0x00d8);
  116. #endif
  117. }
  118. switch (mode) {
  119. case 0:
  120. s1 = "full";
  121. s2 = "retention";
  122. break;
  123. case 1:
  124. s1 = "MPU";
  125. s2 = "retention";
  126. break;
  127. case 2:
  128. s1 = "MPU";
  129. s2 = "idle";
  130. break;
  131. }
  132. if (!resume)
  133. #ifdef CONFIG_NO_HZ
  134. printk(KERN_INFO
  135. "--- Going to %s %s (next timer after %u ms)\n", s1, s2,
  136. jiffies_to_msecs(get_next_timer_interrupt(jiffies) -
  137. jiffies));
  138. #else
  139. printk(KERN_INFO "--- Going to %s %s\n", s1, s2);
  140. #endif
  141. else
  142. printk(KERN_INFO "--- Woke up (slept for %u.%03u ms)\n",
  143. us / 1000, us % 1000);
  144. for (i = 0; i < reg_count; i++)
  145. printk(KERN_INFO "%-20s: 0x%08x\n", regs[i].name, regs[i].val);
  146. }
  147. #ifdef CONFIG_DEBUG_FS
  148. #include <linux/debugfs.h>
  149. #include <linux/seq_file.h>
  150. static void pm_dbg_regset_store(u32 *ptr);
  151. struct dentry *pm_dbg_dir;
  152. static int pm_dbg_init_done;
  153. enum {
  154. DEBUG_FILE_COUNTERS = 0,
  155. DEBUG_FILE_TIMERS,
  156. };
  157. struct pm_module_def {
  158. char name[8]; /* Name of the module */
  159. short type; /* CM or PRM */
  160. unsigned short offset;
  161. int low; /* First register address on this module */
  162. int high; /* Last register address on this module */
  163. };
  164. #define MOD_CM 0
  165. #define MOD_PRM 1
  166. static const struct pm_module_def *pm_dbg_reg_modules;
  167. static const struct pm_module_def omap3_pm_reg_modules[] = {
  168. { "IVA2", MOD_CM, OMAP3430_IVA2_MOD, 0, 0x4c },
  169. { "OCP", MOD_CM, OCP_MOD, 0, 0x10 },
  170. { "MPU", MOD_CM, MPU_MOD, 4, 0x4c },
  171. { "CORE", MOD_CM, CORE_MOD, 0, 0x4c },
  172. { "SGX", MOD_CM, OMAP3430ES2_SGX_MOD, 0, 0x4c },
  173. { "WKUP", MOD_CM, WKUP_MOD, 0, 0x40 },
  174. { "CCR", MOD_CM, PLL_MOD, 0, 0x70 },
  175. { "DSS", MOD_CM, OMAP3430_DSS_MOD, 0, 0x4c },
  176. { "CAM", MOD_CM, OMAP3430_CAM_MOD, 0, 0x4c },
  177. { "PER", MOD_CM, OMAP3430_PER_MOD, 0, 0x4c },
  178. { "EMU", MOD_CM, OMAP3430_EMU_MOD, 0x40, 0x54 },
  179. { "NEON", MOD_CM, OMAP3430_NEON_MOD, 0x20, 0x48 },
  180. { "USB", MOD_CM, OMAP3430ES2_USBHOST_MOD, 0, 0x4c },
  181. { "IVA2", MOD_PRM, OMAP3430_IVA2_MOD, 0x50, 0xfc },
  182. { "OCP", MOD_PRM, OCP_MOD, 4, 0x1c },
  183. { "MPU", MOD_PRM, MPU_MOD, 0x58, 0xe8 },
  184. { "CORE", MOD_PRM, CORE_MOD, 0x58, 0xf8 },
  185. { "SGX", MOD_PRM, OMAP3430ES2_SGX_MOD, 0x58, 0xe8 },
  186. { "WKUP", MOD_PRM, WKUP_MOD, 0xa0, 0xb0 },
  187. { "CCR", MOD_PRM, PLL_MOD, 0x40, 0x70 },
  188. { "DSS", MOD_PRM, OMAP3430_DSS_MOD, 0x58, 0xe8 },
  189. { "CAM", MOD_PRM, OMAP3430_CAM_MOD, 0x58, 0xe8 },
  190. { "PER", MOD_PRM, OMAP3430_PER_MOD, 0x58, 0xe8 },
  191. { "EMU", MOD_PRM, OMAP3430_EMU_MOD, 0x58, 0xe4 },
  192. { "GLBL", MOD_PRM, OMAP3430_GR_MOD, 0x20, 0xe4 },
  193. { "NEON", MOD_PRM, OMAP3430_NEON_MOD, 0x58, 0xe8 },
  194. { "USB", MOD_PRM, OMAP3430ES2_USBHOST_MOD, 0x58, 0xe8 },
  195. { "", 0, 0, 0, 0 },
  196. };
  197. #define PM_DBG_MAX_REG_SETS 4
  198. static void *pm_dbg_reg_set[PM_DBG_MAX_REG_SETS];
  199. static int pm_dbg_get_regset_size(void)
  200. {
  201. static int regset_size;
  202. if (regset_size == 0) {
  203. int i = 0;
  204. while (pm_dbg_reg_modules[i].name[0] != 0) {
  205. regset_size += pm_dbg_reg_modules[i].high +
  206. 4 - pm_dbg_reg_modules[i].low;
  207. i++;
  208. }
  209. }
  210. return regset_size;
  211. }
  212. static int pm_dbg_show_regs(struct seq_file *s, void *unused)
  213. {
  214. int i, j;
  215. unsigned long val;
  216. int reg_set = (int)s->private;
  217. u32 *ptr;
  218. void *store = NULL;
  219. int regs;
  220. int linefeed;
  221. if (reg_set == 0) {
  222. store = kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  223. ptr = store;
  224. pm_dbg_regset_store(ptr);
  225. } else {
  226. ptr = pm_dbg_reg_set[reg_set - 1];
  227. }
  228. i = 0;
  229. while (pm_dbg_reg_modules[i].name[0] != 0) {
  230. regs = 0;
  231. linefeed = 0;
  232. if (pm_dbg_reg_modules[i].type == MOD_CM)
  233. seq_printf(s, "MOD: CM_%s (%08x)\n",
  234. pm_dbg_reg_modules[i].name,
  235. (u32)(OMAP3430_CM_BASE +
  236. pm_dbg_reg_modules[i].offset));
  237. else
  238. seq_printf(s, "MOD: PRM_%s (%08x)\n",
  239. pm_dbg_reg_modules[i].name,
  240. (u32)(OMAP3430_PRM_BASE +
  241. pm_dbg_reg_modules[i].offset));
  242. for (j = pm_dbg_reg_modules[i].low;
  243. j <= pm_dbg_reg_modules[i].high; j += 4) {
  244. val = *(ptr++);
  245. if (val != 0) {
  246. regs++;
  247. if (linefeed) {
  248. seq_printf(s, "\n");
  249. linefeed = 0;
  250. }
  251. seq_printf(s, " %02x => %08lx", j, val);
  252. if (regs % 4 == 0)
  253. linefeed = 1;
  254. }
  255. }
  256. seq_printf(s, "\n");
  257. i++;
  258. }
  259. if (store != NULL)
  260. kfree(store);
  261. return 0;
  262. }
  263. static void pm_dbg_regset_store(u32 *ptr)
  264. {
  265. int i, j;
  266. u32 val;
  267. i = 0;
  268. while (pm_dbg_reg_modules[i].name[0] != 0) {
  269. for (j = pm_dbg_reg_modules[i].low;
  270. j <= pm_dbg_reg_modules[i].high; j += 4) {
  271. if (pm_dbg_reg_modules[i].type == MOD_CM)
  272. val = cm_read_mod_reg(
  273. pm_dbg_reg_modules[i].offset, j);
  274. else
  275. val = prm_read_mod_reg(
  276. pm_dbg_reg_modules[i].offset, j);
  277. *(ptr++) = val;
  278. }
  279. i++;
  280. }
  281. }
  282. int pm_dbg_regset_save(int reg_set)
  283. {
  284. if (pm_dbg_reg_set[reg_set-1] == NULL)
  285. return -EINVAL;
  286. pm_dbg_regset_store(pm_dbg_reg_set[reg_set-1]);
  287. return 0;
  288. }
  289. static const char pwrdm_state_names[][4] = {
  290. "OFF",
  291. "RET",
  292. "INA",
  293. "ON"
  294. };
  295. void pm_dbg_update_time(struct powerdomain *pwrdm, int prev)
  296. {
  297. s64 t;
  298. if (!pm_dbg_init_done)
  299. return ;
  300. /* Update timer for previous state */
  301. t = sched_clock();
  302. pwrdm->state_timer[prev] += t - pwrdm->timer;
  303. pwrdm->timer = t;
  304. }
  305. static int clkdm_dbg_show_counter(struct clockdomain *clkdm, void *user)
  306. {
  307. struct seq_file *s = (struct seq_file *)user;
  308. if (strcmp(clkdm->name, "emu_clkdm") == 0 ||
  309. strcmp(clkdm->name, "wkup_clkdm") == 0 ||
  310. strncmp(clkdm->name, "dpll", 4) == 0)
  311. return 0;
  312. seq_printf(s, "%s->%s (%d)", clkdm->name,
  313. clkdm->pwrdm.ptr->name,
  314. atomic_read(&clkdm->usecount));
  315. seq_printf(s, "\n");
  316. return 0;
  317. }
  318. static int pwrdm_dbg_show_counter(struct powerdomain *pwrdm, void *user)
  319. {
  320. struct seq_file *s = (struct seq_file *)user;
  321. int i;
  322. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  323. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  324. strncmp(pwrdm->name, "dpll", 4) == 0)
  325. return 0;
  326. if (pwrdm->state != pwrdm_read_pwrst(pwrdm))
  327. printk(KERN_ERR "pwrdm state mismatch(%s) %d != %d\n",
  328. pwrdm->name, pwrdm->state, pwrdm_read_pwrst(pwrdm));
  329. seq_printf(s, "%s (%s)", pwrdm->name,
  330. pwrdm_state_names[pwrdm->state]);
  331. for (i = 0; i < 4; i++)
  332. seq_printf(s, ",%s:%d", pwrdm_state_names[i],
  333. pwrdm->state_counter[i]);
  334. seq_printf(s, "\n");
  335. return 0;
  336. }
  337. static int pwrdm_dbg_show_timer(struct powerdomain *pwrdm, void *user)
  338. {
  339. struct seq_file *s = (struct seq_file *)user;
  340. int i;
  341. if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
  342. strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
  343. strncmp(pwrdm->name, "dpll", 4) == 0)
  344. return 0;
  345. pwrdm_state_switch(pwrdm);
  346. seq_printf(s, "%s (%s)", pwrdm->name,
  347. pwrdm_state_names[pwrdm->state]);
  348. for (i = 0; i < 4; i++)
  349. seq_printf(s, ",%s:%lld", pwrdm_state_names[i],
  350. pwrdm->state_timer[i]);
  351. seq_printf(s, "\n");
  352. return 0;
  353. }
  354. static int pm_dbg_show_counters(struct seq_file *s, void *unused)
  355. {
  356. pwrdm_for_each(pwrdm_dbg_show_counter, s);
  357. clkdm_for_each(clkdm_dbg_show_counter, s);
  358. return 0;
  359. }
  360. static int pm_dbg_show_timers(struct seq_file *s, void *unused)
  361. {
  362. pwrdm_for_each(pwrdm_dbg_show_timer, s);
  363. return 0;
  364. }
  365. static int pm_dbg_open(struct inode *inode, struct file *file)
  366. {
  367. switch ((int)inode->i_private) {
  368. case DEBUG_FILE_COUNTERS:
  369. return single_open(file, pm_dbg_show_counters,
  370. &inode->i_private);
  371. case DEBUG_FILE_TIMERS:
  372. default:
  373. return single_open(file, pm_dbg_show_timers,
  374. &inode->i_private);
  375. };
  376. }
  377. static int pm_dbg_reg_open(struct inode *inode, struct file *file)
  378. {
  379. return single_open(file, pm_dbg_show_regs, inode->i_private);
  380. }
  381. static const struct file_operations debug_fops = {
  382. .open = pm_dbg_open,
  383. .read = seq_read,
  384. .llseek = seq_lseek,
  385. .release = single_release,
  386. };
  387. static const struct file_operations debug_reg_fops = {
  388. .open = pm_dbg_reg_open,
  389. .read = seq_read,
  390. .llseek = seq_lseek,
  391. .release = single_release,
  392. };
  393. int pm_dbg_regset_init(int reg_set)
  394. {
  395. char name[2];
  396. if (!pm_dbg_init_done)
  397. pm_dbg_init();
  398. if (reg_set < 1 || reg_set > PM_DBG_MAX_REG_SETS ||
  399. pm_dbg_reg_set[reg_set-1] != NULL)
  400. return -EINVAL;
  401. pm_dbg_reg_set[reg_set-1] =
  402. kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
  403. if (pm_dbg_reg_set[reg_set-1] == NULL)
  404. return -ENOMEM;
  405. if (pm_dbg_dir != NULL) {
  406. sprintf(name, "%d", reg_set);
  407. (void) debugfs_create_file(name, S_IRUGO,
  408. pm_dbg_dir, (void *)reg_set, &debug_reg_fops);
  409. }
  410. return 0;
  411. }
  412. static int pwrdm_suspend_get(void *data, u64 *val)
  413. {
  414. *val = omap3_pm_get_suspend_state((struct powerdomain *)data);
  415. if (*val >= 0)
  416. return 0;
  417. return *val;
  418. }
  419. static int pwrdm_suspend_set(void *data, u64 val)
  420. {
  421. return omap3_pm_set_suspend_state((struct powerdomain *)data, (int)val);
  422. }
  423. DEFINE_SIMPLE_ATTRIBUTE(pwrdm_suspend_fops, pwrdm_suspend_get,
  424. pwrdm_suspend_set, "%llu\n");
  425. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *dir)
  426. {
  427. int i;
  428. s64 t;
  429. struct dentry *d;
  430. t = sched_clock();
  431. for (i = 0; i < 4; i++)
  432. pwrdm->state_timer[i] = 0;
  433. pwrdm->timer = t;
  434. if (strncmp(pwrdm->name, "dpll", 4) == 0)
  435. return 0;
  436. d = debugfs_create_dir(pwrdm->name, (struct dentry *)dir);
  437. (void) debugfs_create_file("suspend", S_IRUGO|S_IWUSR, d,
  438. (void *)pwrdm, &pwrdm_suspend_fops);
  439. return 0;
  440. }
  441. static int __init pm_dbg_init(void)
  442. {
  443. int i;
  444. struct dentry *d;
  445. char name[2];
  446. if (pm_dbg_init_done)
  447. return 0;
  448. if (cpu_is_omap34xx())
  449. pm_dbg_reg_modules = omap3_pm_reg_modules;
  450. else {
  451. printk(KERN_ERR "%s: only OMAP3 supported\n", __func__);
  452. return -ENODEV;
  453. }
  454. d = debugfs_create_dir("pm_debug", NULL);
  455. if (IS_ERR(d))
  456. return PTR_ERR(d);
  457. (void) debugfs_create_file("count", S_IRUGO,
  458. d, (void *)DEBUG_FILE_COUNTERS, &debug_fops);
  459. (void) debugfs_create_file("time", S_IRUGO,
  460. d, (void *)DEBUG_FILE_TIMERS, &debug_fops);
  461. pwrdm_for_each_nolock(pwrdms_setup, (void *)d);
  462. pm_dbg_dir = debugfs_create_dir("registers", d);
  463. if (IS_ERR(pm_dbg_dir))
  464. return PTR_ERR(pm_dbg_dir);
  465. (void) debugfs_create_file("current", S_IRUGO,
  466. pm_dbg_dir, (void *)0, &debug_reg_fops);
  467. for (i = 0; i < PM_DBG_MAX_REG_SETS; i++)
  468. if (pm_dbg_reg_set[i] != NULL) {
  469. sprintf(name, "%d", i+1);
  470. (void) debugfs_create_file(name, S_IRUGO,
  471. pm_dbg_dir, (void *)(i+1), &debug_reg_fops);
  472. }
  473. pm_dbg_init_done = 1;
  474. return 0;
  475. }
  476. arch_initcall(pm_dbg_init);
  477. #else
  478. void pm_dbg_update_time(struct powerdomain *pwrdm, int prev) {}
  479. #endif