imx6q.dtsi 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "imx6qdl.dtsi"
  10. #include "imx6q-pinfunc.h"
  11. / {
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a9";
  17. reg = <0>;
  18. next-level-cache = <&L2>;
  19. operating-points = <
  20. /* kHz uV */
  21. 1200000 1275000
  22. 996000 1250000
  23. 792000 1150000
  24. 396000 950000
  25. >;
  26. clock-latency = <61036>; /* two CLK32 periods */
  27. clocks = <&clks 104>, <&clks 6>, <&clks 16>,
  28. <&clks 17>, <&clks 170>;
  29. clock-names = "arm", "pll2_pfd2_396m", "step",
  30. "pll1_sw", "pll1_sys";
  31. arm-supply = <&reg_arm>;
  32. pu-supply = <&reg_pu>;
  33. soc-supply = <&reg_soc>;
  34. };
  35. cpu@1 {
  36. compatible = "arm,cortex-a9";
  37. reg = <1>;
  38. next-level-cache = <&L2>;
  39. };
  40. cpu@2 {
  41. compatible = "arm,cortex-a9";
  42. reg = <2>;
  43. next-level-cache = <&L2>;
  44. };
  45. cpu@3 {
  46. compatible = "arm,cortex-a9";
  47. reg = <3>;
  48. next-level-cache = <&L2>;
  49. };
  50. };
  51. soc {
  52. aips-bus@02000000 { /* AIPS1 */
  53. spba-bus@02000000 {
  54. ecspi5: ecspi@02018000 {
  55. #address-cells = <1>;
  56. #size-cells = <0>;
  57. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  58. reg = <0x02018000 0x4000>;
  59. interrupts = <0 35 0x04>;
  60. clocks = <&clks 116>, <&clks 116>;
  61. clock-names = "ipg", "per";
  62. status = "disabled";
  63. };
  64. };
  65. iomuxc: iomuxc@020e0000 {
  66. compatible = "fsl,imx6q-iomuxc";
  67. reg = <0x020e0000 0x4000>;
  68. /* shared pinctrl settings */
  69. audmux {
  70. pinctrl_audmux_1: audmux-1 {
  71. fsl,pins = <
  72. MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  73. MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  74. MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  75. MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  76. >;
  77. };
  78. pinctrl_audmux_2: audmux-2 {
  79. fsl,pins = <
  80. MX6Q_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  81. MX6Q_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  82. MX6Q_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  83. MX6Q_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  84. >;
  85. };
  86. };
  87. ecspi1 {
  88. pinctrl_ecspi1_1: ecspi1grp-1 {
  89. fsl,pins = <
  90. MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  91. MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  92. MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  93. >;
  94. };
  95. };
  96. ecspi3 {
  97. pinctrl_ecspi3_1: ecspi3grp-1 {
  98. fsl,pins = <
  99. MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  100. MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  101. MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  102. >;
  103. };
  104. };
  105. enet {
  106. pinctrl_enet_1: enetgrp-1 {
  107. fsl,pins = <
  108. MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  109. MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  110. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  111. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  112. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  113. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  114. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  115. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  116. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  117. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  118. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  119. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  120. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  121. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  122. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  123. MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  124. >;
  125. };
  126. pinctrl_enet_2: enetgrp-2 {
  127. fsl,pins = <
  128. MX6Q_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  129. MX6Q_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  130. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  131. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  132. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  133. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  134. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  135. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  136. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  137. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  138. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  139. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  140. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  141. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  142. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  143. >;
  144. };
  145. };
  146. gpmi-nand {
  147. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  148. fsl,pins = <
  149. MX6Q_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  150. MX6Q_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  151. MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  152. MX6Q_PAD_NANDF_RB0__NAND_READY_B 0xb000
  153. MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  154. MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  155. MX6Q_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  156. MX6Q_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  157. MX6Q_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  158. MX6Q_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  159. MX6Q_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  160. MX6Q_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  161. MX6Q_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  162. MX6Q_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  163. MX6Q_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  164. MX6Q_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  165. MX6Q_PAD_SD4_DAT0__NAND_DQS 0x00b1
  166. >;
  167. };
  168. };
  169. i2c1 {
  170. pinctrl_i2c1_1: i2c1grp-1 {
  171. fsl,pins = <
  172. MX6Q_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  173. MX6Q_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  174. >;
  175. };
  176. };
  177. i2c2 {
  178. pinctrl_i2c2_1: i2c2grp-1 {
  179. fsl,pins = <
  180. MX6Q_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  181. MX6Q_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  182. >;
  183. };
  184. };
  185. i2c3 {
  186. pinctrl_i2c3_1: i2c3grp-1 {
  187. fsl,pins = <
  188. MX6Q_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  189. MX6Q_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  190. >;
  191. };
  192. };
  193. uart1 {
  194. pinctrl_uart1_1: uart1grp-1 {
  195. fsl,pins = <
  196. MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  197. MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  198. >;
  199. };
  200. };
  201. uart2 {
  202. pinctrl_uart2_1: uart2grp-1 {
  203. fsl,pins = <
  204. MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  205. MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  206. >;
  207. };
  208. };
  209. uart4 {
  210. pinctrl_uart4_1: uart4grp-1 {
  211. fsl,pins = <
  212. MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  213. MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  214. >;
  215. };
  216. };
  217. usbotg {
  218. pinctrl_usbotg_1: usbotggrp-1 {
  219. fsl,pins = <
  220. MX6Q_PAD_GPIO_1__USB_OTG_ID 0x17059
  221. >;
  222. };
  223. pinctrl_usbotg_2: usbotggrp-2 {
  224. fsl,pins = <
  225. MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  226. >;
  227. };
  228. };
  229. usdhc2 {
  230. pinctrl_usdhc2_1: usdhc2grp-1 {
  231. fsl,pins = <
  232. MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059
  233. MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059
  234. MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059
  235. MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059
  236. MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059
  237. MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059
  238. MX6Q_PAD_NANDF_D4__SD2_DATA4 0x17059
  239. MX6Q_PAD_NANDF_D5__SD2_DATA5 0x17059
  240. MX6Q_PAD_NANDF_D6__SD2_DATA6 0x17059
  241. MX6Q_PAD_NANDF_D7__SD2_DATA7 0x17059
  242. >;
  243. };
  244. };
  245. usdhc3 {
  246. pinctrl_usdhc3_1: usdhc3grp-1 {
  247. fsl,pins = <
  248. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  249. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  250. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  251. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  252. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  253. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  254. MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x17059
  255. MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x17059
  256. MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x17059
  257. MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x17059
  258. >;
  259. };
  260. pinctrl_usdhc3_2: usdhc3grp-2 {
  261. fsl,pins = <
  262. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  263. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  264. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  265. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  266. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  267. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  268. >;
  269. };
  270. };
  271. usdhc4 {
  272. pinctrl_usdhc4_1: usdhc4grp-1 {
  273. fsl,pins = <
  274. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  275. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  276. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  277. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  278. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  279. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  280. MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x17059
  281. MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x17059
  282. MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x17059
  283. MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x17059
  284. >;
  285. };
  286. pinctrl_usdhc4_2: usdhc4grp-2 {
  287. fsl,pins = <
  288. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  289. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  290. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  291. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  292. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  293. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  294. >;
  295. };
  296. };
  297. weim {
  298. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  299. fsl,pins = <
  300. MX6Q_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  301. >;
  302. };
  303. pinctrl_weim_nor_1: weimnorgrp-1 {
  304. fsl,pins = <
  305. MX6Q_PAD_EIM_OE__EIM_OE_B 0xb0b1
  306. MX6Q_PAD_EIM_RW__EIM_RW 0xb0b1
  307. MX6Q_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  308. /* data */
  309. MX6Q_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  310. MX6Q_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  311. MX6Q_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  312. MX6Q_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  313. MX6Q_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  314. MX6Q_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  315. MX6Q_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  316. MX6Q_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  317. MX6Q_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  318. MX6Q_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  319. MX6Q_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  320. MX6Q_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  321. MX6Q_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  322. MX6Q_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  323. MX6Q_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  324. MX6Q_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  325. /* address */
  326. MX6Q_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  327. MX6Q_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  328. MX6Q_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  329. MX6Q_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  330. MX6Q_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  331. MX6Q_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  332. MX6Q_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  333. MX6Q_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  334. MX6Q_PAD_EIM_DA15__EIM_AD15 0xb0b1
  335. MX6Q_PAD_EIM_DA14__EIM_AD14 0xb0b1
  336. MX6Q_PAD_EIM_DA13__EIM_AD13 0xb0b1
  337. MX6Q_PAD_EIM_DA12__EIM_AD12 0xb0b1
  338. MX6Q_PAD_EIM_DA11__EIM_AD11 0xb0b1
  339. MX6Q_PAD_EIM_DA10__EIM_AD10 0xb0b1
  340. MX6Q_PAD_EIM_DA9__EIM_AD09 0xb0b1
  341. MX6Q_PAD_EIM_DA8__EIM_AD08 0xb0b1
  342. MX6Q_PAD_EIM_DA7__EIM_AD07 0xb0b1
  343. MX6Q_PAD_EIM_DA6__EIM_AD06 0xb0b1
  344. MX6Q_PAD_EIM_DA5__EIM_AD05 0xb0b1
  345. MX6Q_PAD_EIM_DA4__EIM_AD04 0xb0b1
  346. MX6Q_PAD_EIM_DA3__EIM_AD03 0xb0b1
  347. MX6Q_PAD_EIM_DA2__EIM_AD02 0xb0b1
  348. MX6Q_PAD_EIM_DA1__EIM_AD01 0xb0b1
  349. MX6Q_PAD_EIM_DA0__EIM_AD00 0xb0b1
  350. >;
  351. };
  352. };
  353. };
  354. };
  355. ipu2: ipu@02800000 {
  356. #crtc-cells = <1>;
  357. compatible = "fsl,imx6q-ipu";
  358. reg = <0x02800000 0x400000>;
  359. interrupts = <0 8 0x4 0 7 0x4>;
  360. clocks = <&clks 133>, <&clks 134>, <&clks 137>;
  361. clock-names = "bus", "di0", "di1";
  362. resets = <&src 4>;
  363. };
  364. };
  365. };
  366. &ldb {
  367. clocks = <&clks 33>, <&clks 34>,
  368. <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>,
  369. <&clks 135>, <&clks 136>;
  370. clock-names = "di0_pll", "di1_pll",
  371. "di0_sel", "di1_sel", "di2_sel", "di3_sel",
  372. "di0", "di1";
  373. lvds-channel@0 {
  374. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  375. };
  376. lvds-channel@1 {
  377. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  378. };
  379. };