dma.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  35. int slot,
  36. struct b43_dmadesc_meta **meta)
  37. {
  38. struct b43_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43_dmaring *ring,
  45. struct b43_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43_DMA32_DCTL_ADDREXT_MASK;
  72. desc->dma32.control = cpu_to_le32(ctl);
  73. desc->dma32.address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  76. {
  77. b43_dma_write(ring, B43_DMA32_TXINDEX,
  78. (u32) (slot * sizeof(struct b43_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43_dmaring *ring)
  81. {
  82. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  83. | B43_DMA32_TXSUSPEND);
  84. }
  85. static void op32_tx_resume(struct b43_dmaring *ring)
  86. {
  87. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  88. & ~B43_DMA32_TXSUSPEND);
  89. }
  90. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  91. {
  92. u32 val;
  93. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  94. val &= B43_DMA32_RXDPTR;
  95. return (val / sizeof(struct b43_dmadesc32));
  96. }
  97. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  98. {
  99. b43_dma_write(ring, B43_DMA32_RXINDEX,
  100. (u32) (slot * sizeof(struct b43_dmadesc32)));
  101. }
  102. static const struct b43_dma_ops dma32_ops = {
  103. .idx2desc = op32_idx2desc,
  104. .fill_descriptor = op32_fill_descriptor,
  105. .poke_tx = op32_poke_tx,
  106. .tx_suspend = op32_tx_suspend,
  107. .tx_resume = op32_tx_resume,
  108. .get_current_rxslot = op32_get_current_rxslot,
  109. .set_current_rxslot = op32_set_current_rxslot,
  110. };
  111. /* 64bit DMA ops. */
  112. static
  113. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  114. int slot,
  115. struct b43_dmadesc_meta **meta)
  116. {
  117. struct b43_dmadesc64 *desc;
  118. *meta = &(ring->meta[slot]);
  119. desc = ring->descbase;
  120. desc = &(desc[slot]);
  121. return (struct b43_dmadesc_generic *)desc;
  122. }
  123. static void op64_fill_descriptor(struct b43_dmaring *ring,
  124. struct b43_dmadesc_generic *desc,
  125. dma_addr_t dmaaddr, u16 bufsize,
  126. int start, int end, int irq)
  127. {
  128. struct b43_dmadesc64 *descbase = ring->descbase;
  129. int slot;
  130. u32 ctl0 = 0, ctl1 = 0;
  131. u32 addrlo, addrhi;
  132. u32 addrext;
  133. slot = (int)(&(desc->dma64) - descbase);
  134. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  135. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  136. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  137. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  138. >> SSB_DMA_TRANSLATION_SHIFT;
  139. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  140. if (slot == ring->nr_slots - 1)
  141. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  142. if (start)
  143. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  144. if (end)
  145. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  146. if (irq)
  147. ctl0 |= B43_DMA64_DCTL0_IRQ;
  148. ctl1 |= (bufsize - ring->frameoffset)
  149. & B43_DMA64_DCTL1_BYTECNT;
  150. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  151. & B43_DMA64_DCTL1_ADDREXT_MASK;
  152. desc->dma64.control0 = cpu_to_le32(ctl0);
  153. desc->dma64.control1 = cpu_to_le32(ctl1);
  154. desc->dma64.address_low = cpu_to_le32(addrlo);
  155. desc->dma64.address_high = cpu_to_le32(addrhi);
  156. }
  157. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  158. {
  159. b43_dma_write(ring, B43_DMA64_TXINDEX,
  160. (u32) (slot * sizeof(struct b43_dmadesc64)));
  161. }
  162. static void op64_tx_suspend(struct b43_dmaring *ring)
  163. {
  164. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  165. | B43_DMA64_TXSUSPEND);
  166. }
  167. static void op64_tx_resume(struct b43_dmaring *ring)
  168. {
  169. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  170. & ~B43_DMA64_TXSUSPEND);
  171. }
  172. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  173. {
  174. u32 val;
  175. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  176. val &= B43_DMA64_RXSTATDPTR;
  177. return (val / sizeof(struct b43_dmadesc64));
  178. }
  179. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  180. {
  181. b43_dma_write(ring, B43_DMA64_RXINDEX,
  182. (u32) (slot * sizeof(struct b43_dmadesc64)));
  183. }
  184. static const struct b43_dma_ops dma64_ops = {
  185. .idx2desc = op64_idx2desc,
  186. .fill_descriptor = op64_fill_descriptor,
  187. .poke_tx = op64_poke_tx,
  188. .tx_suspend = op64_tx_suspend,
  189. .tx_resume = op64_tx_resume,
  190. .get_current_rxslot = op64_get_current_rxslot,
  191. .set_current_rxslot = op64_set_current_rxslot,
  192. };
  193. static inline int free_slots(struct b43_dmaring *ring)
  194. {
  195. return (ring->nr_slots - ring->used_slots);
  196. }
  197. static inline int next_slot(struct b43_dmaring *ring, int slot)
  198. {
  199. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  200. if (slot == ring->nr_slots - 1)
  201. return 0;
  202. return slot + 1;
  203. }
  204. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  205. {
  206. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  207. if (slot == 0)
  208. return ring->nr_slots - 1;
  209. return slot - 1;
  210. }
  211. #ifdef CONFIG_B43_DEBUG
  212. static void update_max_used_slots(struct b43_dmaring *ring,
  213. int current_used_slots)
  214. {
  215. if (current_used_slots <= ring->max_used_slots)
  216. return;
  217. ring->max_used_slots = current_used_slots;
  218. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  219. b43dbg(ring->dev->wl,
  220. "max_used_slots increased to %d on %s ring %d\n",
  221. ring->max_used_slots,
  222. ring->tx ? "TX" : "RX", ring->index);
  223. }
  224. }
  225. #else
  226. static inline
  227. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  228. {
  229. }
  230. #endif /* DEBUG */
  231. /* Request a slot for usage. */
  232. static inline int request_slot(struct b43_dmaring *ring)
  233. {
  234. int slot;
  235. B43_WARN_ON(!ring->tx);
  236. B43_WARN_ON(ring->stopped);
  237. B43_WARN_ON(free_slots(ring) == 0);
  238. slot = next_slot(ring, ring->current_slot);
  239. ring->current_slot = slot;
  240. ring->used_slots++;
  241. update_max_used_slots(ring, ring->used_slots);
  242. return slot;
  243. }
  244. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  245. {
  246. static const u16 map64[] = {
  247. B43_MMIO_DMA64_BASE0,
  248. B43_MMIO_DMA64_BASE1,
  249. B43_MMIO_DMA64_BASE2,
  250. B43_MMIO_DMA64_BASE3,
  251. B43_MMIO_DMA64_BASE4,
  252. B43_MMIO_DMA64_BASE5,
  253. };
  254. static const u16 map32[] = {
  255. B43_MMIO_DMA32_BASE0,
  256. B43_MMIO_DMA32_BASE1,
  257. B43_MMIO_DMA32_BASE2,
  258. B43_MMIO_DMA32_BASE3,
  259. B43_MMIO_DMA32_BASE4,
  260. B43_MMIO_DMA32_BASE5,
  261. };
  262. if (type == B43_DMA_64BIT) {
  263. B43_WARN_ON(!(controller_idx >= 0 &&
  264. controller_idx < ARRAY_SIZE(map64)));
  265. return map64[controller_idx];
  266. }
  267. B43_WARN_ON(!(controller_idx >= 0 &&
  268. controller_idx < ARRAY_SIZE(map32)));
  269. return map32[controller_idx];
  270. }
  271. static inline
  272. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  273. unsigned char *buf, size_t len, int tx)
  274. {
  275. dma_addr_t dmaaddr;
  276. if (tx) {
  277. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  278. buf, len, DMA_TO_DEVICE);
  279. } else {
  280. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  281. buf, len, DMA_FROM_DEVICE);
  282. }
  283. return dmaaddr;
  284. }
  285. static inline
  286. void unmap_descbuffer(struct b43_dmaring *ring,
  287. dma_addr_t addr, size_t len, int tx)
  288. {
  289. if (tx) {
  290. dma_unmap_single(ring->dev->dev->dma_dev,
  291. addr, len, DMA_TO_DEVICE);
  292. } else {
  293. dma_unmap_single(ring->dev->dev->dma_dev,
  294. addr, len, DMA_FROM_DEVICE);
  295. }
  296. }
  297. static inline
  298. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  299. dma_addr_t addr, size_t len)
  300. {
  301. B43_WARN_ON(ring->tx);
  302. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  303. addr, len, DMA_FROM_DEVICE);
  304. }
  305. static inline
  306. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  307. dma_addr_t addr, size_t len)
  308. {
  309. B43_WARN_ON(ring->tx);
  310. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  311. addr, len, DMA_FROM_DEVICE);
  312. }
  313. static inline
  314. void free_descriptor_buffer(struct b43_dmaring *ring,
  315. struct b43_dmadesc_meta *meta)
  316. {
  317. if (meta->skb) {
  318. dev_kfree_skb_any(meta->skb);
  319. meta->skb = NULL;
  320. }
  321. }
  322. static int alloc_ringmemory(struct b43_dmaring *ring)
  323. {
  324. struct device *dma_dev = ring->dev->dev->dma_dev;
  325. gfp_t flags = GFP_KERNEL;
  326. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  327. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  328. * has shown that 4K is sufficient for the latter as long as the buffer
  329. * does not cross an 8K boundary.
  330. *
  331. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  332. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  333. * which accounts for the GFP_DMA flag below.
  334. */
  335. if (ring->type == B43_DMA_64BIT)
  336. flags |= GFP_DMA;
  337. ring->descbase = dma_alloc_coherent(dma_dev, B43_DMA_RINGMEMSIZE,
  338. &(ring->dmabase), flags);
  339. if (!ring->descbase) {
  340. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  341. return -ENOMEM;
  342. }
  343. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  344. return 0;
  345. }
  346. static void free_ringmemory(struct b43_dmaring *ring)
  347. {
  348. struct device *dma_dev = ring->dev->dev->dma_dev;
  349. dma_free_coherent(dma_dev, B43_DMA_RINGMEMSIZE,
  350. ring->descbase, ring->dmabase);
  351. }
  352. /* Reset the RX DMA channel */
  353. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  354. enum b43_dmatype type)
  355. {
  356. int i;
  357. u32 value;
  358. u16 offset;
  359. might_sleep();
  360. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  361. b43_write32(dev, mmio_base + offset, 0);
  362. for (i = 0; i < 10; i++) {
  363. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  364. B43_DMA32_RXSTATUS;
  365. value = b43_read32(dev, mmio_base + offset);
  366. if (type == B43_DMA_64BIT) {
  367. value &= B43_DMA64_RXSTAT;
  368. if (value == B43_DMA64_RXSTAT_DISABLED) {
  369. i = -1;
  370. break;
  371. }
  372. } else {
  373. value &= B43_DMA32_RXSTATE;
  374. if (value == B43_DMA32_RXSTAT_DISABLED) {
  375. i = -1;
  376. break;
  377. }
  378. }
  379. msleep(1);
  380. }
  381. if (i != -1) {
  382. b43err(dev->wl, "DMA RX reset timed out\n");
  383. return -ENODEV;
  384. }
  385. return 0;
  386. }
  387. /* Reset the TX DMA channel */
  388. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  389. enum b43_dmatype type)
  390. {
  391. int i;
  392. u32 value;
  393. u16 offset;
  394. might_sleep();
  395. for (i = 0; i < 10; i++) {
  396. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  397. B43_DMA32_TXSTATUS;
  398. value = b43_read32(dev, mmio_base + offset);
  399. if (type == B43_DMA_64BIT) {
  400. value &= B43_DMA64_TXSTAT;
  401. if (value == B43_DMA64_TXSTAT_DISABLED ||
  402. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  403. value == B43_DMA64_TXSTAT_STOPPED)
  404. break;
  405. } else {
  406. value &= B43_DMA32_TXSTATE;
  407. if (value == B43_DMA32_TXSTAT_DISABLED ||
  408. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  409. value == B43_DMA32_TXSTAT_STOPPED)
  410. break;
  411. }
  412. msleep(1);
  413. }
  414. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  415. b43_write32(dev, mmio_base + offset, 0);
  416. for (i = 0; i < 10; i++) {
  417. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  418. B43_DMA32_TXSTATUS;
  419. value = b43_read32(dev, mmio_base + offset);
  420. if (type == B43_DMA_64BIT) {
  421. value &= B43_DMA64_TXSTAT;
  422. if (value == B43_DMA64_TXSTAT_DISABLED) {
  423. i = -1;
  424. break;
  425. }
  426. } else {
  427. value &= B43_DMA32_TXSTATE;
  428. if (value == B43_DMA32_TXSTAT_DISABLED) {
  429. i = -1;
  430. break;
  431. }
  432. }
  433. msleep(1);
  434. }
  435. if (i != -1) {
  436. b43err(dev->wl, "DMA TX reset timed out\n");
  437. return -ENODEV;
  438. }
  439. /* ensure the reset is completed. */
  440. msleep(1);
  441. return 0;
  442. }
  443. /* Check if a DMA mapping address is invalid. */
  444. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  445. dma_addr_t addr,
  446. size_t buffersize, bool dma_to_device)
  447. {
  448. if (unlikely(dma_mapping_error(addr)))
  449. return 1;
  450. switch (ring->type) {
  451. case B43_DMA_30BIT:
  452. if ((u64)addr + buffersize > (1ULL << 30))
  453. goto address_error;
  454. break;
  455. case B43_DMA_32BIT:
  456. if ((u64)addr + buffersize > (1ULL << 32))
  457. goto address_error;
  458. break;
  459. case B43_DMA_64BIT:
  460. /* Currently we can't have addresses beyond
  461. * 64bit in the kernel. */
  462. break;
  463. }
  464. /* The address is OK. */
  465. return 0;
  466. address_error:
  467. /* We can't support this address. Unmap it again. */
  468. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  469. return 1;
  470. }
  471. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  472. struct b43_dmadesc_generic *desc,
  473. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  474. {
  475. struct b43_rxhdr_fw4 *rxhdr;
  476. dma_addr_t dmaaddr;
  477. struct sk_buff *skb;
  478. B43_WARN_ON(ring->tx);
  479. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  480. if (unlikely(!skb))
  481. return -ENOMEM;
  482. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  483. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  484. /* ugh. try to realloc in zone_dma */
  485. gfp_flags |= GFP_DMA;
  486. dev_kfree_skb_any(skb);
  487. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  488. if (unlikely(!skb))
  489. return -ENOMEM;
  490. dmaaddr = map_descbuffer(ring, skb->data,
  491. ring->rx_buffersize, 0);
  492. }
  493. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  494. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  495. dev_kfree_skb_any(skb);
  496. return -EIO;
  497. }
  498. meta->skb = skb;
  499. meta->dmaaddr = dmaaddr;
  500. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  501. ring->rx_buffersize, 0, 0, 0);
  502. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  503. rxhdr->frame_len = 0;
  504. return 0;
  505. }
  506. /* Allocate the initial descbuffers.
  507. * This is used for an RX ring only.
  508. */
  509. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  510. {
  511. int i, err = -ENOMEM;
  512. struct b43_dmadesc_generic *desc;
  513. struct b43_dmadesc_meta *meta;
  514. for (i = 0; i < ring->nr_slots; i++) {
  515. desc = ring->ops->idx2desc(ring, i, &meta);
  516. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  517. if (err) {
  518. b43err(ring->dev->wl,
  519. "Failed to allocate initial descbuffers\n");
  520. goto err_unwind;
  521. }
  522. }
  523. mb();
  524. ring->used_slots = ring->nr_slots;
  525. err = 0;
  526. out:
  527. return err;
  528. err_unwind:
  529. for (i--; i >= 0; i--) {
  530. desc = ring->ops->idx2desc(ring, i, &meta);
  531. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  532. dev_kfree_skb(meta->skb);
  533. }
  534. goto out;
  535. }
  536. /* Do initial setup of the DMA controller.
  537. * Reset the controller, write the ring busaddress
  538. * and switch the "enable" bit on.
  539. */
  540. static int dmacontroller_setup(struct b43_dmaring *ring)
  541. {
  542. int err = 0;
  543. u32 value;
  544. u32 addrext;
  545. u32 trans = ssb_dma_translation(ring->dev->dev);
  546. if (ring->tx) {
  547. if (ring->type == B43_DMA_64BIT) {
  548. u64 ringbase = (u64) (ring->dmabase);
  549. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  550. >> SSB_DMA_TRANSLATION_SHIFT;
  551. value = B43_DMA64_TXENABLE;
  552. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  553. & B43_DMA64_TXADDREXT_MASK;
  554. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  555. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  556. (ringbase & 0xFFFFFFFF));
  557. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  558. ((ringbase >> 32) &
  559. ~SSB_DMA_TRANSLATION_MASK)
  560. | (trans << 1));
  561. } else {
  562. u32 ringbase = (u32) (ring->dmabase);
  563. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  564. >> SSB_DMA_TRANSLATION_SHIFT;
  565. value = B43_DMA32_TXENABLE;
  566. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  567. & B43_DMA32_TXADDREXT_MASK;
  568. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  569. b43_dma_write(ring, B43_DMA32_TXRING,
  570. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  571. | trans);
  572. }
  573. } else {
  574. err = alloc_initial_descbuffers(ring);
  575. if (err)
  576. goto out;
  577. if (ring->type == B43_DMA_64BIT) {
  578. u64 ringbase = (u64) (ring->dmabase);
  579. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  580. >> SSB_DMA_TRANSLATION_SHIFT;
  581. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  582. value |= B43_DMA64_RXENABLE;
  583. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  584. & B43_DMA64_RXADDREXT_MASK;
  585. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  586. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  587. (ringbase & 0xFFFFFFFF));
  588. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  589. ((ringbase >> 32) &
  590. ~SSB_DMA_TRANSLATION_MASK)
  591. | (trans << 1));
  592. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  593. sizeof(struct b43_dmadesc64));
  594. } else {
  595. u32 ringbase = (u32) (ring->dmabase);
  596. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  597. >> SSB_DMA_TRANSLATION_SHIFT;
  598. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  599. value |= B43_DMA32_RXENABLE;
  600. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  601. & B43_DMA32_RXADDREXT_MASK;
  602. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  603. b43_dma_write(ring, B43_DMA32_RXRING,
  604. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  605. | trans);
  606. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  607. sizeof(struct b43_dmadesc32));
  608. }
  609. }
  610. out:
  611. return err;
  612. }
  613. /* Shutdown the DMA controller. */
  614. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  615. {
  616. if (ring->tx) {
  617. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  618. ring->type);
  619. if (ring->type == B43_DMA_64BIT) {
  620. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  621. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  622. } else
  623. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  624. } else {
  625. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  626. ring->type);
  627. if (ring->type == B43_DMA_64BIT) {
  628. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  629. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  630. } else
  631. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  632. }
  633. }
  634. static void free_all_descbuffers(struct b43_dmaring *ring)
  635. {
  636. struct b43_dmadesc_generic *desc;
  637. struct b43_dmadesc_meta *meta;
  638. int i;
  639. if (!ring->used_slots)
  640. return;
  641. for (i = 0; i < ring->nr_slots; i++) {
  642. desc = ring->ops->idx2desc(ring, i, &meta);
  643. if (!meta->skb) {
  644. B43_WARN_ON(!ring->tx);
  645. continue;
  646. }
  647. if (ring->tx) {
  648. unmap_descbuffer(ring, meta->dmaaddr,
  649. meta->skb->len, 1);
  650. } else {
  651. unmap_descbuffer(ring, meta->dmaaddr,
  652. ring->rx_buffersize, 0);
  653. }
  654. free_descriptor_buffer(ring, meta);
  655. }
  656. }
  657. static u64 supported_dma_mask(struct b43_wldev *dev)
  658. {
  659. u32 tmp;
  660. u16 mmio_base;
  661. tmp = b43_read32(dev, SSB_TMSHIGH);
  662. if (tmp & SSB_TMSHIGH_DMA64)
  663. return DMA_64BIT_MASK;
  664. mmio_base = b43_dmacontroller_base(0, 0);
  665. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  666. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  667. if (tmp & B43_DMA32_TXADDREXT_MASK)
  668. return DMA_32BIT_MASK;
  669. return DMA_30BIT_MASK;
  670. }
  671. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  672. {
  673. if (dmamask == DMA_30BIT_MASK)
  674. return B43_DMA_30BIT;
  675. if (dmamask == DMA_32BIT_MASK)
  676. return B43_DMA_32BIT;
  677. if (dmamask == DMA_64BIT_MASK)
  678. return B43_DMA_64BIT;
  679. B43_WARN_ON(1);
  680. return B43_DMA_30BIT;
  681. }
  682. /* Main initialization function. */
  683. static
  684. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  685. int controller_index,
  686. int for_tx,
  687. enum b43_dmatype type)
  688. {
  689. struct b43_dmaring *ring;
  690. int err;
  691. int nr_slots;
  692. dma_addr_t dma_test;
  693. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  694. if (!ring)
  695. goto out;
  696. ring->type = type;
  697. nr_slots = B43_RXRING_SLOTS;
  698. if (for_tx)
  699. nr_slots = B43_TXRING_SLOTS;
  700. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  701. GFP_KERNEL);
  702. if (!ring->meta)
  703. goto err_kfree_ring;
  704. if (for_tx) {
  705. ring->txhdr_cache = kcalloc(nr_slots,
  706. b43_txhdr_size(dev),
  707. GFP_KERNEL);
  708. if (!ring->txhdr_cache)
  709. goto err_kfree_meta;
  710. /* test for ability to dma to txhdr_cache */
  711. dma_test = dma_map_single(dev->dev->dma_dev,
  712. ring->txhdr_cache,
  713. b43_txhdr_size(dev),
  714. DMA_TO_DEVICE);
  715. if (b43_dma_mapping_error(ring, dma_test,
  716. b43_txhdr_size(dev), 1)) {
  717. /* ugh realloc */
  718. kfree(ring->txhdr_cache);
  719. ring->txhdr_cache = kcalloc(nr_slots,
  720. b43_txhdr_size(dev),
  721. GFP_KERNEL | GFP_DMA);
  722. if (!ring->txhdr_cache)
  723. goto err_kfree_meta;
  724. dma_test = dma_map_single(dev->dev->dma_dev,
  725. ring->txhdr_cache,
  726. b43_txhdr_size(dev),
  727. DMA_TO_DEVICE);
  728. if (b43_dma_mapping_error(ring, dma_test,
  729. b43_txhdr_size(dev), 1)) {
  730. b43err(dev->wl,
  731. "TXHDR DMA allocation failed\n");
  732. goto err_kfree_txhdr_cache;
  733. }
  734. }
  735. dma_unmap_single(dev->dev->dma_dev,
  736. dma_test, b43_txhdr_size(dev),
  737. DMA_TO_DEVICE);
  738. }
  739. ring->dev = dev;
  740. ring->nr_slots = nr_slots;
  741. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  742. ring->index = controller_index;
  743. if (type == B43_DMA_64BIT)
  744. ring->ops = &dma64_ops;
  745. else
  746. ring->ops = &dma32_ops;
  747. if (for_tx) {
  748. ring->tx = 1;
  749. ring->current_slot = -1;
  750. } else {
  751. if (ring->index == 0) {
  752. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  753. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  754. } else if (ring->index == 3) {
  755. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  756. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  757. } else
  758. B43_WARN_ON(1);
  759. }
  760. spin_lock_init(&ring->lock);
  761. #ifdef CONFIG_B43_DEBUG
  762. ring->last_injected_overflow = jiffies;
  763. #endif
  764. err = alloc_ringmemory(ring);
  765. if (err)
  766. goto err_kfree_txhdr_cache;
  767. err = dmacontroller_setup(ring);
  768. if (err)
  769. goto err_free_ringmemory;
  770. out:
  771. return ring;
  772. err_free_ringmemory:
  773. free_ringmemory(ring);
  774. err_kfree_txhdr_cache:
  775. kfree(ring->txhdr_cache);
  776. err_kfree_meta:
  777. kfree(ring->meta);
  778. err_kfree_ring:
  779. kfree(ring);
  780. ring = NULL;
  781. goto out;
  782. }
  783. #define divide(a, b) ({ \
  784. typeof(a) __a = a; \
  785. do_div(__a, b); \
  786. __a; \
  787. })
  788. #define modulo(a, b) ({ \
  789. typeof(a) __a = a; \
  790. do_div(__a, b); \
  791. })
  792. /* Main cleanup function. */
  793. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  794. const char *ringname)
  795. {
  796. if (!ring)
  797. return;
  798. #ifdef CONFIG_B43_DEBUG
  799. {
  800. /* Print some statistics. */
  801. u64 failed_packets = ring->nr_failed_tx_packets;
  802. u64 succeed_packets = ring->nr_succeed_tx_packets;
  803. u64 nr_packets = failed_packets + succeed_packets;
  804. u64 permille_failed = 0, average_tries = 0;
  805. if (nr_packets)
  806. permille_failed = divide(failed_packets * 1000, nr_packets);
  807. if (nr_packets)
  808. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  809. b43dbg(ring->dev->wl, "DMA-%u %s: "
  810. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  811. "Average tries %llu.%02llu\n",
  812. (unsigned int)(ring->type), ringname,
  813. ring->max_used_slots,
  814. ring->nr_slots,
  815. (unsigned long long)failed_packets,
  816. (unsigned long long)nr_packets,
  817. (unsigned long long)divide(permille_failed, 10),
  818. (unsigned long long)modulo(permille_failed, 10),
  819. (unsigned long long)divide(average_tries, 100),
  820. (unsigned long long)modulo(average_tries, 100));
  821. }
  822. #endif /* DEBUG */
  823. /* Device IRQs are disabled prior entering this function,
  824. * so no need to take care of concurrency with rx handler stuff.
  825. */
  826. dmacontroller_cleanup(ring);
  827. free_all_descbuffers(ring);
  828. free_ringmemory(ring);
  829. kfree(ring->txhdr_cache);
  830. kfree(ring->meta);
  831. kfree(ring);
  832. }
  833. #define destroy_ring(dma, ring) do { \
  834. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  835. (dma)->ring = NULL; \
  836. } while (0)
  837. void b43_dma_free(struct b43_wldev *dev)
  838. {
  839. struct b43_dma *dma;
  840. if (b43_using_pio_transfers(dev))
  841. return;
  842. dma = &dev->dma;
  843. destroy_ring(dma, rx_ring);
  844. destroy_ring(dma, tx_ring_AC_BK);
  845. destroy_ring(dma, tx_ring_AC_BE);
  846. destroy_ring(dma, tx_ring_AC_VI);
  847. destroy_ring(dma, tx_ring_AC_VO);
  848. destroy_ring(dma, tx_ring_mcast);
  849. }
  850. int b43_dma_init(struct b43_wldev *dev)
  851. {
  852. struct b43_dma *dma = &dev->dma;
  853. int err;
  854. u64 dmamask;
  855. enum b43_dmatype type;
  856. dmamask = supported_dma_mask(dev);
  857. type = dma_mask_to_engine_type(dmamask);
  858. err = ssb_dma_set_mask(dev->dev, dmamask);
  859. if (err) {
  860. b43err(dev->wl, "The machine/kernel does not support "
  861. "the required DMA mask (0x%08X%08X)\n",
  862. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  863. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  864. return -EOPNOTSUPP;
  865. }
  866. err = -ENOMEM;
  867. /* setup TX DMA channels. */
  868. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  869. if (!dma->tx_ring_AC_BK)
  870. goto out;
  871. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  872. if (!dma->tx_ring_AC_BE)
  873. goto err_destroy_bk;
  874. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  875. if (!dma->tx_ring_AC_VI)
  876. goto err_destroy_be;
  877. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  878. if (!dma->tx_ring_AC_VO)
  879. goto err_destroy_vi;
  880. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  881. if (!dma->tx_ring_mcast)
  882. goto err_destroy_vo;
  883. /* setup RX DMA channel. */
  884. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  885. if (!dma->rx_ring)
  886. goto err_destroy_mcast;
  887. /* No support for the TX status DMA ring. */
  888. B43_WARN_ON(dev->dev->id.revision < 5);
  889. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  890. (unsigned int)type);
  891. err = 0;
  892. out:
  893. return err;
  894. err_destroy_mcast:
  895. destroy_ring(dma, tx_ring_mcast);
  896. err_destroy_vo:
  897. destroy_ring(dma, tx_ring_AC_VO);
  898. err_destroy_vi:
  899. destroy_ring(dma, tx_ring_AC_VI);
  900. err_destroy_be:
  901. destroy_ring(dma, tx_ring_AC_BE);
  902. err_destroy_bk:
  903. destroy_ring(dma, tx_ring_AC_BK);
  904. return err;
  905. }
  906. /* Generate a cookie for the TX header. */
  907. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  908. {
  909. u16 cookie;
  910. /* Use the upper 4 bits of the cookie as
  911. * DMA controller ID and store the slot number
  912. * in the lower 12 bits.
  913. * Note that the cookie must never be 0, as this
  914. * is a special value used in RX path.
  915. * It can also not be 0xFFFF because that is special
  916. * for multicast frames.
  917. */
  918. cookie = (((u16)ring->index + 1) << 12);
  919. B43_WARN_ON(slot & ~0x0FFF);
  920. cookie |= (u16)slot;
  921. return cookie;
  922. }
  923. /* Inspect a cookie and find out to which controller/slot it belongs. */
  924. static
  925. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  926. {
  927. struct b43_dma *dma = &dev->dma;
  928. struct b43_dmaring *ring = NULL;
  929. switch (cookie & 0xF000) {
  930. case 0x1000:
  931. ring = dma->tx_ring_AC_BK;
  932. break;
  933. case 0x2000:
  934. ring = dma->tx_ring_AC_BE;
  935. break;
  936. case 0x3000:
  937. ring = dma->tx_ring_AC_VI;
  938. break;
  939. case 0x4000:
  940. ring = dma->tx_ring_AC_VO;
  941. break;
  942. case 0x5000:
  943. ring = dma->tx_ring_mcast;
  944. break;
  945. default:
  946. B43_WARN_ON(1);
  947. }
  948. *slot = (cookie & 0x0FFF);
  949. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  950. return ring;
  951. }
  952. static int dma_tx_fragment(struct b43_dmaring *ring,
  953. struct sk_buff *skb,
  954. struct ieee80211_tx_control *ctl)
  955. {
  956. const struct b43_dma_ops *ops = ring->ops;
  957. u8 *header;
  958. int slot, old_top_slot, old_used_slots;
  959. int err;
  960. struct b43_dmadesc_generic *desc;
  961. struct b43_dmadesc_meta *meta;
  962. struct b43_dmadesc_meta *meta_hdr;
  963. struct sk_buff *bounce_skb;
  964. u16 cookie;
  965. size_t hdrsize = b43_txhdr_size(ring->dev);
  966. #define SLOTS_PER_PACKET 2
  967. old_top_slot = ring->current_slot;
  968. old_used_slots = ring->used_slots;
  969. /* Get a slot for the header. */
  970. slot = request_slot(ring);
  971. desc = ops->idx2desc(ring, slot, &meta_hdr);
  972. memset(meta_hdr, 0, sizeof(*meta_hdr));
  973. header = &(ring->txhdr_cache[slot * hdrsize]);
  974. cookie = generate_cookie(ring, slot);
  975. err = b43_generate_txhdr(ring->dev, header,
  976. skb->data, skb->len, ctl, cookie);
  977. if (unlikely(err)) {
  978. ring->current_slot = old_top_slot;
  979. ring->used_slots = old_used_slots;
  980. return err;
  981. }
  982. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  983. hdrsize, 1);
  984. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  985. ring->current_slot = old_top_slot;
  986. ring->used_slots = old_used_slots;
  987. return -EIO;
  988. }
  989. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  990. hdrsize, 1, 0, 0);
  991. /* Get a slot for the payload. */
  992. slot = request_slot(ring);
  993. desc = ops->idx2desc(ring, slot, &meta);
  994. memset(meta, 0, sizeof(*meta));
  995. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  996. meta->skb = skb;
  997. meta->is_last_fragment = 1;
  998. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  999. /* create a bounce buffer in zone_dma on mapping failure. */
  1000. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1001. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1002. if (!bounce_skb) {
  1003. ring->current_slot = old_top_slot;
  1004. ring->used_slots = old_used_slots;
  1005. err = -ENOMEM;
  1006. goto out_unmap_hdr;
  1007. }
  1008. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1009. dev_kfree_skb_any(skb);
  1010. skb = bounce_skb;
  1011. meta->skb = skb;
  1012. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1013. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1014. ring->current_slot = old_top_slot;
  1015. ring->used_slots = old_used_slots;
  1016. err = -EIO;
  1017. goto out_free_bounce;
  1018. }
  1019. }
  1020. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1021. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1022. /* Tell the firmware about the cookie of the last
  1023. * mcast frame, so it can clear the more-data bit in it. */
  1024. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1025. B43_SHM_SH_MCASTCOOKIE, cookie);
  1026. }
  1027. /* Now transfer the whole frame. */
  1028. wmb();
  1029. ops->poke_tx(ring, next_slot(ring, slot));
  1030. return 0;
  1031. out_free_bounce:
  1032. dev_kfree_skb_any(skb);
  1033. out_unmap_hdr:
  1034. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1035. hdrsize, 1);
  1036. return err;
  1037. }
  1038. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1039. {
  1040. #ifdef CONFIG_B43_DEBUG
  1041. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1042. /* Check if we should inject another ringbuffer overflow
  1043. * to test handling of this situation in the stack. */
  1044. unsigned long next_overflow;
  1045. next_overflow = ring->last_injected_overflow + HZ;
  1046. if (time_after(jiffies, next_overflow)) {
  1047. ring->last_injected_overflow = jiffies;
  1048. b43dbg(ring->dev->wl,
  1049. "Injecting TX ring overflow on "
  1050. "DMA controller %d\n", ring->index);
  1051. return 1;
  1052. }
  1053. }
  1054. #endif /* CONFIG_B43_DEBUG */
  1055. return 0;
  1056. }
  1057. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1058. static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
  1059. u8 queue_prio)
  1060. {
  1061. struct b43_dmaring *ring;
  1062. if (b43_modparam_qos) {
  1063. /* 0 = highest priority */
  1064. switch (queue_prio) {
  1065. default:
  1066. B43_WARN_ON(1);
  1067. /* fallthrough */
  1068. case 0:
  1069. ring = dev->dma.tx_ring_AC_VO;
  1070. break;
  1071. case 1:
  1072. ring = dev->dma.tx_ring_AC_VI;
  1073. break;
  1074. case 2:
  1075. ring = dev->dma.tx_ring_AC_BE;
  1076. break;
  1077. case 3:
  1078. ring = dev->dma.tx_ring_AC_BK;
  1079. break;
  1080. }
  1081. } else
  1082. ring = dev->dma.tx_ring_AC_BE;
  1083. return ring;
  1084. }
  1085. int b43_dma_tx(struct b43_wldev *dev,
  1086. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1087. {
  1088. struct b43_dmaring *ring;
  1089. struct ieee80211_hdr *hdr;
  1090. int err = 0;
  1091. unsigned long flags;
  1092. hdr = (struct ieee80211_hdr *)skb->data;
  1093. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1094. /* The multicast ring will be sent after the DTIM */
  1095. ring = dev->dma.tx_ring_mcast;
  1096. /* Set the more-data bit. Ucode will clear it on
  1097. * the last frame for us. */
  1098. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1099. } else {
  1100. /* Decide by priority where to put this frame. */
  1101. ring = select_ring_by_priority(dev, ctl->queue);
  1102. }
  1103. spin_lock_irqsave(&ring->lock, flags);
  1104. B43_WARN_ON(!ring->tx);
  1105. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1106. b43warn(dev->wl, "DMA queue overflow\n");
  1107. err = -ENOSPC;
  1108. goto out_unlock;
  1109. }
  1110. /* Check if the queue was stopped in mac80211,
  1111. * but we got called nevertheless.
  1112. * That would be a mac80211 bug. */
  1113. B43_WARN_ON(ring->stopped);
  1114. /* Assign the queue number to the ring (if not already done before)
  1115. * so TX status handling can use it. The queue to ring mapping is
  1116. * static, so we don't need to store it per frame. */
  1117. ring->queue_prio = ctl->queue;
  1118. err = dma_tx_fragment(ring, skb, ctl);
  1119. if (unlikely(err == -ENOKEY)) {
  1120. /* Drop this packet, as we don't have the encryption key
  1121. * anymore and must not transmit it unencrypted. */
  1122. dev_kfree_skb_any(skb);
  1123. err = 0;
  1124. goto out_unlock;
  1125. }
  1126. if (unlikely(err)) {
  1127. b43err(dev->wl, "DMA tx mapping failure\n");
  1128. goto out_unlock;
  1129. }
  1130. ring->nr_tx_packets++;
  1131. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1132. should_inject_overflow(ring)) {
  1133. /* This TX ring is full. */
  1134. ieee80211_stop_queue(dev->wl->hw, ctl->queue);
  1135. ring->stopped = 1;
  1136. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1137. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1138. }
  1139. }
  1140. out_unlock:
  1141. spin_unlock_irqrestore(&ring->lock, flags);
  1142. return err;
  1143. }
  1144. /* Called with IRQs disabled. */
  1145. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1146. const struct b43_txstatus *status)
  1147. {
  1148. const struct b43_dma_ops *ops;
  1149. struct b43_dmaring *ring;
  1150. struct b43_dmadesc_generic *desc;
  1151. struct b43_dmadesc_meta *meta;
  1152. int slot;
  1153. bool frame_succeed;
  1154. ring = parse_cookie(dev, status->cookie, &slot);
  1155. if (unlikely(!ring))
  1156. return;
  1157. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1158. B43_WARN_ON(!ring->tx);
  1159. ops = ring->ops;
  1160. while (1) {
  1161. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1162. desc = ops->idx2desc(ring, slot, &meta);
  1163. if (meta->skb)
  1164. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1165. 1);
  1166. else
  1167. unmap_descbuffer(ring, meta->dmaaddr,
  1168. b43_txhdr_size(dev), 1);
  1169. if (meta->is_last_fragment) {
  1170. B43_WARN_ON(!meta->skb);
  1171. /* Call back to inform the ieee80211 subsystem about the
  1172. * status of the transmission.
  1173. * Some fields of txstat are already filled in dma_tx().
  1174. */
  1175. frame_succeed = b43_fill_txstatus_report(
  1176. &(meta->txstat), status);
  1177. #ifdef CONFIG_B43_DEBUG
  1178. if (frame_succeed)
  1179. ring->nr_succeed_tx_packets++;
  1180. else
  1181. ring->nr_failed_tx_packets++;
  1182. ring->nr_total_packet_tries += status->frame_count;
  1183. #endif /* DEBUG */
  1184. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1185. &(meta->txstat));
  1186. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1187. meta->skb = NULL;
  1188. } else {
  1189. /* No need to call free_descriptor_buffer here, as
  1190. * this is only the txhdr, which is not allocated.
  1191. */
  1192. B43_WARN_ON(meta->skb);
  1193. }
  1194. /* Everything unmapped and free'd. So it's not used anymore. */
  1195. ring->used_slots--;
  1196. if (meta->is_last_fragment)
  1197. break;
  1198. slot = next_slot(ring, slot);
  1199. }
  1200. dev->stats.last_tx = jiffies;
  1201. if (ring->stopped) {
  1202. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1203. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1204. ring->stopped = 0;
  1205. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1206. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1207. }
  1208. }
  1209. spin_unlock(&ring->lock);
  1210. }
  1211. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1212. struct ieee80211_tx_queue_stats *stats)
  1213. {
  1214. const int nr_queues = dev->wl->hw->queues;
  1215. struct b43_dmaring *ring;
  1216. struct ieee80211_tx_queue_stats_data *data;
  1217. unsigned long flags;
  1218. int i;
  1219. for (i = 0; i < nr_queues; i++) {
  1220. data = &(stats->data[i]);
  1221. ring = select_ring_by_priority(dev, i);
  1222. spin_lock_irqsave(&ring->lock, flags);
  1223. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1224. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1225. data->count = ring->nr_tx_packets;
  1226. spin_unlock_irqrestore(&ring->lock, flags);
  1227. }
  1228. }
  1229. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1230. {
  1231. const struct b43_dma_ops *ops = ring->ops;
  1232. struct b43_dmadesc_generic *desc;
  1233. struct b43_dmadesc_meta *meta;
  1234. struct b43_rxhdr_fw4 *rxhdr;
  1235. struct sk_buff *skb;
  1236. u16 len;
  1237. int err;
  1238. dma_addr_t dmaaddr;
  1239. desc = ops->idx2desc(ring, *slot, &meta);
  1240. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1241. skb = meta->skb;
  1242. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1243. len = le16_to_cpu(rxhdr->frame_len);
  1244. if (len == 0) {
  1245. int i = 0;
  1246. do {
  1247. udelay(2);
  1248. barrier();
  1249. len = le16_to_cpu(rxhdr->frame_len);
  1250. } while (len == 0 && i++ < 5);
  1251. if (unlikely(len == 0)) {
  1252. /* recycle the descriptor buffer. */
  1253. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1254. ring->rx_buffersize);
  1255. goto drop;
  1256. }
  1257. }
  1258. if (unlikely(len > ring->rx_buffersize)) {
  1259. /* The data did not fit into one descriptor buffer
  1260. * and is split over multiple buffers.
  1261. * This should never happen, as we try to allocate buffers
  1262. * big enough. So simply ignore this packet.
  1263. */
  1264. int cnt = 0;
  1265. s32 tmp = len;
  1266. while (1) {
  1267. desc = ops->idx2desc(ring, *slot, &meta);
  1268. /* recycle the descriptor buffer. */
  1269. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1270. ring->rx_buffersize);
  1271. *slot = next_slot(ring, *slot);
  1272. cnt++;
  1273. tmp -= ring->rx_buffersize;
  1274. if (tmp <= 0)
  1275. break;
  1276. }
  1277. b43err(ring->dev->wl, "DMA RX buffer too small "
  1278. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1279. len, ring->rx_buffersize, cnt);
  1280. goto drop;
  1281. }
  1282. dmaaddr = meta->dmaaddr;
  1283. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1284. if (unlikely(err)) {
  1285. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1286. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1287. goto drop;
  1288. }
  1289. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1290. skb_put(skb, len + ring->frameoffset);
  1291. skb_pull(skb, ring->frameoffset);
  1292. b43_rx(ring->dev, skb, rxhdr);
  1293. drop:
  1294. return;
  1295. }
  1296. void b43_dma_rx(struct b43_dmaring *ring)
  1297. {
  1298. const struct b43_dma_ops *ops = ring->ops;
  1299. int slot, current_slot;
  1300. int used_slots = 0;
  1301. B43_WARN_ON(ring->tx);
  1302. current_slot = ops->get_current_rxslot(ring);
  1303. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1304. slot = ring->current_slot;
  1305. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1306. dma_rx(ring, &slot);
  1307. update_max_used_slots(ring, ++used_slots);
  1308. }
  1309. ops->set_current_rxslot(ring, slot);
  1310. ring->current_slot = slot;
  1311. }
  1312. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1313. {
  1314. unsigned long flags;
  1315. spin_lock_irqsave(&ring->lock, flags);
  1316. B43_WARN_ON(!ring->tx);
  1317. ring->ops->tx_suspend(ring);
  1318. spin_unlock_irqrestore(&ring->lock, flags);
  1319. }
  1320. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1321. {
  1322. unsigned long flags;
  1323. spin_lock_irqsave(&ring->lock, flags);
  1324. B43_WARN_ON(!ring->tx);
  1325. ring->ops->tx_resume(ring);
  1326. spin_unlock_irqrestore(&ring->lock, flags);
  1327. }
  1328. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1329. {
  1330. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1331. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1332. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1333. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1334. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1335. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1336. }
  1337. void b43_dma_tx_resume(struct b43_wldev *dev)
  1338. {
  1339. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1340. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1341. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1342. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1343. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1344. b43_power_saving_ctl_bits(dev, 0);
  1345. }
  1346. #ifdef CONFIG_B43_PIO
  1347. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1348. u16 mmio_base, bool enable)
  1349. {
  1350. u32 ctl;
  1351. if (type == B43_DMA_64BIT) {
  1352. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1353. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1354. if (enable)
  1355. ctl |= B43_DMA64_RXDIRECTFIFO;
  1356. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1357. } else {
  1358. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1359. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1360. if (enable)
  1361. ctl |= B43_DMA32_RXDIRECTFIFO;
  1362. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1363. }
  1364. }
  1365. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1366. * This is called from PIO code, so DMA structures are not available. */
  1367. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1368. unsigned int engine_index, bool enable)
  1369. {
  1370. enum b43_dmatype type;
  1371. u16 mmio_base;
  1372. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1373. mmio_base = b43_dmacontroller_base(type, engine_index);
  1374. direct_fifo_rx(dev, type, mmio_base, enable);
  1375. }
  1376. #endif /* CONFIG_B43_PIO */