atl1.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong_huang@attansic.com>
  28. * Attansic Technology Corp. 3F 147, Xianzheng 9th Road, Zhubei,
  29. * Xinzhu 302, TAIWAN, REPUBLIC OF CHINA
  30. *
  31. * Chris Snook <csnook@redhat.com>
  32. * Jay Cliburn <jcliburn@gmail.com>
  33. *
  34. * This version is adapted from the Attansic reference driver for
  35. * inclusion in the Linux kernel. It is currently under heavy development.
  36. * A very incomplete list of things that need to be dealt with:
  37. *
  38. * TODO:
  39. * Wake on LAN.
  40. * Add more ethtool functions.
  41. * Fix abstruse irq enable/disable condition described here:
  42. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  43. *
  44. * NEEDS TESTING:
  45. * VLAN
  46. * multicast
  47. * promiscuous mode
  48. * interrupt coalescing
  49. * SMP torture testing
  50. */
  51. #include <asm/atomic.h>
  52. #include <asm/byteorder.h>
  53. #include <linux/compiler.h>
  54. #include <linux/crc32.h>
  55. #include <linux/delay.h>
  56. #include <linux/dma-mapping.h>
  57. #include <linux/etherdevice.h>
  58. #include <linux/hardirq.h>
  59. #include <linux/if_ether.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/in.h>
  62. #include <linux/interrupt.h>
  63. #include <linux/ip.h>
  64. #include <linux/irqflags.h>
  65. #include <linux/irqreturn.h>
  66. #include <linux/jiffies.h>
  67. #include <linux/mii.h>
  68. #include <linux/module.h>
  69. #include <linux/moduleparam.h>
  70. #include <linux/net.h>
  71. #include <linux/netdevice.h>
  72. #include <linux/pci.h>
  73. #include <linux/pci_ids.h>
  74. #include <linux/pm.h>
  75. #include <linux/skbuff.h>
  76. #include <linux/slab.h>
  77. #include <linux/spinlock.h>
  78. #include <linux/string.h>
  79. #include <linux/tcp.h>
  80. #include <linux/timer.h>
  81. #include <linux/types.h>
  82. #include <linux/workqueue.h>
  83. #include <net/checksum.h>
  84. #include "atl1.h"
  85. /* Temporary hack for merging atl1 and atl2 */
  86. #include "atlx.c"
  87. /*
  88. * atl1_pci_tbl - PCI Device ID Table
  89. */
  90. static const struct pci_device_id atl1_pci_tbl[] = {
  91. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  92. /* required last entry */
  93. {0,}
  94. };
  95. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  96. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  97. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  98. static int debug = -1;
  99. module_param(debug, int, 0);
  100. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  101. /*
  102. * Reset the transmit and receive units; mask and clear all interrupts.
  103. * hw - Struct containing variables accessed by shared code
  104. * return : 0 or idle status (if error)
  105. */
  106. static s32 atl1_reset_hw(struct atl1_hw *hw)
  107. {
  108. struct pci_dev *pdev = hw->back->pdev;
  109. struct atl1_adapter *adapter = hw->back;
  110. u32 icr;
  111. int i;
  112. /*
  113. * Clear Interrupt mask to stop board from generating
  114. * interrupts & Clear any pending interrupt events
  115. */
  116. /*
  117. * iowrite32(0, hw->hw_addr + REG_IMR);
  118. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  119. */
  120. /*
  121. * Issue Soft Reset to the MAC. This will reset the chip's
  122. * transmit, receive, DMA. It will not effect
  123. * the current PCI configuration. The global reset bit is self-
  124. * clearing, and should clear within a microsecond.
  125. */
  126. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  127. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  128. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  129. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  130. /* delay about 1ms */
  131. msleep(1);
  132. /* Wait at least 10ms for All module to be Idle */
  133. for (i = 0; i < 10; i++) {
  134. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  135. if (!icr)
  136. break;
  137. /* delay 1 ms */
  138. msleep(1);
  139. /* FIXME: still the right way to do this? */
  140. cpu_relax();
  141. }
  142. if (icr) {
  143. if (netif_msg_hw(adapter))
  144. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  145. return icr;
  146. }
  147. return 0;
  148. }
  149. /* function about EEPROM
  150. *
  151. * check_eeprom_exist
  152. * return 0 if eeprom exist
  153. */
  154. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  155. {
  156. u32 value;
  157. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  158. if (value & SPI_FLASH_CTRL_EN_VPD) {
  159. value &= ~SPI_FLASH_CTRL_EN_VPD;
  160. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  161. }
  162. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  163. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  164. }
  165. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  166. {
  167. int i;
  168. u32 control;
  169. if (offset & 3)
  170. /* address do not align */
  171. return false;
  172. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  173. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  174. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  175. ioread32(hw->hw_addr + REG_VPD_CAP);
  176. for (i = 0; i < 10; i++) {
  177. msleep(2);
  178. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  179. if (control & VPD_CAP_VPD_FLAG)
  180. break;
  181. }
  182. if (control & VPD_CAP_VPD_FLAG) {
  183. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  184. return true;
  185. }
  186. /* timeout */
  187. return false;
  188. }
  189. /*
  190. * Reads the value from a PHY register
  191. * hw - Struct containing variables accessed by shared code
  192. * reg_addr - address of the PHY register to read
  193. */
  194. s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  195. {
  196. u32 val;
  197. int i;
  198. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  199. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  200. MDIO_CLK_SEL_SHIFT;
  201. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  202. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  203. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  204. udelay(2);
  205. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  206. if (!(val & (MDIO_START | MDIO_BUSY)))
  207. break;
  208. }
  209. if (!(val & (MDIO_START | MDIO_BUSY))) {
  210. *phy_data = (u16) val;
  211. return 0;
  212. }
  213. return ATLX_ERR_PHY;
  214. }
  215. #define CUSTOM_SPI_CS_SETUP 2
  216. #define CUSTOM_SPI_CLK_HI 2
  217. #define CUSTOM_SPI_CLK_LO 2
  218. #define CUSTOM_SPI_CS_HOLD 2
  219. #define CUSTOM_SPI_CS_HI 3
  220. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  221. {
  222. int i;
  223. u32 value;
  224. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  225. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  226. value = SPI_FLASH_CTRL_WAIT_READY |
  227. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  228. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  229. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  230. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  231. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  232. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  233. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  234. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  235. SPI_FLASH_CTRL_CS_HI_MASK) <<
  236. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  237. SPI_FLASH_CTRL_INS_SHIFT;
  238. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  239. value |= SPI_FLASH_CTRL_START;
  240. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  241. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  242. for (i = 0; i < 10; i++) {
  243. msleep(1);
  244. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  245. if (!(value & SPI_FLASH_CTRL_START))
  246. break;
  247. }
  248. if (value & SPI_FLASH_CTRL_START)
  249. return false;
  250. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  251. return true;
  252. }
  253. /*
  254. * get_permanent_address
  255. * return 0 if get valid mac address,
  256. */
  257. static int atl1_get_permanent_address(struct atl1_hw *hw)
  258. {
  259. u32 addr[2];
  260. u32 i, control;
  261. u16 reg;
  262. u8 eth_addr[ETH_ALEN];
  263. bool key_valid;
  264. if (is_valid_ether_addr(hw->perm_mac_addr))
  265. return 0;
  266. /* init */
  267. addr[0] = addr[1] = 0;
  268. if (!atl1_check_eeprom_exist(hw)) {
  269. reg = 0;
  270. key_valid = false;
  271. /* Read out all EEPROM content */
  272. i = 0;
  273. while (1) {
  274. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  275. if (key_valid) {
  276. if (reg == REG_MAC_STA_ADDR)
  277. addr[0] = control;
  278. else if (reg == (REG_MAC_STA_ADDR + 4))
  279. addr[1] = control;
  280. key_valid = false;
  281. } else if ((control & 0xff) == 0x5A) {
  282. key_valid = true;
  283. reg = (u16) (control >> 16);
  284. } else
  285. break;
  286. } else
  287. /* read error */
  288. break;
  289. i += 4;
  290. }
  291. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  292. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  293. if (is_valid_ether_addr(eth_addr)) {
  294. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  295. return 0;
  296. }
  297. return 1;
  298. }
  299. /* see if SPI FLAGS exist ? */
  300. addr[0] = addr[1] = 0;
  301. reg = 0;
  302. key_valid = false;
  303. i = 0;
  304. while (1) {
  305. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  306. if (key_valid) {
  307. if (reg == REG_MAC_STA_ADDR)
  308. addr[0] = control;
  309. else if (reg == (REG_MAC_STA_ADDR + 4))
  310. addr[1] = control;
  311. key_valid = false;
  312. } else if ((control & 0xff) == 0x5A) {
  313. key_valid = true;
  314. reg = (u16) (control >> 16);
  315. } else
  316. /* data end */
  317. break;
  318. } else
  319. /* read error */
  320. break;
  321. i += 4;
  322. }
  323. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  324. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  325. if (is_valid_ether_addr(eth_addr)) {
  326. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  327. return 0;
  328. }
  329. /*
  330. * On some motherboards, the MAC address is written by the
  331. * BIOS directly to the MAC register during POST, and is
  332. * not stored in eeprom. If all else thus far has failed
  333. * to fetch the permanent MAC address, try reading it directly.
  334. */
  335. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  336. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  337. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  338. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  339. if (is_valid_ether_addr(eth_addr)) {
  340. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  341. return 0;
  342. }
  343. return 1;
  344. }
  345. /*
  346. * Reads the adapter's MAC address from the EEPROM
  347. * hw - Struct containing variables accessed by shared code
  348. */
  349. s32 atl1_read_mac_addr(struct atl1_hw *hw)
  350. {
  351. u16 i;
  352. if (atl1_get_permanent_address(hw))
  353. random_ether_addr(hw->perm_mac_addr);
  354. for (i = 0; i < ETH_ALEN; i++)
  355. hw->mac_addr[i] = hw->perm_mac_addr[i];
  356. return 0;
  357. }
  358. /*
  359. * Hashes an address to determine its location in the multicast table
  360. * hw - Struct containing variables accessed by shared code
  361. * mc_addr - the multicast address to hash
  362. *
  363. * atl1_hash_mc_addr
  364. * purpose
  365. * set hash value for a multicast address
  366. * hash calcu processing :
  367. * 1. calcu 32bit CRC for multicast address
  368. * 2. reverse crc with MSB to LSB
  369. */
  370. u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  371. {
  372. u32 crc32, value = 0;
  373. int i;
  374. crc32 = ether_crc_le(6, mc_addr);
  375. for (i = 0; i < 32; i++)
  376. value |= (((crc32 >> i) & 1) << (31 - i));
  377. return value;
  378. }
  379. /*
  380. * Sets the bit in the multicast table corresponding to the hash value.
  381. * hw - Struct containing variables accessed by shared code
  382. * hash_value - Multicast address hash value
  383. */
  384. void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  385. {
  386. u32 hash_bit, hash_reg;
  387. u32 mta;
  388. /*
  389. * The HASH Table is a register array of 2 32-bit registers.
  390. * It is treated like an array of 64 bits. We want to set
  391. * bit BitArray[hash_value]. So we figure out what register
  392. * the bit is in, read it, OR in the new bit, then write
  393. * back the new value. The register is determined by the
  394. * upper 7 bits of the hash value and the bit within that
  395. * register are determined by the lower 5 bits of the value.
  396. */
  397. hash_reg = (hash_value >> 31) & 0x1;
  398. hash_bit = (hash_value >> 26) & 0x1F;
  399. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  400. mta |= (1 << hash_bit);
  401. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  402. }
  403. /*
  404. * Writes a value to a PHY register
  405. * hw - Struct containing variables accessed by shared code
  406. * reg_addr - address of the PHY register to write
  407. * data - data to write to the PHY
  408. */
  409. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  410. {
  411. int i;
  412. u32 val;
  413. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  414. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  415. MDIO_SUP_PREAMBLE |
  416. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  417. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  418. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  419. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  420. udelay(2);
  421. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  422. if (!(val & (MDIO_START | MDIO_BUSY)))
  423. break;
  424. }
  425. if (!(val & (MDIO_START | MDIO_BUSY)))
  426. return 0;
  427. return ATLX_ERR_PHY;
  428. }
  429. /*
  430. * Make L001's PHY out of Power Saving State (bug)
  431. * hw - Struct containing variables accessed by shared code
  432. * when power on, L001's PHY always on Power saving State
  433. * (Gigabit Link forbidden)
  434. */
  435. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  436. {
  437. s32 ret;
  438. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  439. if (ret)
  440. return ret;
  441. return atl1_write_phy_reg(hw, 30, 0);
  442. }
  443. /*
  444. *TODO: do something or get rid of this
  445. */
  446. #ifdef CONFIG_PM
  447. static s32 atl1_phy_enter_power_saving(struct atl1_hw *hw)
  448. {
  449. /* s32 ret_val;
  450. * u16 phy_data;
  451. */
  452. /*
  453. ret_val = atl1_write_phy_reg(hw, ...);
  454. ret_val = atl1_write_phy_reg(hw, ...);
  455. ....
  456. */
  457. return 0;
  458. }
  459. #endif
  460. /*
  461. * Resets the PHY and make all config validate
  462. * hw - Struct containing variables accessed by shared code
  463. *
  464. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  465. */
  466. static s32 atl1_phy_reset(struct atl1_hw *hw)
  467. {
  468. struct pci_dev *pdev = hw->back->pdev;
  469. struct atl1_adapter *adapter = hw->back;
  470. s32 ret_val;
  471. u16 phy_data;
  472. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  473. hw->media_type == MEDIA_TYPE_1000M_FULL)
  474. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  475. else {
  476. switch (hw->media_type) {
  477. case MEDIA_TYPE_100M_FULL:
  478. phy_data =
  479. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  480. MII_CR_RESET;
  481. break;
  482. case MEDIA_TYPE_100M_HALF:
  483. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  484. break;
  485. case MEDIA_TYPE_10M_FULL:
  486. phy_data =
  487. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  488. break;
  489. default:
  490. /* MEDIA_TYPE_10M_HALF: */
  491. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  492. break;
  493. }
  494. }
  495. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  496. if (ret_val) {
  497. u32 val;
  498. int i;
  499. /* pcie serdes link may be down! */
  500. if (netif_msg_hw(adapter))
  501. dev_dbg(&pdev->dev, "pcie phy link down\n");
  502. for (i = 0; i < 25; i++) {
  503. msleep(1);
  504. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  505. if (!(val & (MDIO_START | MDIO_BUSY)))
  506. break;
  507. }
  508. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  509. if (netif_msg_hw(adapter))
  510. dev_warn(&pdev->dev,
  511. "pcie link down at least 25ms\n");
  512. return ret_val;
  513. }
  514. }
  515. return 0;
  516. }
  517. /*
  518. * Configures PHY autoneg and flow control advertisement settings
  519. * hw - Struct containing variables accessed by shared code
  520. */
  521. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  522. {
  523. s32 ret_val;
  524. s16 mii_autoneg_adv_reg;
  525. s16 mii_1000t_ctrl_reg;
  526. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  527. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  528. /* Read the MII 1000Base-T Control Register (Address 9). */
  529. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  530. /*
  531. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  532. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  533. * the 1000Base-T Control Register (Address 9).
  534. */
  535. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  536. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  537. /*
  538. * Need to parse media_type and set up
  539. * the appropriate PHY registers.
  540. */
  541. switch (hw->media_type) {
  542. case MEDIA_TYPE_AUTO_SENSOR:
  543. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  544. MII_AR_10T_FD_CAPS |
  545. MII_AR_100TX_HD_CAPS |
  546. MII_AR_100TX_FD_CAPS);
  547. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  548. break;
  549. case MEDIA_TYPE_1000M_FULL:
  550. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  551. break;
  552. case MEDIA_TYPE_100M_FULL:
  553. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  554. break;
  555. case MEDIA_TYPE_100M_HALF:
  556. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  557. break;
  558. case MEDIA_TYPE_10M_FULL:
  559. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  560. break;
  561. default:
  562. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  563. break;
  564. }
  565. /* flow control fixed to enable all */
  566. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  567. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  568. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  569. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  570. if (ret_val)
  571. return ret_val;
  572. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  573. if (ret_val)
  574. return ret_val;
  575. return 0;
  576. }
  577. /*
  578. * Configures link settings.
  579. * hw - Struct containing variables accessed by shared code
  580. * Assumes the hardware has previously been reset and the
  581. * transmitter and receiver are not enabled.
  582. */
  583. static s32 atl1_setup_link(struct atl1_hw *hw)
  584. {
  585. struct pci_dev *pdev = hw->back->pdev;
  586. struct atl1_adapter *adapter = hw->back;
  587. s32 ret_val;
  588. /*
  589. * Options:
  590. * PHY will advertise value(s) parsed from
  591. * autoneg_advertised and fc
  592. * no matter what autoneg is , We will not wait link result.
  593. */
  594. ret_val = atl1_phy_setup_autoneg_adv(hw);
  595. if (ret_val) {
  596. if (netif_msg_link(adapter))
  597. dev_dbg(&pdev->dev,
  598. "error setting up autonegotiation\n");
  599. return ret_val;
  600. }
  601. /* SW.Reset , En-Auto-Neg if needed */
  602. ret_val = atl1_phy_reset(hw);
  603. if (ret_val) {
  604. if (netif_msg_link(adapter))
  605. dev_dbg(&pdev->dev, "error resetting phy\n");
  606. return ret_val;
  607. }
  608. hw->phy_configured = true;
  609. return ret_val;
  610. }
  611. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  612. {
  613. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  614. /* Atmel */
  615. hw->flash_vendor = 0;
  616. /* Init OP table */
  617. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  618. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  619. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  620. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  621. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  622. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  623. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  624. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  625. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  626. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  627. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  628. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  629. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  630. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  631. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  632. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  633. }
  634. /*
  635. * Performs basic configuration of the adapter.
  636. * hw - Struct containing variables accessed by shared code
  637. * Assumes that the controller has previously been reset and is in a
  638. * post-reset uninitialized state. Initializes multicast table,
  639. * and Calls routines to setup link
  640. * Leaves the transmit and receive units disabled and uninitialized.
  641. */
  642. static s32 atl1_init_hw(struct atl1_hw *hw)
  643. {
  644. u32 ret_val = 0;
  645. /* Zero out the Multicast HASH table */
  646. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  647. /* clear the old settings from the multicast hash table */
  648. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  649. atl1_init_flash_opcode(hw);
  650. if (!hw->phy_configured) {
  651. /* enable GPHY LinkChange Interrrupt */
  652. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  653. if (ret_val)
  654. return ret_val;
  655. /* make PHY out of power-saving state */
  656. ret_val = atl1_phy_leave_power_saving(hw);
  657. if (ret_val)
  658. return ret_val;
  659. /* Call a subroutine to configure the link */
  660. ret_val = atl1_setup_link(hw);
  661. }
  662. return ret_val;
  663. }
  664. /*
  665. * Detects the current speed and duplex settings of the hardware.
  666. * hw - Struct containing variables accessed by shared code
  667. * speed - Speed of the connection
  668. * duplex - Duplex setting of the connection
  669. */
  670. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  671. {
  672. struct pci_dev *pdev = hw->back->pdev;
  673. struct atl1_adapter *adapter = hw->back;
  674. s32 ret_val;
  675. u16 phy_data;
  676. /* ; --- Read PHY Specific Status Register (17) */
  677. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  678. if (ret_val)
  679. return ret_val;
  680. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  681. return ATLX_ERR_PHY_RES;
  682. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  683. case MII_ATLX_PSSR_1000MBS:
  684. *speed = SPEED_1000;
  685. break;
  686. case MII_ATLX_PSSR_100MBS:
  687. *speed = SPEED_100;
  688. break;
  689. case MII_ATLX_PSSR_10MBS:
  690. *speed = SPEED_10;
  691. break;
  692. default:
  693. if (netif_msg_hw(adapter))
  694. dev_dbg(&pdev->dev, "error getting speed\n");
  695. return ATLX_ERR_PHY_SPEED;
  696. break;
  697. }
  698. if (phy_data & MII_ATLX_PSSR_DPLX)
  699. *duplex = FULL_DUPLEX;
  700. else
  701. *duplex = HALF_DUPLEX;
  702. return 0;
  703. }
  704. void atl1_set_mac_addr(struct atl1_hw *hw)
  705. {
  706. u32 value;
  707. /*
  708. * 00-0B-6A-F6-00-DC
  709. * 0: 6AF600DC 1: 000B
  710. * low dword
  711. */
  712. value = (((u32) hw->mac_addr[2]) << 24) |
  713. (((u32) hw->mac_addr[3]) << 16) |
  714. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  715. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  716. /* high dword */
  717. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  718. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  719. }
  720. /*
  721. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  722. * @adapter: board private structure to initialize
  723. *
  724. * atl1_sw_init initializes the Adapter private data structure.
  725. * Fields are initialized based on PCI device information and
  726. * OS network device settings (MTU size).
  727. */
  728. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  729. {
  730. struct atl1_hw *hw = &adapter->hw;
  731. struct net_device *netdev = adapter->netdev;
  732. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  733. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  734. adapter->wol = 0;
  735. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  736. adapter->ict = 50000; /* 100ms */
  737. adapter->link_speed = SPEED_0; /* hardware init */
  738. adapter->link_duplex = FULL_DUPLEX;
  739. hw->phy_configured = false;
  740. hw->preamble_len = 7;
  741. hw->ipgt = 0x60;
  742. hw->min_ifg = 0x50;
  743. hw->ipgr1 = 0x40;
  744. hw->ipgr2 = 0x60;
  745. hw->max_retry = 0xf;
  746. hw->lcol = 0x37;
  747. hw->jam_ipg = 7;
  748. hw->rfd_burst = 8;
  749. hw->rrd_burst = 8;
  750. hw->rfd_fetch_gap = 1;
  751. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  752. hw->rx_jumbo_lkah = 1;
  753. hw->rrd_ret_timer = 16;
  754. hw->tpd_burst = 4;
  755. hw->tpd_fetch_th = 16;
  756. hw->txf_burst = 0x100;
  757. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  758. hw->tpd_fetch_gap = 1;
  759. hw->rcb_value = atl1_rcb_64;
  760. hw->dma_ord = atl1_dma_ord_enh;
  761. hw->dmar_block = atl1_dma_req_256;
  762. hw->dmaw_block = atl1_dma_req_256;
  763. hw->cmb_rrd = 4;
  764. hw->cmb_tpd = 4;
  765. hw->cmb_rx_timer = 1; /* about 2us */
  766. hw->cmb_tx_timer = 1; /* about 2us */
  767. hw->smb_timer = 100000; /* about 200ms */
  768. spin_lock_init(&adapter->lock);
  769. spin_lock_init(&adapter->mb_lock);
  770. return 0;
  771. }
  772. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  773. {
  774. struct atl1_adapter *adapter = netdev_priv(netdev);
  775. u16 result;
  776. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  777. return result;
  778. }
  779. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  780. int val)
  781. {
  782. struct atl1_adapter *adapter = netdev_priv(netdev);
  783. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  784. }
  785. /*
  786. * atl1_mii_ioctl -
  787. * @netdev:
  788. * @ifreq:
  789. * @cmd:
  790. */
  791. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  792. {
  793. struct atl1_adapter *adapter = netdev_priv(netdev);
  794. unsigned long flags;
  795. int retval;
  796. if (!netif_running(netdev))
  797. return -EINVAL;
  798. spin_lock_irqsave(&adapter->lock, flags);
  799. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  800. spin_unlock_irqrestore(&adapter->lock, flags);
  801. return retval;
  802. }
  803. /*
  804. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  805. * @adapter: board private structure
  806. *
  807. * Return 0 on success, negative on failure
  808. */
  809. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  810. {
  811. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  812. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  813. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  814. struct atl1_ring_header *ring_header = &adapter->ring_header;
  815. struct pci_dev *pdev = adapter->pdev;
  816. int size;
  817. u8 offset = 0;
  818. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  819. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  820. if (unlikely(!tpd_ring->buffer_info)) {
  821. if (netif_msg_drv(adapter))
  822. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  823. size);
  824. goto err_nomem;
  825. }
  826. rfd_ring->buffer_info =
  827. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  828. /*
  829. * real ring DMA buffer
  830. * each ring/block may need up to 8 bytes for alignment, hence the
  831. * additional 40 bytes tacked onto the end.
  832. */
  833. ring_header->size = size =
  834. sizeof(struct tx_packet_desc) * tpd_ring->count
  835. + sizeof(struct rx_free_desc) * rfd_ring->count
  836. + sizeof(struct rx_return_desc) * rrd_ring->count
  837. + sizeof(struct coals_msg_block)
  838. + sizeof(struct stats_msg_block)
  839. + 40;
  840. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  841. &ring_header->dma);
  842. if (unlikely(!ring_header->desc)) {
  843. if (netif_msg_drv(adapter))
  844. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  845. goto err_nomem;
  846. }
  847. memset(ring_header->desc, 0, ring_header->size);
  848. /* init TPD ring */
  849. tpd_ring->dma = ring_header->dma;
  850. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  851. tpd_ring->dma += offset;
  852. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  853. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  854. /* init RFD ring */
  855. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  856. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  857. rfd_ring->dma += offset;
  858. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  859. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  860. /* init RRD ring */
  861. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  862. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  863. rrd_ring->dma += offset;
  864. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  865. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  866. /* init CMB */
  867. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  868. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  869. adapter->cmb.dma += offset;
  870. adapter->cmb.cmb = (struct coals_msg_block *)
  871. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  872. /* init SMB */
  873. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  874. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  875. adapter->smb.dma += offset;
  876. adapter->smb.smb = (struct stats_msg_block *)
  877. ((u8 *) adapter->cmb.cmb +
  878. (sizeof(struct coals_msg_block) + offset));
  879. return 0;
  880. err_nomem:
  881. kfree(tpd_ring->buffer_info);
  882. return -ENOMEM;
  883. }
  884. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  885. {
  886. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  887. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  888. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  889. atomic_set(&tpd_ring->next_to_use, 0);
  890. atomic_set(&tpd_ring->next_to_clean, 0);
  891. rfd_ring->next_to_clean = 0;
  892. atomic_set(&rfd_ring->next_to_use, 0);
  893. rrd_ring->next_to_use = 0;
  894. atomic_set(&rrd_ring->next_to_clean, 0);
  895. }
  896. /*
  897. * atl1_clean_rx_ring - Free RFD Buffers
  898. * @adapter: board private structure
  899. */
  900. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  901. {
  902. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  903. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  904. struct atl1_buffer *buffer_info;
  905. struct pci_dev *pdev = adapter->pdev;
  906. unsigned long size;
  907. unsigned int i;
  908. /* Free all the Rx ring sk_buffs */
  909. for (i = 0; i < rfd_ring->count; i++) {
  910. buffer_info = &rfd_ring->buffer_info[i];
  911. if (buffer_info->dma) {
  912. pci_unmap_page(pdev, buffer_info->dma,
  913. buffer_info->length, PCI_DMA_FROMDEVICE);
  914. buffer_info->dma = 0;
  915. }
  916. if (buffer_info->skb) {
  917. dev_kfree_skb(buffer_info->skb);
  918. buffer_info->skb = NULL;
  919. }
  920. }
  921. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  922. memset(rfd_ring->buffer_info, 0, size);
  923. /* Zero out the descriptor ring */
  924. memset(rfd_ring->desc, 0, rfd_ring->size);
  925. rfd_ring->next_to_clean = 0;
  926. atomic_set(&rfd_ring->next_to_use, 0);
  927. rrd_ring->next_to_use = 0;
  928. atomic_set(&rrd_ring->next_to_clean, 0);
  929. }
  930. /*
  931. * atl1_clean_tx_ring - Free Tx Buffers
  932. * @adapter: board private structure
  933. */
  934. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  935. {
  936. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  937. struct atl1_buffer *buffer_info;
  938. struct pci_dev *pdev = adapter->pdev;
  939. unsigned long size;
  940. unsigned int i;
  941. /* Free all the Tx ring sk_buffs */
  942. for (i = 0; i < tpd_ring->count; i++) {
  943. buffer_info = &tpd_ring->buffer_info[i];
  944. if (buffer_info->dma) {
  945. pci_unmap_page(pdev, buffer_info->dma,
  946. buffer_info->length, PCI_DMA_TODEVICE);
  947. buffer_info->dma = 0;
  948. }
  949. }
  950. for (i = 0; i < tpd_ring->count; i++) {
  951. buffer_info = &tpd_ring->buffer_info[i];
  952. if (buffer_info->skb) {
  953. dev_kfree_skb_any(buffer_info->skb);
  954. buffer_info->skb = NULL;
  955. }
  956. }
  957. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  958. memset(tpd_ring->buffer_info, 0, size);
  959. /* Zero out the descriptor ring */
  960. memset(tpd_ring->desc, 0, tpd_ring->size);
  961. atomic_set(&tpd_ring->next_to_use, 0);
  962. atomic_set(&tpd_ring->next_to_clean, 0);
  963. }
  964. /*
  965. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  966. * @adapter: board private structure
  967. *
  968. * Free all transmit software resources
  969. */
  970. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  971. {
  972. struct pci_dev *pdev = adapter->pdev;
  973. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  974. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  975. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  976. struct atl1_ring_header *ring_header = &adapter->ring_header;
  977. atl1_clean_tx_ring(adapter);
  978. atl1_clean_rx_ring(adapter);
  979. kfree(tpd_ring->buffer_info);
  980. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  981. ring_header->dma);
  982. tpd_ring->buffer_info = NULL;
  983. tpd_ring->desc = NULL;
  984. tpd_ring->dma = 0;
  985. rfd_ring->buffer_info = NULL;
  986. rfd_ring->desc = NULL;
  987. rfd_ring->dma = 0;
  988. rrd_ring->desc = NULL;
  989. rrd_ring->dma = 0;
  990. }
  991. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  992. {
  993. u32 value;
  994. struct atl1_hw *hw = &adapter->hw;
  995. struct net_device *netdev = adapter->netdev;
  996. /* Config MAC CTRL Register */
  997. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  998. /* duplex */
  999. if (FULL_DUPLEX == adapter->link_duplex)
  1000. value |= MAC_CTRL_DUPLX;
  1001. /* speed */
  1002. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1003. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1004. MAC_CTRL_SPEED_SHIFT);
  1005. /* flow control */
  1006. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1007. /* PAD & CRC */
  1008. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1009. /* preamble length */
  1010. value |= (((u32) adapter->hw.preamble_len
  1011. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1012. /* vlan */
  1013. if (adapter->vlgrp)
  1014. value |= MAC_CTRL_RMV_VLAN;
  1015. /* rx checksum
  1016. if (adapter->rx_csum)
  1017. value |= MAC_CTRL_RX_CHKSUM_EN;
  1018. */
  1019. /* filter mode */
  1020. value |= MAC_CTRL_BC_EN;
  1021. if (netdev->flags & IFF_PROMISC)
  1022. value |= MAC_CTRL_PROMIS_EN;
  1023. else if (netdev->flags & IFF_ALLMULTI)
  1024. value |= MAC_CTRL_MC_ALL_EN;
  1025. /* value |= MAC_CTRL_LOOPBACK; */
  1026. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1027. }
  1028. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1029. {
  1030. struct atl1_hw *hw = &adapter->hw;
  1031. struct net_device *netdev = adapter->netdev;
  1032. u32 ret_val;
  1033. u16 speed, duplex, phy_data;
  1034. int reconfig = 0;
  1035. /* MII_BMSR must read twice */
  1036. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1037. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1038. if (!(phy_data & BMSR_LSTATUS)) {
  1039. /* link down */
  1040. if (netif_carrier_ok(netdev)) {
  1041. /* old link state: Up */
  1042. if (netif_msg_link(adapter))
  1043. dev_info(&adapter->pdev->dev, "link is down\n");
  1044. adapter->link_speed = SPEED_0;
  1045. netif_carrier_off(netdev);
  1046. netif_stop_queue(netdev);
  1047. }
  1048. return 0;
  1049. }
  1050. /* Link Up */
  1051. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1052. if (ret_val)
  1053. return ret_val;
  1054. switch (hw->media_type) {
  1055. case MEDIA_TYPE_1000M_FULL:
  1056. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1057. reconfig = 1;
  1058. break;
  1059. case MEDIA_TYPE_100M_FULL:
  1060. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1061. reconfig = 1;
  1062. break;
  1063. case MEDIA_TYPE_100M_HALF:
  1064. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1065. reconfig = 1;
  1066. break;
  1067. case MEDIA_TYPE_10M_FULL:
  1068. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1069. reconfig = 1;
  1070. break;
  1071. case MEDIA_TYPE_10M_HALF:
  1072. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1073. reconfig = 1;
  1074. break;
  1075. }
  1076. /* link result is our setting */
  1077. if (!reconfig) {
  1078. if (adapter->link_speed != speed
  1079. || adapter->link_duplex != duplex) {
  1080. adapter->link_speed = speed;
  1081. adapter->link_duplex = duplex;
  1082. atl1_setup_mac_ctrl(adapter);
  1083. if (netif_msg_link(adapter))
  1084. dev_info(&adapter->pdev->dev,
  1085. "%s link is up %d Mbps %s\n",
  1086. netdev->name, adapter->link_speed,
  1087. adapter->link_duplex == FULL_DUPLEX ?
  1088. "full duplex" : "half duplex");
  1089. }
  1090. if (!netif_carrier_ok(netdev)) {
  1091. /* Link down -> Up */
  1092. netif_carrier_on(netdev);
  1093. netif_wake_queue(netdev);
  1094. }
  1095. return 0;
  1096. }
  1097. /* change original link status */
  1098. if (netif_carrier_ok(netdev)) {
  1099. adapter->link_speed = SPEED_0;
  1100. netif_carrier_off(netdev);
  1101. netif_stop_queue(netdev);
  1102. }
  1103. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1104. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1105. switch (hw->media_type) {
  1106. case MEDIA_TYPE_100M_FULL:
  1107. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1108. MII_CR_RESET;
  1109. break;
  1110. case MEDIA_TYPE_100M_HALF:
  1111. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1112. break;
  1113. case MEDIA_TYPE_10M_FULL:
  1114. phy_data =
  1115. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1116. break;
  1117. default:
  1118. /* MEDIA_TYPE_10M_HALF: */
  1119. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1120. break;
  1121. }
  1122. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1123. return 0;
  1124. }
  1125. /* auto-neg, insert timer to re-config phy */
  1126. if (!adapter->phy_timer_pending) {
  1127. adapter->phy_timer_pending = true;
  1128. mod_timer(&adapter->phy_config_timer, jiffies + 3 * HZ);
  1129. }
  1130. return 0;
  1131. }
  1132. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1133. {
  1134. u32 hi, lo, value;
  1135. /* RFD Flow Control */
  1136. value = adapter->rfd_ring.count;
  1137. hi = value / 16;
  1138. if (hi < 2)
  1139. hi = 2;
  1140. lo = value * 7 / 8;
  1141. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1142. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1143. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1144. /* RRD Flow Control */
  1145. value = adapter->rrd_ring.count;
  1146. lo = value / 16;
  1147. hi = value * 7 / 8;
  1148. if (lo < 2)
  1149. lo = 2;
  1150. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1151. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1152. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1153. }
  1154. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1155. {
  1156. u32 hi, lo, value;
  1157. /* RXF Flow Control */
  1158. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1159. lo = value / 16;
  1160. if (lo < 192)
  1161. lo = 192;
  1162. hi = value * 7 / 8;
  1163. if (hi < lo)
  1164. hi = lo + 16;
  1165. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1166. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1167. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1168. /* RRD Flow Control */
  1169. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1170. lo = value / 8;
  1171. hi = value * 7 / 8;
  1172. if (lo < 2)
  1173. lo = 2;
  1174. if (hi < lo)
  1175. hi = lo + 3;
  1176. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1177. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1178. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1179. }
  1180. /*
  1181. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1182. * @adapter: board private structure
  1183. *
  1184. * Configure the Tx /Rx unit of the MAC after a reset.
  1185. */
  1186. static u32 atl1_configure(struct atl1_adapter *adapter)
  1187. {
  1188. struct atl1_hw *hw = &adapter->hw;
  1189. u32 value;
  1190. /* clear interrupt status */
  1191. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1192. /* set MAC Address */
  1193. value = (((u32) hw->mac_addr[2]) << 24) |
  1194. (((u32) hw->mac_addr[3]) << 16) |
  1195. (((u32) hw->mac_addr[4]) << 8) |
  1196. (((u32) hw->mac_addr[5]));
  1197. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1198. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1199. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1200. /* tx / rx ring */
  1201. /* HI base address */
  1202. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1203. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1204. /* LO base address */
  1205. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1206. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1207. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1208. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1209. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1210. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1211. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1212. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1213. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1214. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1215. /* element count */
  1216. value = adapter->rrd_ring.count;
  1217. value <<= 16;
  1218. value += adapter->rfd_ring.count;
  1219. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1220. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1221. REG_DESC_TPD_RING_SIZE);
  1222. /* Load Ptr */
  1223. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1224. /* config Mailbox */
  1225. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1226. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1227. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1228. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1229. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1230. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1231. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1232. /* config IPG/IFG */
  1233. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1234. << MAC_IPG_IFG_IPGT_SHIFT) |
  1235. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1236. << MAC_IPG_IFG_MIFG_SHIFT) |
  1237. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1238. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1239. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1240. << MAC_IPG_IFG_IPGR2_SHIFT);
  1241. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1242. /* config Half-Duplex Control */
  1243. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1244. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1245. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1246. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1247. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1248. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1249. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1250. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1251. /* set Interrupt Moderator Timer */
  1252. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1253. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1254. /* set Interrupt Clear Timer */
  1255. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1256. /* set max frame size hw will accept */
  1257. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1258. /* jumbo size & rrd retirement timer */
  1259. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1260. << RXQ_JMBOSZ_TH_SHIFT) |
  1261. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1262. << RXQ_JMBO_LKAH_SHIFT) |
  1263. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1264. << RXQ_RRD_TIMER_SHIFT);
  1265. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1266. /* Flow Control */
  1267. switch (hw->dev_rev) {
  1268. case 0x8001:
  1269. case 0x9001:
  1270. case 0x9002:
  1271. case 0x9003:
  1272. set_flow_ctrl_old(adapter);
  1273. break;
  1274. default:
  1275. set_flow_ctrl_new(hw);
  1276. break;
  1277. }
  1278. /* config TXQ */
  1279. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1280. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1281. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1282. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1283. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1284. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1285. TXQ_CTRL_EN;
  1286. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1287. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1288. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1289. << TX_JUMBO_TASK_TH_SHIFT) |
  1290. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1291. << TX_TPD_MIN_IPG_SHIFT);
  1292. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1293. /* config RXQ */
  1294. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1295. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1296. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1297. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1298. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1299. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1300. RXQ_CTRL_EN;
  1301. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1302. /* config DMA Engine */
  1303. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1304. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1305. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1306. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1307. DMA_CTRL_DMAW_EN;
  1308. value |= (u32) hw->dma_ord;
  1309. if (atl1_rcb_128 == hw->rcb_value)
  1310. value |= DMA_CTRL_RCB_VALUE;
  1311. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1312. /* config CMB / SMB */
  1313. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1314. hw->cmb_tpd : adapter->tpd_ring.count;
  1315. value <<= 16;
  1316. value |= hw->cmb_rrd;
  1317. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1318. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1319. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1320. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1321. /* --- enable CMB / SMB */
  1322. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1323. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1324. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1325. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1326. value = 1; /* config failed */
  1327. else
  1328. value = 0;
  1329. /* clear all interrupt status */
  1330. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1331. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1332. return value;
  1333. }
  1334. /*
  1335. * atl1_pcie_patch - Patch for PCIE module
  1336. */
  1337. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1338. {
  1339. u32 value;
  1340. /* much vendor magic here */
  1341. value = 0x6500;
  1342. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1343. /* pcie flow control mode change */
  1344. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1345. value |= 0x8000;
  1346. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1347. }
  1348. /*
  1349. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1350. * on PCI Command register is disable.
  1351. * The function enable this bit.
  1352. * Brackett, 2006/03/15
  1353. */
  1354. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1355. {
  1356. unsigned long value;
  1357. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1358. if (value & PCI_COMMAND_INTX_DISABLE)
  1359. value &= ~PCI_COMMAND_INTX_DISABLE;
  1360. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1361. }
  1362. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1363. {
  1364. struct stats_msg_block *smb = adapter->smb.smb;
  1365. /* Fill out the OS statistics structure */
  1366. adapter->soft_stats.rx_packets += smb->rx_ok;
  1367. adapter->soft_stats.tx_packets += smb->tx_ok;
  1368. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1369. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1370. adapter->soft_stats.multicast += smb->rx_mcast;
  1371. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1372. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1373. /* Rx Errors */
  1374. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1375. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1376. smb->rx_rrd_ov + smb->rx_align_err);
  1377. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1378. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1379. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1380. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1381. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1382. smb->rx_rxf_ov);
  1383. adapter->soft_stats.rx_pause += smb->rx_pause;
  1384. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1385. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1386. /* Tx Errors */
  1387. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1388. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1389. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1390. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1391. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1392. adapter->soft_stats.excecol += smb->tx_abort_col;
  1393. adapter->soft_stats.deffer += smb->tx_defer;
  1394. adapter->soft_stats.scc += smb->tx_1_col;
  1395. adapter->soft_stats.mcc += smb->tx_2_col;
  1396. adapter->soft_stats.latecol += smb->tx_late_col;
  1397. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1398. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1399. adapter->soft_stats.tx_pause += smb->tx_pause;
  1400. adapter->net_stats.rx_packets = adapter->soft_stats.rx_packets;
  1401. adapter->net_stats.tx_packets = adapter->soft_stats.tx_packets;
  1402. adapter->net_stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1403. adapter->net_stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1404. adapter->net_stats.multicast = adapter->soft_stats.multicast;
  1405. adapter->net_stats.collisions = adapter->soft_stats.collisions;
  1406. adapter->net_stats.rx_errors = adapter->soft_stats.rx_errors;
  1407. adapter->net_stats.rx_over_errors =
  1408. adapter->soft_stats.rx_missed_errors;
  1409. adapter->net_stats.rx_length_errors =
  1410. adapter->soft_stats.rx_length_errors;
  1411. adapter->net_stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1412. adapter->net_stats.rx_frame_errors =
  1413. adapter->soft_stats.rx_frame_errors;
  1414. adapter->net_stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1415. adapter->net_stats.rx_missed_errors =
  1416. adapter->soft_stats.rx_missed_errors;
  1417. adapter->net_stats.tx_errors = adapter->soft_stats.tx_errors;
  1418. adapter->net_stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1419. adapter->net_stats.tx_aborted_errors =
  1420. adapter->soft_stats.tx_aborted_errors;
  1421. adapter->net_stats.tx_window_errors =
  1422. adapter->soft_stats.tx_window_errors;
  1423. adapter->net_stats.tx_carrier_errors =
  1424. adapter->soft_stats.tx_carrier_errors;
  1425. }
  1426. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1427. {
  1428. unsigned long flags;
  1429. u32 tpd_next_to_use;
  1430. u32 rfd_next_to_use;
  1431. u32 rrd_next_to_clean;
  1432. u32 value;
  1433. spin_lock_irqsave(&adapter->mb_lock, flags);
  1434. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1435. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1436. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1437. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1438. MB_RFD_PROD_INDX_SHIFT) |
  1439. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1440. MB_RRD_CONS_INDX_SHIFT) |
  1441. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1442. MB_TPD_PROD_INDX_SHIFT);
  1443. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1444. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1445. }
  1446. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1447. struct rx_return_desc *rrd, u16 offset)
  1448. {
  1449. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1450. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1451. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1452. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1453. rfd_ring->next_to_clean = 0;
  1454. }
  1455. }
  1456. }
  1457. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1458. struct rx_return_desc *rrd)
  1459. {
  1460. u16 num_buf;
  1461. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1462. adapter->rx_buffer_len;
  1463. if (rrd->num_buf == num_buf)
  1464. /* clean alloc flag for bad rrd */
  1465. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1466. }
  1467. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1468. struct rx_return_desc *rrd, struct sk_buff *skb)
  1469. {
  1470. struct pci_dev *pdev = adapter->pdev;
  1471. skb->ip_summed = CHECKSUM_NONE;
  1472. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1473. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1474. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1475. adapter->hw_csum_err++;
  1476. if (netif_msg_rx_err(adapter))
  1477. dev_printk(KERN_DEBUG, &pdev->dev,
  1478. "rx checksum error\n");
  1479. return;
  1480. }
  1481. }
  1482. /* not IPv4 */
  1483. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1484. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1485. return;
  1486. /* IPv4 packet */
  1487. if (likely(!(rrd->err_flg &
  1488. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1489. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1490. adapter->hw_csum_good++;
  1491. return;
  1492. }
  1493. /* IPv4, but hardware thinks its checksum is wrong */
  1494. if (netif_msg_rx_err(adapter))
  1495. dev_printk(KERN_DEBUG, &pdev->dev,
  1496. "hw csum wrong, pkt_flag:%x, err_flag:%x\n",
  1497. rrd->pkt_flg, rrd->err_flg);
  1498. skb->ip_summed = CHECKSUM_COMPLETE;
  1499. skb->csum = htons(rrd->xsz.xsum_sz.rx_chksum);
  1500. adapter->hw_csum_err++;
  1501. return;
  1502. }
  1503. /*
  1504. * atl1_alloc_rx_buffers - Replace used receive buffers
  1505. * @adapter: address of board private structure
  1506. */
  1507. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1508. {
  1509. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1510. struct pci_dev *pdev = adapter->pdev;
  1511. struct page *page;
  1512. unsigned long offset;
  1513. struct atl1_buffer *buffer_info, *next_info;
  1514. struct sk_buff *skb;
  1515. u16 num_alloc = 0;
  1516. u16 rfd_next_to_use, next_next;
  1517. struct rx_free_desc *rfd_desc;
  1518. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1519. if (++next_next == rfd_ring->count)
  1520. next_next = 0;
  1521. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1522. next_info = &rfd_ring->buffer_info[next_next];
  1523. while (!buffer_info->alloced && !next_info->alloced) {
  1524. if (buffer_info->skb) {
  1525. buffer_info->alloced = 1;
  1526. goto next;
  1527. }
  1528. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1529. skb = dev_alloc_skb(adapter->rx_buffer_len + NET_IP_ALIGN);
  1530. if (unlikely(!skb)) {
  1531. /* Better luck next round */
  1532. adapter->net_stats.rx_dropped++;
  1533. break;
  1534. }
  1535. /*
  1536. * Make buffer alignment 2 beyond a 16 byte boundary
  1537. * this will result in a 16 byte aligned IP header after
  1538. * the 14 byte MAC header is removed
  1539. */
  1540. skb_reserve(skb, NET_IP_ALIGN);
  1541. buffer_info->alloced = 1;
  1542. buffer_info->skb = skb;
  1543. buffer_info->length = (u16) adapter->rx_buffer_len;
  1544. page = virt_to_page(skb->data);
  1545. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1546. buffer_info->dma = pci_map_page(pdev, page, offset,
  1547. adapter->rx_buffer_len,
  1548. PCI_DMA_FROMDEVICE);
  1549. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1550. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1551. rfd_desc->coalese = 0;
  1552. next:
  1553. rfd_next_to_use = next_next;
  1554. if (unlikely(++next_next == rfd_ring->count))
  1555. next_next = 0;
  1556. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1557. next_info = &rfd_ring->buffer_info[next_next];
  1558. num_alloc++;
  1559. }
  1560. if (num_alloc) {
  1561. /*
  1562. * Force memory writes to complete before letting h/w
  1563. * know there are new descriptors to fetch. (Only
  1564. * applicable for weak-ordered memory model archs,
  1565. * such as IA-64).
  1566. */
  1567. wmb();
  1568. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1569. }
  1570. return num_alloc;
  1571. }
  1572. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1573. {
  1574. int i, count;
  1575. u16 length;
  1576. u16 rrd_next_to_clean;
  1577. u32 value;
  1578. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1579. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1580. struct atl1_buffer *buffer_info;
  1581. struct rx_return_desc *rrd;
  1582. struct sk_buff *skb;
  1583. count = 0;
  1584. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1585. while (1) {
  1586. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1587. i = 1;
  1588. if (likely(rrd->xsz.valid)) { /* packet valid */
  1589. chk_rrd:
  1590. /* check rrd status */
  1591. if (likely(rrd->num_buf == 1))
  1592. goto rrd_ok;
  1593. else if (netif_msg_rx_err(adapter)) {
  1594. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1595. "unexpected RRD buffer count\n");
  1596. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1597. "rx_buf_len = %d\n",
  1598. adapter->rx_buffer_len);
  1599. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1600. "RRD num_buf = %d\n",
  1601. rrd->num_buf);
  1602. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1603. "RRD pkt_len = %d\n",
  1604. rrd->xsz.xsum_sz.pkt_size);
  1605. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1606. "RRD pkt_flg = 0x%08X\n",
  1607. rrd->pkt_flg);
  1608. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1609. "RRD err_flg = 0x%08X\n",
  1610. rrd->err_flg);
  1611. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1612. "RRD vlan_tag = 0x%08X\n",
  1613. rrd->vlan_tag);
  1614. }
  1615. /* rrd seems to be bad */
  1616. if (unlikely(i-- > 0)) {
  1617. /* rrd may not be DMAed completely */
  1618. udelay(1);
  1619. goto chk_rrd;
  1620. }
  1621. /* bad rrd */
  1622. if (netif_msg_rx_err(adapter))
  1623. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1624. "bad RRD\n");
  1625. /* see if update RFD index */
  1626. if (rrd->num_buf > 1)
  1627. atl1_update_rfd_index(adapter, rrd);
  1628. /* update rrd */
  1629. rrd->xsz.valid = 0;
  1630. if (++rrd_next_to_clean == rrd_ring->count)
  1631. rrd_next_to_clean = 0;
  1632. count++;
  1633. continue;
  1634. } else { /* current rrd still not be updated */
  1635. break;
  1636. }
  1637. rrd_ok:
  1638. /* clean alloc flag for bad rrd */
  1639. atl1_clean_alloc_flag(adapter, rrd, 0);
  1640. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1641. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1642. rfd_ring->next_to_clean = 0;
  1643. /* update rrd next to clean */
  1644. if (++rrd_next_to_clean == rrd_ring->count)
  1645. rrd_next_to_clean = 0;
  1646. count++;
  1647. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1648. if (!(rrd->err_flg &
  1649. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1650. | ERR_FLAG_LEN))) {
  1651. /* packet error, don't need upstream */
  1652. buffer_info->alloced = 0;
  1653. rrd->xsz.valid = 0;
  1654. continue;
  1655. }
  1656. }
  1657. /* Good Receive */
  1658. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1659. buffer_info->length, PCI_DMA_FROMDEVICE);
  1660. skb = buffer_info->skb;
  1661. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1662. skb_put(skb, length - ETH_FCS_LEN);
  1663. /* Receive Checksum Offload */
  1664. atl1_rx_checksum(adapter, rrd, skb);
  1665. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1666. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1667. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1668. ((rrd->vlan_tag & 7) << 13) |
  1669. ((rrd->vlan_tag & 8) << 9);
  1670. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1671. } else
  1672. netif_rx(skb);
  1673. /* let protocol layer free skb */
  1674. buffer_info->skb = NULL;
  1675. buffer_info->alloced = 0;
  1676. rrd->xsz.valid = 0;
  1677. adapter->netdev->last_rx = jiffies;
  1678. }
  1679. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1680. atl1_alloc_rx_buffers(adapter);
  1681. /* update mailbox ? */
  1682. if (count) {
  1683. u32 tpd_next_to_use;
  1684. u32 rfd_next_to_use;
  1685. spin_lock(&adapter->mb_lock);
  1686. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1687. rfd_next_to_use =
  1688. atomic_read(&adapter->rfd_ring.next_to_use);
  1689. rrd_next_to_clean =
  1690. atomic_read(&adapter->rrd_ring.next_to_clean);
  1691. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1692. MB_RFD_PROD_INDX_SHIFT) |
  1693. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1694. MB_RRD_CONS_INDX_SHIFT) |
  1695. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1696. MB_TPD_PROD_INDX_SHIFT);
  1697. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1698. spin_unlock(&adapter->mb_lock);
  1699. }
  1700. }
  1701. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1702. {
  1703. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1704. struct atl1_buffer *buffer_info;
  1705. u16 sw_tpd_next_to_clean;
  1706. u16 cmb_tpd_next_to_clean;
  1707. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1708. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1709. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1710. struct tx_packet_desc *tpd;
  1711. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1712. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1713. if (buffer_info->dma) {
  1714. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1715. buffer_info->length, PCI_DMA_TODEVICE);
  1716. buffer_info->dma = 0;
  1717. }
  1718. if (buffer_info->skb) {
  1719. dev_kfree_skb_irq(buffer_info->skb);
  1720. buffer_info->skb = NULL;
  1721. }
  1722. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1723. sw_tpd_next_to_clean = 0;
  1724. }
  1725. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1726. if (netif_queue_stopped(adapter->netdev)
  1727. && netif_carrier_ok(adapter->netdev))
  1728. netif_wake_queue(adapter->netdev);
  1729. }
  1730. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1731. {
  1732. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1733. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1734. return ((next_to_clean > next_to_use) ?
  1735. next_to_clean - next_to_use - 1 :
  1736. tpd_ring->count + next_to_clean - next_to_use - 1);
  1737. }
  1738. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1739. struct tx_packet_desc *ptpd)
  1740. {
  1741. /* spinlock held */
  1742. u8 hdr_len, ip_off;
  1743. u32 real_len;
  1744. int err;
  1745. if (skb_shinfo(skb)->gso_size) {
  1746. if (skb_header_cloned(skb)) {
  1747. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1748. if (unlikely(err))
  1749. return -1;
  1750. }
  1751. if (skb->protocol == ntohs(ETH_P_IP)) {
  1752. struct iphdr *iph = ip_hdr(skb);
  1753. real_len = (((unsigned char *)iph - skb->data) +
  1754. ntohs(iph->tot_len));
  1755. if (real_len < skb->len)
  1756. pskb_trim(skb, real_len);
  1757. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1758. if (skb->len == hdr_len) {
  1759. iph->check = 0;
  1760. tcp_hdr(skb)->check =
  1761. ~csum_tcpudp_magic(iph->saddr,
  1762. iph->daddr, tcp_hdrlen(skb),
  1763. IPPROTO_TCP, 0);
  1764. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1765. TPD_IPHL_SHIFT;
  1766. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1767. TPD_TCPHDRLEN_MASK) <<
  1768. TPD_TCPHDRLEN_SHIFT;
  1769. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1770. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1771. return 1;
  1772. }
  1773. iph->check = 0;
  1774. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1775. iph->daddr, 0, IPPROTO_TCP, 0);
  1776. ip_off = (unsigned char *)iph -
  1777. (unsigned char *) skb_network_header(skb);
  1778. if (ip_off == 8) /* 802.3-SNAP frame */
  1779. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1780. else if (ip_off != 0)
  1781. return -2;
  1782. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1783. TPD_IPHL_SHIFT;
  1784. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1785. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1786. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1787. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1788. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1789. return 3;
  1790. }
  1791. }
  1792. return false;
  1793. }
  1794. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1795. struct tx_packet_desc *ptpd)
  1796. {
  1797. u8 css, cso;
  1798. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1799. css = (u8) (skb->csum_start - skb_headroom(skb));
  1800. cso = css + (u8) skb->csum_offset;
  1801. if (unlikely(css & 0x1)) {
  1802. /* L1 hardware requires an even number here */
  1803. if (netif_msg_tx_err(adapter))
  1804. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1805. "payload offset not an even number\n");
  1806. return -1;
  1807. }
  1808. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1809. TPD_PLOADOFFSET_SHIFT;
  1810. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1811. TPD_CCSUMOFFSET_SHIFT;
  1812. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1813. return true;
  1814. }
  1815. return 0;
  1816. }
  1817. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1818. struct tx_packet_desc *ptpd)
  1819. {
  1820. /* spinlock held */
  1821. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1822. struct atl1_buffer *buffer_info;
  1823. u16 buf_len = skb->len;
  1824. struct page *page;
  1825. unsigned long offset;
  1826. unsigned int nr_frags;
  1827. unsigned int f;
  1828. int retval;
  1829. u16 next_to_use;
  1830. u16 data_len;
  1831. u8 hdr_len;
  1832. buf_len -= skb->data_len;
  1833. nr_frags = skb_shinfo(skb)->nr_frags;
  1834. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1835. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1836. if (unlikely(buffer_info->skb))
  1837. BUG();
  1838. /* put skb in last TPD */
  1839. buffer_info->skb = NULL;
  1840. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1841. if (retval) {
  1842. /* TSO */
  1843. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1844. buffer_info->length = hdr_len;
  1845. page = virt_to_page(skb->data);
  1846. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1847. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1848. offset, hdr_len,
  1849. PCI_DMA_TODEVICE);
  1850. if (++next_to_use == tpd_ring->count)
  1851. next_to_use = 0;
  1852. if (buf_len > hdr_len) {
  1853. int i, nseg;
  1854. data_len = buf_len - hdr_len;
  1855. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1856. ATL1_MAX_TX_BUF_LEN;
  1857. for (i = 0; i < nseg; i++) {
  1858. buffer_info =
  1859. &tpd_ring->buffer_info[next_to_use];
  1860. buffer_info->skb = NULL;
  1861. buffer_info->length =
  1862. (ATL1_MAX_TX_BUF_LEN >=
  1863. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1864. data_len -= buffer_info->length;
  1865. page = virt_to_page(skb->data +
  1866. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1867. offset = (unsigned long)(skb->data +
  1868. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1869. ~PAGE_MASK;
  1870. buffer_info->dma = pci_map_page(adapter->pdev,
  1871. page, offset, buffer_info->length,
  1872. PCI_DMA_TODEVICE);
  1873. if (++next_to_use == tpd_ring->count)
  1874. next_to_use = 0;
  1875. }
  1876. }
  1877. } else {
  1878. /* not TSO */
  1879. buffer_info->length = buf_len;
  1880. page = virt_to_page(skb->data);
  1881. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1882. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1883. offset, buf_len, PCI_DMA_TODEVICE);
  1884. if (++next_to_use == tpd_ring->count)
  1885. next_to_use = 0;
  1886. }
  1887. for (f = 0; f < nr_frags; f++) {
  1888. struct skb_frag_struct *frag;
  1889. u16 i, nseg;
  1890. frag = &skb_shinfo(skb)->frags[f];
  1891. buf_len = frag->size;
  1892. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1893. ATL1_MAX_TX_BUF_LEN;
  1894. for (i = 0; i < nseg; i++) {
  1895. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1896. if (unlikely(buffer_info->skb))
  1897. BUG();
  1898. buffer_info->skb = NULL;
  1899. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  1900. ATL1_MAX_TX_BUF_LEN : buf_len;
  1901. buf_len -= buffer_info->length;
  1902. buffer_info->dma = pci_map_page(adapter->pdev,
  1903. frag->page,
  1904. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  1905. buffer_info->length, PCI_DMA_TODEVICE);
  1906. if (++next_to_use == tpd_ring->count)
  1907. next_to_use = 0;
  1908. }
  1909. }
  1910. /* last tpd's buffer-info */
  1911. buffer_info->skb = skb;
  1912. }
  1913. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  1914. struct tx_packet_desc *ptpd)
  1915. {
  1916. /* spinlock held */
  1917. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1918. struct atl1_buffer *buffer_info;
  1919. struct tx_packet_desc *tpd;
  1920. u16 j;
  1921. u32 val;
  1922. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  1923. for (j = 0; j < count; j++) {
  1924. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1925. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  1926. if (tpd != ptpd)
  1927. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  1928. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1929. tpd->word2 = (cpu_to_le16(buffer_info->length) &
  1930. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  1931. /*
  1932. * if this is the first packet in a TSO chain, set
  1933. * TPD_HDRFLAG, otherwise, clear it.
  1934. */
  1935. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  1936. TPD_SEGMENT_EN_MASK;
  1937. if (val) {
  1938. if (!j)
  1939. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1940. else
  1941. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  1942. }
  1943. if (j == (count - 1))
  1944. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1945. if (++next_to_use == tpd_ring->count)
  1946. next_to_use = 0;
  1947. }
  1948. /*
  1949. * Force memory writes to complete before letting h/w
  1950. * know there are new descriptors to fetch. (Only
  1951. * applicable for weak-ordered memory model archs,
  1952. * such as IA-64).
  1953. */
  1954. wmb();
  1955. atomic_set(&tpd_ring->next_to_use, next_to_use);
  1956. }
  1957. static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1958. {
  1959. struct atl1_adapter *adapter = netdev_priv(netdev);
  1960. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1961. int len = skb->len;
  1962. int tso;
  1963. int count = 1;
  1964. int ret_val;
  1965. struct tx_packet_desc *ptpd;
  1966. u16 frag_size;
  1967. u16 vlan_tag;
  1968. unsigned long flags;
  1969. unsigned int nr_frags = 0;
  1970. unsigned int mss = 0;
  1971. unsigned int f;
  1972. unsigned int proto_hdr_len;
  1973. len -= skb->data_len;
  1974. if (unlikely(skb->len <= 0)) {
  1975. dev_kfree_skb_any(skb);
  1976. return NETDEV_TX_OK;
  1977. }
  1978. nr_frags = skb_shinfo(skb)->nr_frags;
  1979. for (f = 0; f < nr_frags; f++) {
  1980. frag_size = skb_shinfo(skb)->frags[f].size;
  1981. if (frag_size)
  1982. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  1983. ATL1_MAX_TX_BUF_LEN;
  1984. }
  1985. mss = skb_shinfo(skb)->gso_size;
  1986. if (mss) {
  1987. if (skb->protocol == ntohs(ETH_P_IP)) {
  1988. proto_hdr_len = (skb_transport_offset(skb) +
  1989. tcp_hdrlen(skb));
  1990. if (unlikely(proto_hdr_len > len)) {
  1991. dev_kfree_skb_any(skb);
  1992. return NETDEV_TX_OK;
  1993. }
  1994. /* need additional TPD ? */
  1995. if (proto_hdr_len != len)
  1996. count += (len - proto_hdr_len +
  1997. ATL1_MAX_TX_BUF_LEN - 1) /
  1998. ATL1_MAX_TX_BUF_LEN;
  1999. }
  2000. }
  2001. if (!spin_trylock_irqsave(&adapter->lock, flags)) {
  2002. /* Can't get lock - tell upper layer to requeue */
  2003. if (netif_msg_tx_queued(adapter))
  2004. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2005. "tx locked\n");
  2006. return NETDEV_TX_LOCKED;
  2007. }
  2008. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2009. /* not enough descriptors */
  2010. netif_stop_queue(netdev);
  2011. spin_unlock_irqrestore(&adapter->lock, flags);
  2012. if (netif_msg_tx_queued(adapter))
  2013. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2014. "tx busy\n");
  2015. return NETDEV_TX_BUSY;
  2016. }
  2017. ptpd = ATL1_TPD_DESC(tpd_ring,
  2018. (u16) atomic_read(&tpd_ring->next_to_use));
  2019. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2020. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2021. vlan_tag = vlan_tx_tag_get(skb);
  2022. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2023. ((vlan_tag >> 9) & 0x8);
  2024. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2025. ptpd->word3 |= (vlan_tag & TPD_VL_TAGGED_MASK) <<
  2026. TPD_VL_TAGGED_SHIFT;
  2027. }
  2028. tso = atl1_tso(adapter, skb, ptpd);
  2029. if (tso < 0) {
  2030. spin_unlock_irqrestore(&adapter->lock, flags);
  2031. dev_kfree_skb_any(skb);
  2032. return NETDEV_TX_OK;
  2033. }
  2034. if (!tso) {
  2035. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2036. if (ret_val < 0) {
  2037. spin_unlock_irqrestore(&adapter->lock, flags);
  2038. dev_kfree_skb_any(skb);
  2039. return NETDEV_TX_OK;
  2040. }
  2041. }
  2042. atl1_tx_map(adapter, skb, ptpd);
  2043. atl1_tx_queue(adapter, count, ptpd);
  2044. atl1_update_mailbox(adapter);
  2045. spin_unlock_irqrestore(&adapter->lock, flags);
  2046. netdev->trans_start = jiffies;
  2047. return NETDEV_TX_OK;
  2048. }
  2049. /*
  2050. * atl1_intr - Interrupt Handler
  2051. * @irq: interrupt number
  2052. * @data: pointer to a network interface device structure
  2053. * @pt_regs: CPU registers structure
  2054. */
  2055. static irqreturn_t atl1_intr(int irq, void *data)
  2056. {
  2057. struct atl1_adapter *adapter = netdev_priv(data);
  2058. u32 status;
  2059. int max_ints = 10;
  2060. status = adapter->cmb.cmb->int_stats;
  2061. if (!status)
  2062. return IRQ_NONE;
  2063. do {
  2064. /* clear CMB interrupt status at once */
  2065. adapter->cmb.cmb->int_stats = 0;
  2066. if (status & ISR_GPHY) /* clear phy status */
  2067. atlx_clear_phy_int(adapter);
  2068. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2069. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2070. /* check if SMB intr */
  2071. if (status & ISR_SMB)
  2072. atl1_inc_smb(adapter);
  2073. /* check if PCIE PHY Link down */
  2074. if (status & ISR_PHY_LINKDOWN) {
  2075. if (netif_msg_intr(adapter))
  2076. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2077. "pcie phy link down %x\n", status);
  2078. if (netif_running(adapter->netdev)) { /* reset MAC */
  2079. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2080. schedule_work(&adapter->pcie_dma_to_rst_task);
  2081. return IRQ_HANDLED;
  2082. }
  2083. }
  2084. /* check if DMA read/write error ? */
  2085. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2086. if (netif_msg_intr(adapter))
  2087. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2088. "pcie DMA r/w error (status = 0x%x)\n",
  2089. status);
  2090. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2091. schedule_work(&adapter->pcie_dma_to_rst_task);
  2092. return IRQ_HANDLED;
  2093. }
  2094. /* link event */
  2095. if (status & ISR_GPHY) {
  2096. adapter->soft_stats.tx_carrier_errors++;
  2097. atl1_check_for_link(adapter);
  2098. }
  2099. /* transmit event */
  2100. if (status & ISR_CMB_TX)
  2101. atl1_intr_tx(adapter);
  2102. /* rx exception */
  2103. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2104. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2105. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2106. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2107. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2108. ISR_HOST_RRD_OV))
  2109. if (netif_msg_intr(adapter))
  2110. dev_printk(KERN_DEBUG,
  2111. &adapter->pdev->dev,
  2112. "rx exception, ISR = 0x%x\n",
  2113. status);
  2114. atl1_intr_rx(adapter);
  2115. }
  2116. if (--max_ints < 0)
  2117. break;
  2118. } while ((status = adapter->cmb.cmb->int_stats));
  2119. /* re-enable Interrupt */
  2120. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2121. return IRQ_HANDLED;
  2122. }
  2123. /*
  2124. * atl1_watchdog - Timer Call-back
  2125. * @data: pointer to netdev cast into an unsigned long
  2126. */
  2127. static void atl1_watchdog(unsigned long data)
  2128. {
  2129. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2130. /* Reset the timer */
  2131. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  2132. }
  2133. /*
  2134. * atl1_phy_config - Timer Call-back
  2135. * @data: pointer to netdev cast into an unsigned long
  2136. */
  2137. static void atl1_phy_config(unsigned long data)
  2138. {
  2139. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2140. struct atl1_hw *hw = &adapter->hw;
  2141. unsigned long flags;
  2142. spin_lock_irqsave(&adapter->lock, flags);
  2143. adapter->phy_timer_pending = false;
  2144. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2145. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2146. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2147. spin_unlock_irqrestore(&adapter->lock, flags);
  2148. }
  2149. /*
  2150. * Orphaned vendor comment left intact here:
  2151. * <vendor comment>
  2152. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2153. * will assert. We do soft reset <0x1400=1> according
  2154. * with the SPEC. BUT, it seemes that PCIE or DMA
  2155. * state-machine will not be reset. DMAR_TO_INT will
  2156. * assert again and again.
  2157. * </vendor comment>
  2158. */
  2159. static int atl1_reset(struct atl1_adapter *adapter)
  2160. {
  2161. int ret;
  2162. ret = atl1_reset_hw(&adapter->hw);
  2163. if (ret)
  2164. return ret;
  2165. return atl1_init_hw(&adapter->hw);
  2166. }
  2167. static s32 atl1_up(struct atl1_adapter *adapter)
  2168. {
  2169. struct net_device *netdev = adapter->netdev;
  2170. int err;
  2171. int irq_flags = IRQF_SAMPLE_RANDOM;
  2172. /* hardware has been reset, we need to reload some things */
  2173. atlx_set_multi(netdev);
  2174. atl1_init_ring_ptrs(adapter);
  2175. atlx_restore_vlan(adapter);
  2176. err = atl1_alloc_rx_buffers(adapter);
  2177. if (unlikely(!err))
  2178. /* no RX BUFFER allocated */
  2179. return -ENOMEM;
  2180. if (unlikely(atl1_configure(adapter))) {
  2181. err = -EIO;
  2182. goto err_up;
  2183. }
  2184. err = pci_enable_msi(adapter->pdev);
  2185. if (err) {
  2186. if (netif_msg_ifup(adapter))
  2187. dev_info(&adapter->pdev->dev,
  2188. "Unable to enable MSI: %d\n", err);
  2189. irq_flags |= IRQF_SHARED;
  2190. }
  2191. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  2192. netdev->name, netdev);
  2193. if (unlikely(err))
  2194. goto err_up;
  2195. mod_timer(&adapter->watchdog_timer, jiffies);
  2196. atlx_irq_enable(adapter);
  2197. atl1_check_link(adapter);
  2198. return 0;
  2199. err_up:
  2200. pci_disable_msi(adapter->pdev);
  2201. /* free rx_buffers */
  2202. atl1_clean_rx_ring(adapter);
  2203. return err;
  2204. }
  2205. static void atl1_down(struct atl1_adapter *adapter)
  2206. {
  2207. struct net_device *netdev = adapter->netdev;
  2208. del_timer_sync(&adapter->watchdog_timer);
  2209. del_timer_sync(&adapter->phy_config_timer);
  2210. adapter->phy_timer_pending = false;
  2211. atlx_irq_disable(adapter);
  2212. free_irq(adapter->pdev->irq, netdev);
  2213. pci_disable_msi(adapter->pdev);
  2214. atl1_reset_hw(&adapter->hw);
  2215. adapter->cmb.cmb->int_stats = 0;
  2216. adapter->link_speed = SPEED_0;
  2217. adapter->link_duplex = -1;
  2218. netif_carrier_off(netdev);
  2219. netif_stop_queue(netdev);
  2220. atl1_clean_tx_ring(adapter);
  2221. atl1_clean_rx_ring(adapter);
  2222. }
  2223. static void atl1_tx_timeout_task(struct work_struct *work)
  2224. {
  2225. struct atl1_adapter *adapter =
  2226. container_of(work, struct atl1_adapter, tx_timeout_task);
  2227. struct net_device *netdev = adapter->netdev;
  2228. netif_device_detach(netdev);
  2229. atl1_down(adapter);
  2230. atl1_up(adapter);
  2231. netif_device_attach(netdev);
  2232. }
  2233. /*
  2234. * atl1_change_mtu - Change the Maximum Transfer Unit
  2235. * @netdev: network interface device structure
  2236. * @new_mtu: new value for maximum frame size
  2237. *
  2238. * Returns 0 on success, negative on failure
  2239. */
  2240. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2241. {
  2242. struct atl1_adapter *adapter = netdev_priv(netdev);
  2243. int old_mtu = netdev->mtu;
  2244. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2245. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2246. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2247. if (netif_msg_link(adapter))
  2248. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2249. return -EINVAL;
  2250. }
  2251. adapter->hw.max_frame_size = max_frame;
  2252. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2253. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2254. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2255. netdev->mtu = new_mtu;
  2256. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2257. atl1_down(adapter);
  2258. atl1_up(adapter);
  2259. }
  2260. return 0;
  2261. }
  2262. /*
  2263. * atl1_open - Called when a network interface is made active
  2264. * @netdev: network interface device structure
  2265. *
  2266. * Returns 0 on success, negative value on failure
  2267. *
  2268. * The open entry point is called when a network interface is made
  2269. * active by the system (IFF_UP). At this point all resources needed
  2270. * for transmit and receive operations are allocated, the interrupt
  2271. * handler is registered with the OS, the watchdog timer is started,
  2272. * and the stack is notified that the interface is ready.
  2273. */
  2274. static int atl1_open(struct net_device *netdev)
  2275. {
  2276. struct atl1_adapter *adapter = netdev_priv(netdev);
  2277. int err;
  2278. /* allocate transmit descriptors */
  2279. err = atl1_setup_ring_resources(adapter);
  2280. if (err)
  2281. return err;
  2282. err = atl1_up(adapter);
  2283. if (err)
  2284. goto err_up;
  2285. return 0;
  2286. err_up:
  2287. atl1_reset(adapter);
  2288. return err;
  2289. }
  2290. /*
  2291. * atl1_close - Disables a network interface
  2292. * @netdev: network interface device structure
  2293. *
  2294. * Returns 0, this is not allowed to fail
  2295. *
  2296. * The close entry point is called when an interface is de-activated
  2297. * by the OS. The hardware is still under the drivers control, but
  2298. * needs to be disabled. A global MAC reset is issued to stop the
  2299. * hardware, and all transmit and receive resources are freed.
  2300. */
  2301. static int atl1_close(struct net_device *netdev)
  2302. {
  2303. struct atl1_adapter *adapter = netdev_priv(netdev);
  2304. atl1_down(adapter);
  2305. atl1_free_ring_resources(adapter);
  2306. return 0;
  2307. }
  2308. #ifdef CONFIG_PM
  2309. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2310. {
  2311. struct net_device *netdev = pci_get_drvdata(pdev);
  2312. struct atl1_adapter *adapter = netdev_priv(netdev);
  2313. struct atl1_hw *hw = &adapter->hw;
  2314. u32 ctrl = 0;
  2315. u32 wufc = adapter->wol;
  2316. netif_device_detach(netdev);
  2317. if (netif_running(netdev))
  2318. atl1_down(adapter);
  2319. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2320. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2321. if (ctrl & BMSR_LSTATUS)
  2322. wufc &= ~ATLX_WUFC_LNKC;
  2323. /* reduce speed to 10/100M */
  2324. if (wufc) {
  2325. atl1_phy_enter_power_saving(hw);
  2326. /* if resume, let driver to re- setup link */
  2327. hw->phy_configured = false;
  2328. atl1_set_mac_addr(hw);
  2329. atlx_set_multi(netdev);
  2330. ctrl = 0;
  2331. /* turn on magic packet wol */
  2332. if (wufc & ATLX_WUFC_MAG)
  2333. ctrl = WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2334. /* turn on Link change WOL */
  2335. if (wufc & ATLX_WUFC_LNKC)
  2336. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2337. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2338. /* turn on all-multi mode if wake on multicast is enabled */
  2339. ctrl = ioread32(hw->hw_addr + REG_MAC_CTRL);
  2340. ctrl &= ~MAC_CTRL_DBG;
  2341. ctrl &= ~MAC_CTRL_PROMIS_EN;
  2342. if (wufc & ATLX_WUFC_MC)
  2343. ctrl |= MAC_CTRL_MC_ALL_EN;
  2344. else
  2345. ctrl &= ~MAC_CTRL_MC_ALL_EN;
  2346. /* turn on broadcast mode if wake on-BC is enabled */
  2347. if (wufc & ATLX_WUFC_BC)
  2348. ctrl |= MAC_CTRL_BC_EN;
  2349. else
  2350. ctrl &= ~MAC_CTRL_BC_EN;
  2351. /* enable RX */
  2352. ctrl |= MAC_CTRL_RX_EN;
  2353. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2354. pci_enable_wake(pdev, PCI_D3hot, 1);
  2355. pci_enable_wake(pdev, PCI_D3cold, 1);
  2356. } else {
  2357. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2358. pci_enable_wake(pdev, PCI_D3hot, 0);
  2359. pci_enable_wake(pdev, PCI_D3cold, 0);
  2360. }
  2361. pci_save_state(pdev);
  2362. pci_disable_device(pdev);
  2363. pci_set_power_state(pdev, PCI_D3hot);
  2364. return 0;
  2365. }
  2366. static int atl1_resume(struct pci_dev *pdev)
  2367. {
  2368. struct net_device *netdev = pci_get_drvdata(pdev);
  2369. struct atl1_adapter *adapter = netdev_priv(netdev);
  2370. u32 err;
  2371. pci_set_power_state(pdev, PCI_D0);
  2372. pci_restore_state(pdev);
  2373. /* FIXME: check and handle */
  2374. err = pci_enable_device(pdev);
  2375. pci_enable_wake(pdev, PCI_D3hot, 0);
  2376. pci_enable_wake(pdev, PCI_D3cold, 0);
  2377. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2378. atl1_reset(adapter);
  2379. if (netif_running(netdev))
  2380. atl1_up(adapter);
  2381. netif_device_attach(netdev);
  2382. atl1_via_workaround(adapter);
  2383. return 0;
  2384. }
  2385. #else
  2386. #define atl1_suspend NULL
  2387. #define atl1_resume NULL
  2388. #endif
  2389. #ifdef CONFIG_NET_POLL_CONTROLLER
  2390. static void atl1_poll_controller(struct net_device *netdev)
  2391. {
  2392. disable_irq(netdev->irq);
  2393. atl1_intr(netdev->irq, netdev);
  2394. enable_irq(netdev->irq);
  2395. }
  2396. #endif
  2397. /*
  2398. * atl1_probe - Device Initialization Routine
  2399. * @pdev: PCI device information struct
  2400. * @ent: entry in atl1_pci_tbl
  2401. *
  2402. * Returns 0 on success, negative on failure
  2403. *
  2404. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2405. * The OS initialization, configuring of the adapter private structure,
  2406. * and a hardware reset occur.
  2407. */
  2408. static int __devinit atl1_probe(struct pci_dev *pdev,
  2409. const struct pci_device_id *ent)
  2410. {
  2411. struct net_device *netdev;
  2412. struct atl1_adapter *adapter;
  2413. static int cards_found = 0;
  2414. int err;
  2415. err = pci_enable_device(pdev);
  2416. if (err)
  2417. return err;
  2418. /*
  2419. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2420. * shared register for the high 32 bits, so only a single, aligned,
  2421. * 4 GB physical address range can be used at a time.
  2422. *
  2423. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2424. * worth. It is far easier to limit to 32-bit DMA than update
  2425. * various kernel subsystems to support the mechanics required by a
  2426. * fixed-high-32-bit system.
  2427. */
  2428. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2429. if (err) {
  2430. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2431. goto err_dma;
  2432. }
  2433. /*
  2434. * Mark all PCI regions associated with PCI device
  2435. * pdev as being reserved by owner atl1_driver_name
  2436. */
  2437. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2438. if (err)
  2439. goto err_request_regions;
  2440. /*
  2441. * Enables bus-mastering on the device and calls
  2442. * pcibios_set_master to do the needed arch specific settings
  2443. */
  2444. pci_set_master(pdev);
  2445. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2446. if (!netdev) {
  2447. err = -ENOMEM;
  2448. goto err_alloc_etherdev;
  2449. }
  2450. SET_NETDEV_DEV(netdev, &pdev->dev);
  2451. pci_set_drvdata(pdev, netdev);
  2452. adapter = netdev_priv(netdev);
  2453. adapter->netdev = netdev;
  2454. adapter->pdev = pdev;
  2455. adapter->hw.back = adapter;
  2456. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2457. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2458. if (!adapter->hw.hw_addr) {
  2459. err = -EIO;
  2460. goto err_pci_iomap;
  2461. }
  2462. /* get device revision number */
  2463. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2464. (REG_MASTER_CTRL + 2));
  2465. if (netif_msg_probe(adapter))
  2466. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2467. /* set default ring resource counts */
  2468. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2469. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2470. adapter->mii.dev = netdev;
  2471. adapter->mii.mdio_read = mdio_read;
  2472. adapter->mii.mdio_write = mdio_write;
  2473. adapter->mii.phy_id_mask = 0x1f;
  2474. adapter->mii.reg_num_mask = 0x1f;
  2475. netdev->open = &atl1_open;
  2476. netdev->stop = &atl1_close;
  2477. netdev->hard_start_xmit = &atl1_xmit_frame;
  2478. netdev->get_stats = &atlx_get_stats;
  2479. netdev->set_multicast_list = &atlx_set_multi;
  2480. netdev->set_mac_address = &atl1_set_mac;
  2481. netdev->change_mtu = &atl1_change_mtu;
  2482. netdev->do_ioctl = &atlx_ioctl;
  2483. netdev->tx_timeout = &atlx_tx_timeout;
  2484. netdev->watchdog_timeo = 5 * HZ;
  2485. #ifdef CONFIG_NET_POLL_CONTROLLER
  2486. netdev->poll_controller = atl1_poll_controller;
  2487. #endif
  2488. netdev->vlan_rx_register = atlx_vlan_rx_register;
  2489. netdev->ethtool_ops = &atl1_ethtool_ops;
  2490. adapter->bd_number = cards_found;
  2491. /* setup the private structure */
  2492. err = atl1_sw_init(adapter);
  2493. if (err)
  2494. goto err_common;
  2495. netdev->features = NETIF_F_HW_CSUM;
  2496. netdev->features |= NETIF_F_SG;
  2497. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2498. netdev->features |= NETIF_F_TSO;
  2499. netdev->features |= NETIF_F_LLTX;
  2500. /*
  2501. * patch for some L1 of old version,
  2502. * the final version of L1 may not need these
  2503. * patches
  2504. */
  2505. /* atl1_pcie_patch(adapter); */
  2506. /* really reset GPHY core */
  2507. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2508. /*
  2509. * reset the controller to
  2510. * put the device in a known good starting state
  2511. */
  2512. if (atl1_reset_hw(&adapter->hw)) {
  2513. err = -EIO;
  2514. goto err_common;
  2515. }
  2516. /* copy the MAC address out of the EEPROM */
  2517. atl1_read_mac_addr(&adapter->hw);
  2518. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2519. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2520. err = -EIO;
  2521. goto err_common;
  2522. }
  2523. atl1_check_options(adapter);
  2524. /* pre-init the MAC, and setup link */
  2525. err = atl1_init_hw(&adapter->hw);
  2526. if (err) {
  2527. err = -EIO;
  2528. goto err_common;
  2529. }
  2530. atl1_pcie_patch(adapter);
  2531. /* assume we have no link for now */
  2532. netif_carrier_off(netdev);
  2533. netif_stop_queue(netdev);
  2534. init_timer(&adapter->watchdog_timer);
  2535. adapter->watchdog_timer.function = &atl1_watchdog;
  2536. adapter->watchdog_timer.data = (unsigned long)adapter;
  2537. init_timer(&adapter->phy_config_timer);
  2538. adapter->phy_config_timer.function = &atl1_phy_config;
  2539. adapter->phy_config_timer.data = (unsigned long)adapter;
  2540. adapter->phy_timer_pending = false;
  2541. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2542. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2543. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2544. err = register_netdev(netdev);
  2545. if (err)
  2546. goto err_common;
  2547. cards_found++;
  2548. atl1_via_workaround(adapter);
  2549. return 0;
  2550. err_common:
  2551. pci_iounmap(pdev, adapter->hw.hw_addr);
  2552. err_pci_iomap:
  2553. free_netdev(netdev);
  2554. err_alloc_etherdev:
  2555. pci_release_regions(pdev);
  2556. err_dma:
  2557. err_request_regions:
  2558. pci_disable_device(pdev);
  2559. return err;
  2560. }
  2561. /*
  2562. * atl1_remove - Device Removal Routine
  2563. * @pdev: PCI device information struct
  2564. *
  2565. * atl1_remove is called by the PCI subsystem to alert the driver
  2566. * that it should release a PCI device. The could be caused by a
  2567. * Hot-Plug event, or because the driver is going to be removed from
  2568. * memory.
  2569. */
  2570. static void __devexit atl1_remove(struct pci_dev *pdev)
  2571. {
  2572. struct net_device *netdev = pci_get_drvdata(pdev);
  2573. struct atl1_adapter *adapter;
  2574. /* Device not available. Return. */
  2575. if (!netdev)
  2576. return;
  2577. adapter = netdev_priv(netdev);
  2578. /*
  2579. * Some atl1 boards lack persistent storage for their MAC, and get it
  2580. * from the BIOS during POST. If we've been messing with the MAC
  2581. * address, we need to save the permanent one.
  2582. */
  2583. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2584. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2585. ETH_ALEN);
  2586. atl1_set_mac_addr(&adapter->hw);
  2587. }
  2588. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2589. unregister_netdev(netdev);
  2590. pci_iounmap(pdev, adapter->hw.hw_addr);
  2591. pci_release_regions(pdev);
  2592. free_netdev(netdev);
  2593. pci_disable_device(pdev);
  2594. }
  2595. static struct pci_driver atl1_driver = {
  2596. .name = ATLX_DRIVER_NAME,
  2597. .id_table = atl1_pci_tbl,
  2598. .probe = atl1_probe,
  2599. .remove = __devexit_p(atl1_remove),
  2600. .suspend = atl1_suspend,
  2601. .resume = atl1_resume
  2602. };
  2603. /*
  2604. * atl1_exit_module - Driver Exit Cleanup Routine
  2605. *
  2606. * atl1_exit_module is called just before the driver is removed
  2607. * from memory.
  2608. */
  2609. static void __exit atl1_exit_module(void)
  2610. {
  2611. pci_unregister_driver(&atl1_driver);
  2612. }
  2613. /*
  2614. * atl1_init_module - Driver Registration Routine
  2615. *
  2616. * atl1_init_module is the first routine called when the driver is
  2617. * loaded. All it does is register with the PCI subsystem.
  2618. */
  2619. static int __init atl1_init_module(void)
  2620. {
  2621. return pci_register_driver(&atl1_driver);
  2622. }
  2623. module_init(atl1_init_module);
  2624. module_exit(atl1_exit_module);
  2625. struct atl1_stats {
  2626. char stat_string[ETH_GSTRING_LEN];
  2627. int sizeof_stat;
  2628. int stat_offset;
  2629. };
  2630. #define ATL1_STAT(m) \
  2631. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2632. static struct atl1_stats atl1_gstrings_stats[] = {
  2633. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2634. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2635. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2636. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2637. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2638. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2639. {"rx_dropped", ATL1_STAT(net_stats.rx_dropped)},
  2640. {"tx_dropped", ATL1_STAT(net_stats.tx_dropped)},
  2641. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2642. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2643. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2644. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2645. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2646. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2647. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2648. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2649. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2650. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2651. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2652. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2653. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2654. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2655. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2656. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2657. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2658. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2659. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2660. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2661. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2662. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2663. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2664. };
  2665. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2666. struct ethtool_stats *stats, u64 *data)
  2667. {
  2668. struct atl1_adapter *adapter = netdev_priv(netdev);
  2669. int i;
  2670. char *p;
  2671. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2672. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2673. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2674. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2675. }
  2676. }
  2677. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2678. {
  2679. switch (sset) {
  2680. case ETH_SS_STATS:
  2681. return ARRAY_SIZE(atl1_gstrings_stats);
  2682. default:
  2683. return -EOPNOTSUPP;
  2684. }
  2685. }
  2686. static int atl1_get_settings(struct net_device *netdev,
  2687. struct ethtool_cmd *ecmd)
  2688. {
  2689. struct atl1_adapter *adapter = netdev_priv(netdev);
  2690. struct atl1_hw *hw = &adapter->hw;
  2691. ecmd->supported = (SUPPORTED_10baseT_Half |
  2692. SUPPORTED_10baseT_Full |
  2693. SUPPORTED_100baseT_Half |
  2694. SUPPORTED_100baseT_Full |
  2695. SUPPORTED_1000baseT_Full |
  2696. SUPPORTED_Autoneg | SUPPORTED_TP);
  2697. ecmd->advertising = ADVERTISED_TP;
  2698. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2699. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2700. ecmd->advertising |= ADVERTISED_Autoneg;
  2701. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2702. ecmd->advertising |= ADVERTISED_Autoneg;
  2703. ecmd->advertising |=
  2704. (ADVERTISED_10baseT_Half |
  2705. ADVERTISED_10baseT_Full |
  2706. ADVERTISED_100baseT_Half |
  2707. ADVERTISED_100baseT_Full |
  2708. ADVERTISED_1000baseT_Full);
  2709. } else
  2710. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2711. }
  2712. ecmd->port = PORT_TP;
  2713. ecmd->phy_address = 0;
  2714. ecmd->transceiver = XCVR_INTERNAL;
  2715. if (netif_carrier_ok(adapter->netdev)) {
  2716. u16 link_speed, link_duplex;
  2717. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2718. ecmd->speed = link_speed;
  2719. if (link_duplex == FULL_DUPLEX)
  2720. ecmd->duplex = DUPLEX_FULL;
  2721. else
  2722. ecmd->duplex = DUPLEX_HALF;
  2723. } else {
  2724. ecmd->speed = -1;
  2725. ecmd->duplex = -1;
  2726. }
  2727. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2728. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2729. ecmd->autoneg = AUTONEG_ENABLE;
  2730. else
  2731. ecmd->autoneg = AUTONEG_DISABLE;
  2732. return 0;
  2733. }
  2734. static int atl1_set_settings(struct net_device *netdev,
  2735. struct ethtool_cmd *ecmd)
  2736. {
  2737. struct atl1_adapter *adapter = netdev_priv(netdev);
  2738. struct atl1_hw *hw = &adapter->hw;
  2739. u16 phy_data;
  2740. int ret_val = 0;
  2741. u16 old_media_type = hw->media_type;
  2742. if (netif_running(adapter->netdev)) {
  2743. if (netif_msg_link(adapter))
  2744. dev_dbg(&adapter->pdev->dev,
  2745. "ethtool shutting down adapter\n");
  2746. atl1_down(adapter);
  2747. }
  2748. if (ecmd->autoneg == AUTONEG_ENABLE)
  2749. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2750. else {
  2751. if (ecmd->speed == SPEED_1000) {
  2752. if (ecmd->duplex != DUPLEX_FULL) {
  2753. if (netif_msg_link(adapter))
  2754. dev_warn(&adapter->pdev->dev,
  2755. "1000M half is invalid\n");
  2756. ret_val = -EINVAL;
  2757. goto exit_sset;
  2758. }
  2759. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2760. } else if (ecmd->speed == SPEED_100) {
  2761. if (ecmd->duplex == DUPLEX_FULL)
  2762. hw->media_type = MEDIA_TYPE_100M_FULL;
  2763. else
  2764. hw->media_type = MEDIA_TYPE_100M_HALF;
  2765. } else {
  2766. if (ecmd->duplex == DUPLEX_FULL)
  2767. hw->media_type = MEDIA_TYPE_10M_FULL;
  2768. else
  2769. hw->media_type = MEDIA_TYPE_10M_HALF;
  2770. }
  2771. }
  2772. switch (hw->media_type) {
  2773. case MEDIA_TYPE_AUTO_SENSOR:
  2774. ecmd->advertising =
  2775. ADVERTISED_10baseT_Half |
  2776. ADVERTISED_10baseT_Full |
  2777. ADVERTISED_100baseT_Half |
  2778. ADVERTISED_100baseT_Full |
  2779. ADVERTISED_1000baseT_Full |
  2780. ADVERTISED_Autoneg | ADVERTISED_TP;
  2781. break;
  2782. case MEDIA_TYPE_1000M_FULL:
  2783. ecmd->advertising =
  2784. ADVERTISED_1000baseT_Full |
  2785. ADVERTISED_Autoneg | ADVERTISED_TP;
  2786. break;
  2787. default:
  2788. ecmd->advertising = 0;
  2789. break;
  2790. }
  2791. if (atl1_phy_setup_autoneg_adv(hw)) {
  2792. ret_val = -EINVAL;
  2793. if (netif_msg_link(adapter))
  2794. dev_warn(&adapter->pdev->dev,
  2795. "invalid ethtool speed/duplex setting\n");
  2796. goto exit_sset;
  2797. }
  2798. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2799. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2800. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2801. else {
  2802. switch (hw->media_type) {
  2803. case MEDIA_TYPE_100M_FULL:
  2804. phy_data =
  2805. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2806. MII_CR_RESET;
  2807. break;
  2808. case MEDIA_TYPE_100M_HALF:
  2809. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2810. break;
  2811. case MEDIA_TYPE_10M_FULL:
  2812. phy_data =
  2813. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2814. break;
  2815. default:
  2816. /* MEDIA_TYPE_10M_HALF: */
  2817. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2818. break;
  2819. }
  2820. }
  2821. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2822. exit_sset:
  2823. if (ret_val)
  2824. hw->media_type = old_media_type;
  2825. if (netif_running(adapter->netdev)) {
  2826. if (netif_msg_link(adapter))
  2827. dev_dbg(&adapter->pdev->dev,
  2828. "ethtool starting adapter\n");
  2829. atl1_up(adapter);
  2830. } else if (!ret_val) {
  2831. if (netif_msg_link(adapter))
  2832. dev_dbg(&adapter->pdev->dev,
  2833. "ethtool resetting adapter\n");
  2834. atl1_reset(adapter);
  2835. }
  2836. return ret_val;
  2837. }
  2838. static void atl1_get_drvinfo(struct net_device *netdev,
  2839. struct ethtool_drvinfo *drvinfo)
  2840. {
  2841. struct atl1_adapter *adapter = netdev_priv(netdev);
  2842. strncpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2843. strncpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2844. sizeof(drvinfo->version));
  2845. strncpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2846. strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2847. sizeof(drvinfo->bus_info));
  2848. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2849. }
  2850. static void atl1_get_wol(struct net_device *netdev,
  2851. struct ethtool_wolinfo *wol)
  2852. {
  2853. struct atl1_adapter *adapter = netdev_priv(netdev);
  2854. wol->supported = WAKE_UCAST | WAKE_MCAST | WAKE_BCAST | WAKE_MAGIC;
  2855. wol->wolopts = 0;
  2856. if (adapter->wol & ATLX_WUFC_EX)
  2857. wol->wolopts |= WAKE_UCAST;
  2858. if (adapter->wol & ATLX_WUFC_MC)
  2859. wol->wolopts |= WAKE_MCAST;
  2860. if (adapter->wol & ATLX_WUFC_BC)
  2861. wol->wolopts |= WAKE_BCAST;
  2862. if (adapter->wol & ATLX_WUFC_MAG)
  2863. wol->wolopts |= WAKE_MAGIC;
  2864. return;
  2865. }
  2866. static int atl1_set_wol(struct net_device *netdev,
  2867. struct ethtool_wolinfo *wol)
  2868. {
  2869. struct atl1_adapter *adapter = netdev_priv(netdev);
  2870. if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
  2871. return -EOPNOTSUPP;
  2872. adapter->wol = 0;
  2873. if (wol->wolopts & WAKE_UCAST)
  2874. adapter->wol |= ATLX_WUFC_EX;
  2875. if (wol->wolopts & WAKE_MCAST)
  2876. adapter->wol |= ATLX_WUFC_MC;
  2877. if (wol->wolopts & WAKE_BCAST)
  2878. adapter->wol |= ATLX_WUFC_BC;
  2879. if (wol->wolopts & WAKE_MAGIC)
  2880. adapter->wol |= ATLX_WUFC_MAG;
  2881. return 0;
  2882. }
  2883. static u32 atl1_get_msglevel(struct net_device *netdev)
  2884. {
  2885. struct atl1_adapter *adapter = netdev_priv(netdev);
  2886. return adapter->msg_enable;
  2887. }
  2888. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2889. {
  2890. struct atl1_adapter *adapter = netdev_priv(netdev);
  2891. adapter->msg_enable = value;
  2892. }
  2893. static int atl1_get_regs_len(struct net_device *netdev)
  2894. {
  2895. return ATL1_REG_COUNT * sizeof(u32);
  2896. }
  2897. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  2898. void *p)
  2899. {
  2900. struct atl1_adapter *adapter = netdev_priv(netdev);
  2901. struct atl1_hw *hw = &adapter->hw;
  2902. unsigned int i;
  2903. u32 *regbuf = p;
  2904. for (i = 0; i < ATL1_REG_COUNT; i++) {
  2905. /*
  2906. * This switch statement avoids reserved regions
  2907. * of register space.
  2908. */
  2909. switch (i) {
  2910. case 6 ... 9:
  2911. case 14:
  2912. case 29 ... 31:
  2913. case 34 ... 63:
  2914. case 75 ... 127:
  2915. case 136 ... 1023:
  2916. case 1027 ... 1087:
  2917. case 1091 ... 1151:
  2918. case 1194 ... 1195:
  2919. case 1200 ... 1201:
  2920. case 1206 ... 1213:
  2921. case 1216 ... 1279:
  2922. case 1290 ... 1311:
  2923. case 1323 ... 1343:
  2924. case 1358 ... 1359:
  2925. case 1368 ... 1375:
  2926. case 1378 ... 1383:
  2927. case 1388 ... 1391:
  2928. case 1393 ... 1395:
  2929. case 1402 ... 1403:
  2930. case 1410 ... 1471:
  2931. case 1522 ... 1535:
  2932. /* reserved region; don't read it */
  2933. regbuf[i] = 0;
  2934. break;
  2935. default:
  2936. /* unreserved region */
  2937. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  2938. }
  2939. }
  2940. }
  2941. static void atl1_get_ringparam(struct net_device *netdev,
  2942. struct ethtool_ringparam *ring)
  2943. {
  2944. struct atl1_adapter *adapter = netdev_priv(netdev);
  2945. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  2946. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  2947. ring->rx_max_pending = ATL1_MAX_RFD;
  2948. ring->tx_max_pending = ATL1_MAX_TPD;
  2949. ring->rx_mini_max_pending = 0;
  2950. ring->rx_jumbo_max_pending = 0;
  2951. ring->rx_pending = rxdr->count;
  2952. ring->tx_pending = txdr->count;
  2953. ring->rx_mini_pending = 0;
  2954. ring->rx_jumbo_pending = 0;
  2955. }
  2956. static int atl1_set_ringparam(struct net_device *netdev,
  2957. struct ethtool_ringparam *ring)
  2958. {
  2959. struct atl1_adapter *adapter = netdev_priv(netdev);
  2960. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  2961. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  2962. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  2963. struct atl1_tpd_ring tpd_old, tpd_new;
  2964. struct atl1_rfd_ring rfd_old, rfd_new;
  2965. struct atl1_rrd_ring rrd_old, rrd_new;
  2966. struct atl1_ring_header rhdr_old, rhdr_new;
  2967. int err;
  2968. tpd_old = adapter->tpd_ring;
  2969. rfd_old = adapter->rfd_ring;
  2970. rrd_old = adapter->rrd_ring;
  2971. rhdr_old = adapter->ring_header;
  2972. if (netif_running(adapter->netdev))
  2973. atl1_down(adapter);
  2974. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  2975. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  2976. rfdr->count;
  2977. rfdr->count = (rfdr->count + 3) & ~3;
  2978. rrdr->count = rfdr->count;
  2979. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  2980. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  2981. tpdr->count;
  2982. tpdr->count = (tpdr->count + 3) & ~3;
  2983. if (netif_running(adapter->netdev)) {
  2984. /* try to get new resources before deleting old */
  2985. err = atl1_setup_ring_resources(adapter);
  2986. if (err)
  2987. goto err_setup_ring;
  2988. /*
  2989. * save the new, restore the old in order to free it,
  2990. * then restore the new back again
  2991. */
  2992. rfd_new = adapter->rfd_ring;
  2993. rrd_new = adapter->rrd_ring;
  2994. tpd_new = adapter->tpd_ring;
  2995. rhdr_new = adapter->ring_header;
  2996. adapter->rfd_ring = rfd_old;
  2997. adapter->rrd_ring = rrd_old;
  2998. adapter->tpd_ring = tpd_old;
  2999. adapter->ring_header = rhdr_old;
  3000. atl1_free_ring_resources(adapter);
  3001. adapter->rfd_ring = rfd_new;
  3002. adapter->rrd_ring = rrd_new;
  3003. adapter->tpd_ring = tpd_new;
  3004. adapter->ring_header = rhdr_new;
  3005. err = atl1_up(adapter);
  3006. if (err)
  3007. return err;
  3008. }
  3009. return 0;
  3010. err_setup_ring:
  3011. adapter->rfd_ring = rfd_old;
  3012. adapter->rrd_ring = rrd_old;
  3013. adapter->tpd_ring = tpd_old;
  3014. adapter->ring_header = rhdr_old;
  3015. atl1_up(adapter);
  3016. return err;
  3017. }
  3018. static void atl1_get_pauseparam(struct net_device *netdev,
  3019. struct ethtool_pauseparam *epause)
  3020. {
  3021. struct atl1_adapter *adapter = netdev_priv(netdev);
  3022. struct atl1_hw *hw = &adapter->hw;
  3023. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3024. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3025. epause->autoneg = AUTONEG_ENABLE;
  3026. } else {
  3027. epause->autoneg = AUTONEG_DISABLE;
  3028. }
  3029. epause->rx_pause = 1;
  3030. epause->tx_pause = 1;
  3031. }
  3032. static int atl1_set_pauseparam(struct net_device *netdev,
  3033. struct ethtool_pauseparam *epause)
  3034. {
  3035. struct atl1_adapter *adapter = netdev_priv(netdev);
  3036. struct atl1_hw *hw = &adapter->hw;
  3037. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3038. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3039. epause->autoneg = AUTONEG_ENABLE;
  3040. } else {
  3041. epause->autoneg = AUTONEG_DISABLE;
  3042. }
  3043. epause->rx_pause = 1;
  3044. epause->tx_pause = 1;
  3045. return 0;
  3046. }
  3047. /* FIXME: is this right? -- CHS */
  3048. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3049. {
  3050. return 1;
  3051. }
  3052. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3053. u8 *data)
  3054. {
  3055. u8 *p = data;
  3056. int i;
  3057. switch (stringset) {
  3058. case ETH_SS_STATS:
  3059. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3060. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3061. ETH_GSTRING_LEN);
  3062. p += ETH_GSTRING_LEN;
  3063. }
  3064. break;
  3065. }
  3066. }
  3067. static int atl1_nway_reset(struct net_device *netdev)
  3068. {
  3069. struct atl1_adapter *adapter = netdev_priv(netdev);
  3070. struct atl1_hw *hw = &adapter->hw;
  3071. if (netif_running(netdev)) {
  3072. u16 phy_data;
  3073. atl1_down(adapter);
  3074. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3075. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3076. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3077. } else {
  3078. switch (hw->media_type) {
  3079. case MEDIA_TYPE_100M_FULL:
  3080. phy_data = MII_CR_FULL_DUPLEX |
  3081. MII_CR_SPEED_100 | MII_CR_RESET;
  3082. break;
  3083. case MEDIA_TYPE_100M_HALF:
  3084. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3085. break;
  3086. case MEDIA_TYPE_10M_FULL:
  3087. phy_data = MII_CR_FULL_DUPLEX |
  3088. MII_CR_SPEED_10 | MII_CR_RESET;
  3089. break;
  3090. default:
  3091. /* MEDIA_TYPE_10M_HALF */
  3092. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3093. }
  3094. }
  3095. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3096. atl1_up(adapter);
  3097. }
  3098. return 0;
  3099. }
  3100. const struct ethtool_ops atl1_ethtool_ops = {
  3101. .get_settings = atl1_get_settings,
  3102. .set_settings = atl1_set_settings,
  3103. .get_drvinfo = atl1_get_drvinfo,
  3104. .get_wol = atl1_get_wol,
  3105. .set_wol = atl1_set_wol,
  3106. .get_msglevel = atl1_get_msglevel,
  3107. .set_msglevel = atl1_set_msglevel,
  3108. .get_regs_len = atl1_get_regs_len,
  3109. .get_regs = atl1_get_regs,
  3110. .get_ringparam = atl1_get_ringparam,
  3111. .set_ringparam = atl1_set_ringparam,
  3112. .get_pauseparam = atl1_get_pauseparam,
  3113. .set_pauseparam = atl1_set_pauseparam,
  3114. .get_rx_csum = atl1_get_rx_csum,
  3115. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3116. .get_link = ethtool_op_get_link,
  3117. .set_sg = ethtool_op_set_sg,
  3118. .get_strings = atl1_get_strings,
  3119. .nway_reset = atl1_nway_reset,
  3120. .get_ethtool_stats = atl1_get_ethtool_stats,
  3121. .get_sset_count = atl1_get_sset_count,
  3122. .set_tso = ethtool_op_set_tso,
  3123. };