jedec_probe.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/map.h>
  20. #include <linux/mtd/cfi.h>
  21. #include <linux/mtd/gen_probe.h>
  22. /* Manufacturers */
  23. #define MANUFACTURER_AMD 0x0001
  24. #define MANUFACTURER_ATMEL 0x001f
  25. #define MANUFACTURER_FUJITSU 0x0004
  26. #define MANUFACTURER_HYUNDAI 0x00AD
  27. #define MANUFACTURER_INTEL 0x0089
  28. #define MANUFACTURER_MACRONIX 0x00C2
  29. #define MANUFACTURER_NEC 0x0010
  30. #define MANUFACTURER_PMC 0x009D
  31. #define MANUFACTURER_SHARP 0x00b0
  32. #define MANUFACTURER_SST 0x00BF
  33. #define MANUFACTURER_ST 0x0020
  34. #define MANUFACTURER_TOSHIBA 0x0098
  35. #define MANUFACTURER_WINBOND 0x00da
  36. /* AMD */
  37. #define AM29DL800BB 0x22C8
  38. #define AM29DL800BT 0x224A
  39. #define AM29F800BB 0x2258
  40. #define AM29F800BT 0x22D6
  41. #define AM29LV400BB 0x22BA
  42. #define AM29LV400BT 0x22B9
  43. #define AM29LV800BB 0x225B
  44. #define AM29LV800BT 0x22DA
  45. #define AM29LV160DT 0x22C4
  46. #define AM29LV160DB 0x2249
  47. #define AM29F017D 0x003D
  48. #define AM29F016D 0x00AD
  49. #define AM29F080 0x00D5
  50. #define AM29F040 0x00A4
  51. #define AM29LV040B 0x004F
  52. #define AM29F032B 0x0041
  53. #define AM29F002T 0x00B0
  54. /* Atmel */
  55. #define AT49BV512 0x0003
  56. #define AT29LV512 0x003d
  57. #define AT49BV16X 0x00C0
  58. #define AT49BV16XT 0x00C2
  59. #define AT49BV32X 0x00C8
  60. #define AT49BV32XT 0x00C9
  61. /* Fujitsu */
  62. #define MBM29F040C 0x00A4
  63. #define MBM29F800BA 0x2258
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F040 0x00A4
  103. #define MX29F016 0x00AD
  104. #define MX29F002T 0x00B0
  105. #define MX29F004T 0x0045
  106. #define MX29F004B 0x0046
  107. /* NEC */
  108. #define UPD29F064115 0x221C
  109. /* PMC */
  110. #define PM49FL002 0x006D
  111. #define PM49FL004 0x006E
  112. #define PM49FL008 0x006A
  113. /* Sharp */
  114. #define LH28F640BF 0x00b0
  115. /* ST - www.st.com */
  116. #define M29F800AB 0x0058
  117. #define M29W800DT 0x00D7
  118. #define M29W800DB 0x005B
  119. #define M29W160DT 0x22C4
  120. #define M29W160DB 0x2249
  121. #define M29W040B 0x00E3
  122. #define M50FW040 0x002C
  123. #define M50FW080 0x002D
  124. #define M50FW016 0x002E
  125. #define M50LPW080 0x002F
  126. /* SST */
  127. #define SST29EE020 0x0010
  128. #define SST29LE020 0x0012
  129. #define SST29EE512 0x005d
  130. #define SST29LE512 0x003d
  131. #define SST39LF800 0x2781
  132. #define SST39LF160 0x2782
  133. #define SST39VF1601 0x234b
  134. #define SST39LF512 0x00D4
  135. #define SST39LF010 0x00D5
  136. #define SST39LF020 0x00D6
  137. #define SST39LF040 0x00D7
  138. #define SST39SF010A 0x00B5
  139. #define SST39SF020A 0x00B6
  140. #define SST49LF004B 0x0060
  141. #define SST49LF040B 0x0050
  142. #define SST49LF008A 0x005a
  143. #define SST49LF030A 0x001C
  144. #define SST49LF040A 0x0051
  145. #define SST49LF080A 0x005B
  146. /* Toshiba */
  147. #define TC58FVT160 0x00C2
  148. #define TC58FVB160 0x0043
  149. #define TC58FVT321 0x009A
  150. #define TC58FVB321 0x009C
  151. #define TC58FVT641 0x0093
  152. #define TC58FVB641 0x0095
  153. /* Winbond */
  154. #define W49V002A 0x00b0
  155. /*
  156. * Unlock address sets for AMD command sets.
  157. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  158. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  159. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  160. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  161. * initialization need not require initializing all of the
  162. * unlock addresses for all bit widths.
  163. */
  164. enum uaddr {
  165. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  166. MTD_UADDR_0x0555_0x02AA,
  167. MTD_UADDR_0x0555_0x0AAA,
  168. MTD_UADDR_0x5555_0x2AAA,
  169. MTD_UADDR_0x0AAA_0x0555,
  170. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  171. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  172. };
  173. struct unlock_addr {
  174. uint32_t addr1;
  175. uint32_t addr2;
  176. };
  177. /*
  178. * I don't like the fact that the first entry in unlock_addrs[]
  179. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  180. * should not be used. The problem is that structures with
  181. * initializers have extra fields initialized to 0. It is _very_
  182. * desireable to have the unlock address entries for unsupported
  183. * data widths automatically initialized - that means that
  184. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  185. * must go unused.
  186. */
  187. static const struct unlock_addr unlock_addrs[] = {
  188. [MTD_UADDR_NOT_SUPPORTED] = {
  189. .addr1 = 0xffff,
  190. .addr2 = 0xffff
  191. },
  192. [MTD_UADDR_0x0555_0x02AA] = {
  193. .addr1 = 0x0555,
  194. .addr2 = 0x02aa
  195. },
  196. [MTD_UADDR_0x0555_0x0AAA] = {
  197. .addr1 = 0x0555,
  198. .addr2 = 0x0aaa
  199. },
  200. [MTD_UADDR_0x5555_0x2AAA] = {
  201. .addr1 = 0x5555,
  202. .addr2 = 0x2aaa
  203. },
  204. [MTD_UADDR_0x0AAA_0x0555] = {
  205. .addr1 = 0x0AAA,
  206. .addr2 = 0x0555
  207. },
  208. [MTD_UADDR_DONT_CARE] = {
  209. .addr1 = 0x0000, /* Doesn't matter which address */
  210. .addr2 = 0x0000 /* is used - must be last entry */
  211. },
  212. [MTD_UADDR_UNNECESSARY] = {
  213. .addr1 = 0x0000,
  214. .addr2 = 0x0000
  215. }
  216. };
  217. struct amd_flash_info {
  218. const char *name;
  219. const uint16_t mfr_id;
  220. const uint16_t dev_id;
  221. const uint8_t dev_size;
  222. const uint8_t nr_regions;
  223. const uint16_t cmd_set;
  224. const uint32_t regions[6];
  225. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  226. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  227. };
  228. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  229. #define SIZE_64KiB 16
  230. #define SIZE_128KiB 17
  231. #define SIZE_256KiB 18
  232. #define SIZE_512KiB 19
  233. #define SIZE_1MiB 20
  234. #define SIZE_2MiB 21
  235. #define SIZE_4MiB 22
  236. #define SIZE_8MiB 23
  237. /*
  238. * Please keep this list ordered by manufacturer!
  239. * Fortunately, the list isn't searched often and so a
  240. * slow, linear search isn't so bad.
  241. */
  242. static const struct amd_flash_info jedec_table[] = {
  243. {
  244. .mfr_id = MANUFACTURER_AMD,
  245. .dev_id = AM29F032B,
  246. .name = "AMD AM29F032B",
  247. .uaddr = MTD_UADDR_0x0555_0x02AA,
  248. .devtypes = CFI_DEVICETYPE_X8,
  249. .dev_size = SIZE_4MiB,
  250. .cmd_set = P_ID_AMD_STD,
  251. .nr_regions = 1,
  252. .regions = {
  253. ERASEINFO(0x10000,64)
  254. }
  255. }, {
  256. .mfr_id = MANUFACTURER_AMD,
  257. .dev_id = AM29LV160DT,
  258. .name = "AMD AM29LV160DT",
  259. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  260. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  261. .dev_size = SIZE_2MiB,
  262. .cmd_set = P_ID_AMD_STD,
  263. .nr_regions = 4,
  264. .regions = {
  265. ERASEINFO(0x10000,31),
  266. ERASEINFO(0x08000,1),
  267. ERASEINFO(0x02000,2),
  268. ERASEINFO(0x04000,1)
  269. }
  270. }, {
  271. .mfr_id = MANUFACTURER_AMD,
  272. .dev_id = AM29LV160DB,
  273. .name = "AMD AM29LV160DB",
  274. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  275. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  276. .dev_size = SIZE_2MiB,
  277. .cmd_set = P_ID_AMD_STD,
  278. .nr_regions = 4,
  279. .regions = {
  280. ERASEINFO(0x04000,1),
  281. ERASEINFO(0x02000,2),
  282. ERASEINFO(0x08000,1),
  283. ERASEINFO(0x10000,31)
  284. }
  285. }, {
  286. .mfr_id = MANUFACTURER_AMD,
  287. .dev_id = AM29LV400BB,
  288. .name = "AMD AM29LV400BB",
  289. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  290. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  291. .dev_size = SIZE_512KiB,
  292. .cmd_set = P_ID_AMD_STD,
  293. .nr_regions = 4,
  294. .regions = {
  295. ERASEINFO(0x04000,1),
  296. ERASEINFO(0x02000,2),
  297. ERASEINFO(0x08000,1),
  298. ERASEINFO(0x10000,7)
  299. }
  300. }, {
  301. .mfr_id = MANUFACTURER_AMD,
  302. .dev_id = AM29LV400BT,
  303. .name = "AMD AM29LV400BT",
  304. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  305. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  306. .dev_size = SIZE_512KiB,
  307. .cmd_set = P_ID_AMD_STD,
  308. .nr_regions = 4,
  309. .regions = {
  310. ERASEINFO(0x10000,7),
  311. ERASEINFO(0x08000,1),
  312. ERASEINFO(0x02000,2),
  313. ERASEINFO(0x04000,1)
  314. }
  315. }, {
  316. .mfr_id = MANUFACTURER_AMD,
  317. .dev_id = AM29LV800BB,
  318. .name = "AMD AM29LV800BB",
  319. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  320. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  321. .dev_size = SIZE_1MiB,
  322. .cmd_set = P_ID_AMD_STD,
  323. .nr_regions = 4,
  324. .regions = {
  325. ERASEINFO(0x04000,1),
  326. ERASEINFO(0x02000,2),
  327. ERASEINFO(0x08000,1),
  328. ERASEINFO(0x10000,15),
  329. }
  330. }, {
  331. /* add DL */
  332. .mfr_id = MANUFACTURER_AMD,
  333. .dev_id = AM29DL800BB,
  334. .name = "AMD AM29DL800BB",
  335. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  336. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  337. .dev_size = SIZE_1MiB,
  338. .cmd_set = P_ID_AMD_STD,
  339. .nr_regions = 6,
  340. .regions = {
  341. ERASEINFO(0x04000,1),
  342. ERASEINFO(0x08000,1),
  343. ERASEINFO(0x02000,4),
  344. ERASEINFO(0x08000,1),
  345. ERASEINFO(0x04000,1),
  346. ERASEINFO(0x10000,14)
  347. }
  348. }, {
  349. .mfr_id = MANUFACTURER_AMD,
  350. .dev_id = AM29DL800BT,
  351. .name = "AMD AM29DL800BT",
  352. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  353. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  354. .dev_size = SIZE_1MiB,
  355. .cmd_set = P_ID_AMD_STD,
  356. .nr_regions = 6,
  357. .regions = {
  358. ERASEINFO(0x10000,14),
  359. ERASEINFO(0x04000,1),
  360. ERASEINFO(0x08000,1),
  361. ERASEINFO(0x02000,4),
  362. ERASEINFO(0x08000,1),
  363. ERASEINFO(0x04000,1)
  364. }
  365. }, {
  366. .mfr_id = MANUFACTURER_AMD,
  367. .dev_id = AM29F800BB,
  368. .name = "AMD AM29F800BB",
  369. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  370. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  371. .dev_size = SIZE_1MiB,
  372. .cmd_set = P_ID_AMD_STD,
  373. .nr_regions = 4,
  374. .regions = {
  375. ERASEINFO(0x04000,1),
  376. ERASEINFO(0x02000,2),
  377. ERASEINFO(0x08000,1),
  378. ERASEINFO(0x10000,15),
  379. }
  380. }, {
  381. .mfr_id = MANUFACTURER_AMD,
  382. .dev_id = AM29LV800BT,
  383. .name = "AMD AM29LV800BT",
  384. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  385. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  386. .dev_size = SIZE_1MiB,
  387. .cmd_set = P_ID_AMD_STD,
  388. .nr_regions = 4,
  389. .regions = {
  390. ERASEINFO(0x10000,15),
  391. ERASEINFO(0x08000,1),
  392. ERASEINFO(0x02000,2),
  393. ERASEINFO(0x04000,1)
  394. }
  395. }, {
  396. .mfr_id = MANUFACTURER_AMD,
  397. .dev_id = AM29F800BT,
  398. .name = "AMD AM29F800BT",
  399. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  400. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  401. .dev_size = SIZE_1MiB,
  402. .cmd_set = P_ID_AMD_STD,
  403. .nr_regions = 4,
  404. .regions = {
  405. ERASEINFO(0x10000,15),
  406. ERASEINFO(0x08000,1),
  407. ERASEINFO(0x02000,2),
  408. ERASEINFO(0x04000,1)
  409. }
  410. }, {
  411. .mfr_id = MANUFACTURER_AMD,
  412. .dev_id = AM29F017D,
  413. .name = "AMD AM29F017D",
  414. .devtypes = CFI_DEVICETYPE_X8,
  415. .uaddr = MTD_UADDR_DONT_CARE,
  416. .dev_size = SIZE_2MiB,
  417. .cmd_set = P_ID_AMD_STD,
  418. .nr_regions = 1,
  419. .regions = {
  420. ERASEINFO(0x10000,32),
  421. }
  422. }, {
  423. .mfr_id = MANUFACTURER_AMD,
  424. .dev_id = AM29F016D,
  425. .name = "AMD AM29F016D",
  426. .devtypes = CFI_DEVICETYPE_X8,
  427. .uaddr = MTD_UADDR_0x0555_0x02AA,
  428. .dev_size = SIZE_2MiB,
  429. .cmd_set = P_ID_AMD_STD,
  430. .nr_regions = 1,
  431. .regions = {
  432. ERASEINFO(0x10000,32),
  433. }
  434. }, {
  435. .mfr_id = MANUFACTURER_AMD,
  436. .dev_id = AM29F080,
  437. .name = "AMD AM29F080",
  438. .devtypes = CFI_DEVICETYPE_X8,
  439. .uaddr = MTD_UADDR_0x0555_0x02AA,
  440. .dev_size = SIZE_1MiB,
  441. .cmd_set = P_ID_AMD_STD,
  442. .nr_regions = 1,
  443. .regions = {
  444. ERASEINFO(0x10000,16),
  445. }
  446. }, {
  447. .mfr_id = MANUFACTURER_AMD,
  448. .dev_id = AM29F040,
  449. .name = "AMD AM29F040",
  450. .devtypes = CFI_DEVICETYPE_X8,
  451. .uaddr = MTD_UADDR_0x0555_0x02AA,
  452. .dev_size = SIZE_512KiB,
  453. .cmd_set = P_ID_AMD_STD,
  454. .nr_regions = 1,
  455. .regions = {
  456. ERASEINFO(0x10000,8),
  457. }
  458. }, {
  459. .mfr_id = MANUFACTURER_AMD,
  460. .dev_id = AM29LV040B,
  461. .name = "AMD AM29LV040B",
  462. .devtypes = CFI_DEVICETYPE_X8,
  463. .uaddr = MTD_UADDR_0x0555_0x02AA,
  464. .dev_size = SIZE_512KiB,
  465. .cmd_set = P_ID_AMD_STD,
  466. .nr_regions = 1,
  467. .regions = {
  468. ERASEINFO(0x10000,8),
  469. }
  470. }, {
  471. .mfr_id = MANUFACTURER_AMD,
  472. .dev_id = AM29F002T,
  473. .name = "AMD AM29F002T",
  474. .devtypes = CFI_DEVICETYPE_X8,
  475. .uaddr = MTD_UADDR_0x0555_0x02AA,
  476. .dev_size = SIZE_256KiB,
  477. .cmd_set = P_ID_AMD_STD,
  478. .nr_regions = 4,
  479. .regions = {
  480. ERASEINFO(0x10000,3),
  481. ERASEINFO(0x08000,1),
  482. ERASEINFO(0x02000,2),
  483. ERASEINFO(0x04000,1),
  484. }
  485. }, {
  486. .mfr_id = MANUFACTURER_ATMEL,
  487. .dev_id = AT49BV512,
  488. .name = "Atmel AT49BV512",
  489. .devtypes = CFI_DEVICETYPE_X8,
  490. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  491. .dev_size = SIZE_64KiB,
  492. .cmd_set = P_ID_AMD_STD,
  493. .nr_regions = 1,
  494. .regions = {
  495. ERASEINFO(0x10000,1)
  496. }
  497. }, {
  498. .mfr_id = MANUFACTURER_ATMEL,
  499. .dev_id = AT29LV512,
  500. .name = "Atmel AT29LV512",
  501. .devtypes = CFI_DEVICETYPE_X8,
  502. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  503. .dev_size = SIZE_64KiB,
  504. .cmd_set = P_ID_AMD_STD,
  505. .nr_regions = 1,
  506. .regions = {
  507. ERASEINFO(0x80,256),
  508. ERASEINFO(0x80,256)
  509. }
  510. }, {
  511. .mfr_id = MANUFACTURER_ATMEL,
  512. .dev_id = AT49BV16X,
  513. .name = "Atmel AT49BV16X",
  514. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  515. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  516. .dev_size = SIZE_2MiB,
  517. .cmd_set = P_ID_AMD_STD,
  518. .nr_regions = 2,
  519. .regions = {
  520. ERASEINFO(0x02000,8),
  521. ERASEINFO(0x10000,31)
  522. }
  523. }, {
  524. .mfr_id = MANUFACTURER_ATMEL,
  525. .dev_id = AT49BV16XT,
  526. .name = "Atmel AT49BV16XT",
  527. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  528. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  529. .dev_size = SIZE_2MiB,
  530. .cmd_set = P_ID_AMD_STD,
  531. .nr_regions = 2,
  532. .regions = {
  533. ERASEINFO(0x10000,31),
  534. ERASEINFO(0x02000,8)
  535. }
  536. }, {
  537. .mfr_id = MANUFACTURER_ATMEL,
  538. .dev_id = AT49BV32X,
  539. .name = "Atmel AT49BV32X",
  540. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  541. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  542. .dev_size = SIZE_4MiB,
  543. .cmd_set = P_ID_AMD_STD,
  544. .nr_regions = 2,
  545. .regions = {
  546. ERASEINFO(0x02000,8),
  547. ERASEINFO(0x10000,63)
  548. }
  549. }, {
  550. .mfr_id = MANUFACTURER_ATMEL,
  551. .dev_id = AT49BV32XT,
  552. .name = "Atmel AT49BV32XT",
  553. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  554. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  555. .dev_size = SIZE_4MiB,
  556. .cmd_set = P_ID_AMD_STD,
  557. .nr_regions = 2,
  558. .regions = {
  559. ERASEINFO(0x10000,63),
  560. ERASEINFO(0x02000,8)
  561. }
  562. }, {
  563. .mfr_id = MANUFACTURER_FUJITSU,
  564. .dev_id = MBM29F040C,
  565. .name = "Fujitsu MBM29F040C",
  566. .devtypes = CFI_DEVICETYPE_X8,
  567. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  568. .dev_size = SIZE_512KiB,
  569. .cmd_set = P_ID_AMD_STD,
  570. .nr_regions = 1,
  571. .regions = {
  572. ERASEINFO(0x10000,8)
  573. }
  574. }, {
  575. .mfr_id = MANUFACTURER_FUJITSU,
  576. .dev_id = MBM29F800BA,
  577. .name = "Fujitsu MBM29F800BA",
  578. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  579. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  580. .dev_size = SIZE_1MiB,
  581. .cmd_set = P_ID_AMD_STD,
  582. .nr_regions = 4,
  583. .regions = {
  584. ERASEINFO(0x04000,1),
  585. ERASEINFO(0x02000,2),
  586. ERASEINFO(0x08000,1),
  587. ERASEINFO(0x10000,15),
  588. }
  589. }, {
  590. .mfr_id = MANUFACTURER_FUJITSU,
  591. .dev_id = MBM29LV650UE,
  592. .name = "Fujitsu MBM29LV650UE",
  593. .devtypes = CFI_DEVICETYPE_X8,
  594. .uaddr = MTD_UADDR_DONT_CARE,
  595. .dev_size = SIZE_8MiB,
  596. .cmd_set = P_ID_AMD_STD,
  597. .nr_regions = 1,
  598. .regions = {
  599. ERASEINFO(0x10000,128)
  600. }
  601. }, {
  602. .mfr_id = MANUFACTURER_FUJITSU,
  603. .dev_id = MBM29LV320TE,
  604. .name = "Fujitsu MBM29LV320TE",
  605. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  606. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  607. .dev_size = SIZE_4MiB,
  608. .cmd_set = P_ID_AMD_STD,
  609. .nr_regions = 2,
  610. .regions = {
  611. ERASEINFO(0x10000,63),
  612. ERASEINFO(0x02000,8)
  613. }
  614. }, {
  615. .mfr_id = MANUFACTURER_FUJITSU,
  616. .dev_id = MBM29LV320BE,
  617. .name = "Fujitsu MBM29LV320BE",
  618. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  619. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  620. .dev_size = SIZE_4MiB,
  621. .cmd_set = P_ID_AMD_STD,
  622. .nr_regions = 2,
  623. .regions = {
  624. ERASEINFO(0x02000,8),
  625. ERASEINFO(0x10000,63)
  626. }
  627. }, {
  628. .mfr_id = MANUFACTURER_FUJITSU,
  629. .dev_id = MBM29LV160TE,
  630. .name = "Fujitsu MBM29LV160TE",
  631. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  632. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  633. .dev_size = SIZE_2MiB,
  634. .cmd_set = P_ID_AMD_STD,
  635. .nr_regions = 4,
  636. .regions = {
  637. ERASEINFO(0x10000,31),
  638. ERASEINFO(0x08000,1),
  639. ERASEINFO(0x02000,2),
  640. ERASEINFO(0x04000,1)
  641. }
  642. }, {
  643. .mfr_id = MANUFACTURER_FUJITSU,
  644. .dev_id = MBM29LV160BE,
  645. .name = "Fujitsu MBM29LV160BE",
  646. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  647. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  648. .dev_size = SIZE_2MiB,
  649. .cmd_set = P_ID_AMD_STD,
  650. .nr_regions = 4,
  651. .regions = {
  652. ERASEINFO(0x04000,1),
  653. ERASEINFO(0x02000,2),
  654. ERASEINFO(0x08000,1),
  655. ERASEINFO(0x10000,31)
  656. }
  657. }, {
  658. .mfr_id = MANUFACTURER_FUJITSU,
  659. .dev_id = MBM29LV800BA,
  660. .name = "Fujitsu MBM29LV800BA",
  661. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  662. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  663. .dev_size = SIZE_1MiB,
  664. .cmd_set = P_ID_AMD_STD,
  665. .nr_regions = 4,
  666. .regions = {
  667. ERASEINFO(0x04000,1),
  668. ERASEINFO(0x02000,2),
  669. ERASEINFO(0x08000,1),
  670. ERASEINFO(0x10000,15)
  671. }
  672. }, {
  673. .mfr_id = MANUFACTURER_FUJITSU,
  674. .dev_id = MBM29LV800TA,
  675. .name = "Fujitsu MBM29LV800TA",
  676. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  677. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  678. .dev_size = SIZE_1MiB,
  679. .cmd_set = P_ID_AMD_STD,
  680. .nr_regions = 4,
  681. .regions = {
  682. ERASEINFO(0x10000,15),
  683. ERASEINFO(0x08000,1),
  684. ERASEINFO(0x02000,2),
  685. ERASEINFO(0x04000,1)
  686. }
  687. }, {
  688. .mfr_id = MANUFACTURER_FUJITSU,
  689. .dev_id = MBM29LV400BC,
  690. .name = "Fujitsu MBM29LV400BC",
  691. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  692. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  693. .dev_size = SIZE_512KiB,
  694. .cmd_set = P_ID_AMD_STD,
  695. .nr_regions = 4,
  696. .regions = {
  697. ERASEINFO(0x04000,1),
  698. ERASEINFO(0x02000,2),
  699. ERASEINFO(0x08000,1),
  700. ERASEINFO(0x10000,7)
  701. }
  702. }, {
  703. .mfr_id = MANUFACTURER_FUJITSU,
  704. .dev_id = MBM29LV400TC,
  705. .name = "Fujitsu MBM29LV400TC",
  706. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  707. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  708. .dev_size = SIZE_512KiB,
  709. .cmd_set = P_ID_AMD_STD,
  710. .nr_regions = 4,
  711. .regions = {
  712. ERASEINFO(0x10000,7),
  713. ERASEINFO(0x08000,1),
  714. ERASEINFO(0x02000,2),
  715. ERASEINFO(0x04000,1)
  716. }
  717. }, {
  718. .mfr_id = MANUFACTURER_HYUNDAI,
  719. .dev_id = HY29F002T,
  720. .name = "Hyundai HY29F002T",
  721. .devtypes = CFI_DEVICETYPE_X8,
  722. .uaddr = MTD_UADDR_0x0555_0x02AA,
  723. .dev_size = SIZE_256KiB,
  724. .cmd_set = P_ID_AMD_STD,
  725. .nr_regions = 4,
  726. .regions = {
  727. ERASEINFO(0x10000,3),
  728. ERASEINFO(0x08000,1),
  729. ERASEINFO(0x02000,2),
  730. ERASEINFO(0x04000,1),
  731. }
  732. }, {
  733. .mfr_id = MANUFACTURER_INTEL,
  734. .dev_id = I28F004B3B,
  735. .name = "Intel 28F004B3B",
  736. .devtypes = CFI_DEVICETYPE_X8,
  737. .uaddr = MTD_UADDR_UNNECESSARY,
  738. .dev_size = SIZE_512KiB,
  739. .cmd_set = P_ID_INTEL_STD,
  740. .nr_regions = 2,
  741. .regions = {
  742. ERASEINFO(0x02000, 8),
  743. ERASEINFO(0x10000, 7),
  744. }
  745. }, {
  746. .mfr_id = MANUFACTURER_INTEL,
  747. .dev_id = I28F004B3T,
  748. .name = "Intel 28F004B3T",
  749. .devtypes = CFI_DEVICETYPE_X8,
  750. .uaddr = MTD_UADDR_UNNECESSARY,
  751. .dev_size = SIZE_512KiB,
  752. .cmd_set = P_ID_INTEL_STD,
  753. .nr_regions = 2,
  754. .regions = {
  755. ERASEINFO(0x10000, 7),
  756. ERASEINFO(0x02000, 8),
  757. }
  758. }, {
  759. .mfr_id = MANUFACTURER_INTEL,
  760. .dev_id = I28F400B3B,
  761. .name = "Intel 28F400B3B",
  762. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  763. .uaddr = MTD_UADDR_UNNECESSARY,
  764. .dev_size = SIZE_512KiB,
  765. .cmd_set = P_ID_INTEL_STD,
  766. .nr_regions = 2,
  767. .regions = {
  768. ERASEINFO(0x02000, 8),
  769. ERASEINFO(0x10000, 7),
  770. }
  771. }, {
  772. .mfr_id = MANUFACTURER_INTEL,
  773. .dev_id = I28F400B3T,
  774. .name = "Intel 28F400B3T",
  775. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  776. .uaddr = MTD_UADDR_UNNECESSARY,
  777. .dev_size = SIZE_512KiB,
  778. .cmd_set = P_ID_INTEL_STD,
  779. .nr_regions = 2,
  780. .regions = {
  781. ERASEINFO(0x10000, 7),
  782. ERASEINFO(0x02000, 8),
  783. }
  784. }, {
  785. .mfr_id = MANUFACTURER_INTEL,
  786. .dev_id = I28F008B3B,
  787. .name = "Intel 28F008B3B",
  788. .devtypes = CFI_DEVICETYPE_X8,
  789. .uaddr = MTD_UADDR_UNNECESSARY,
  790. .dev_size = SIZE_1MiB,
  791. .cmd_set = P_ID_INTEL_STD,
  792. .nr_regions = 2,
  793. .regions = {
  794. ERASEINFO(0x02000, 8),
  795. ERASEINFO(0x10000, 15),
  796. }
  797. }, {
  798. .mfr_id = MANUFACTURER_INTEL,
  799. .dev_id = I28F008B3T,
  800. .name = "Intel 28F008B3T",
  801. .devtypes = CFI_DEVICETYPE_X8,
  802. .uaddr = MTD_UADDR_UNNECESSARY,
  803. .dev_size = SIZE_1MiB,
  804. .cmd_set = P_ID_INTEL_STD,
  805. .nr_regions = 2,
  806. .regions = {
  807. ERASEINFO(0x10000, 15),
  808. ERASEINFO(0x02000, 8),
  809. }
  810. }, {
  811. .mfr_id = MANUFACTURER_INTEL,
  812. .dev_id = I28F008S5,
  813. .name = "Intel 28F008S5",
  814. .devtypes = CFI_DEVICETYPE_X8,
  815. .uaddr = MTD_UADDR_UNNECESSARY,
  816. .dev_size = SIZE_1MiB,
  817. .cmd_set = P_ID_INTEL_EXT,
  818. .nr_regions = 1,
  819. .regions = {
  820. ERASEINFO(0x10000,16),
  821. }
  822. }, {
  823. .mfr_id = MANUFACTURER_INTEL,
  824. .dev_id = I28F016S5,
  825. .name = "Intel 28F016S5",
  826. .devtypes = CFI_DEVICETYPE_X8,
  827. .uaddr = MTD_UADDR_UNNECESSARY,
  828. .dev_size = SIZE_2MiB,
  829. .cmd_set = P_ID_INTEL_EXT,
  830. .nr_regions = 1,
  831. .regions = {
  832. ERASEINFO(0x10000,32),
  833. }
  834. }, {
  835. .mfr_id = MANUFACTURER_INTEL,
  836. .dev_id = I28F008SA,
  837. .name = "Intel 28F008SA",
  838. .devtypes = CFI_DEVICETYPE_X8,
  839. .uaddr = MTD_UADDR_UNNECESSARY,
  840. .dev_size = SIZE_1MiB,
  841. .cmd_set = P_ID_INTEL_STD,
  842. .nr_regions = 1,
  843. .regions = {
  844. ERASEINFO(0x10000, 16),
  845. }
  846. }, {
  847. .mfr_id = MANUFACTURER_INTEL,
  848. .dev_id = I28F800B3B,
  849. .name = "Intel 28F800B3B",
  850. .devtypes = CFI_DEVICETYPE_X16,
  851. .uaddr = MTD_UADDR_UNNECESSARY,
  852. .dev_size = SIZE_1MiB,
  853. .cmd_set = P_ID_INTEL_STD,
  854. .nr_regions = 2,
  855. .regions = {
  856. ERASEINFO(0x02000, 8),
  857. ERASEINFO(0x10000, 15),
  858. }
  859. }, {
  860. .mfr_id = MANUFACTURER_INTEL,
  861. .dev_id = I28F800B3T,
  862. .name = "Intel 28F800B3T",
  863. .devtypes = CFI_DEVICETYPE_X16,
  864. .uaddr = MTD_UADDR_UNNECESSARY,
  865. .dev_size = SIZE_1MiB,
  866. .cmd_set = P_ID_INTEL_STD,
  867. .nr_regions = 2,
  868. .regions = {
  869. ERASEINFO(0x10000, 15),
  870. ERASEINFO(0x02000, 8),
  871. }
  872. }, {
  873. .mfr_id = MANUFACTURER_INTEL,
  874. .dev_id = I28F016B3B,
  875. .name = "Intel 28F016B3B",
  876. .devtypes = CFI_DEVICETYPE_X8,
  877. .uaddr = MTD_UADDR_UNNECESSARY,
  878. .dev_size = SIZE_2MiB,
  879. .cmd_set = P_ID_INTEL_STD,
  880. .nr_regions = 2,
  881. .regions = {
  882. ERASEINFO(0x02000, 8),
  883. ERASEINFO(0x10000, 31),
  884. }
  885. }, {
  886. .mfr_id = MANUFACTURER_INTEL,
  887. .dev_id = I28F016S3,
  888. .name = "Intel I28F016S3",
  889. .devtypes = CFI_DEVICETYPE_X8,
  890. .uaddr = MTD_UADDR_UNNECESSARY,
  891. .dev_size = SIZE_2MiB,
  892. .cmd_set = P_ID_INTEL_STD,
  893. .nr_regions = 1,
  894. .regions = {
  895. ERASEINFO(0x10000, 32),
  896. }
  897. }, {
  898. .mfr_id = MANUFACTURER_INTEL,
  899. .dev_id = I28F016B3T,
  900. .name = "Intel 28F016B3T",
  901. .devtypes = CFI_DEVICETYPE_X8,
  902. .uaddr = MTD_UADDR_UNNECESSARY,
  903. .dev_size = SIZE_2MiB,
  904. .cmd_set = P_ID_INTEL_STD,
  905. .nr_regions = 2,
  906. .regions = {
  907. ERASEINFO(0x10000, 31),
  908. ERASEINFO(0x02000, 8),
  909. }
  910. }, {
  911. .mfr_id = MANUFACTURER_INTEL,
  912. .dev_id = I28F160B3B,
  913. .name = "Intel 28F160B3B",
  914. .devtypes = CFI_DEVICETYPE_X16,
  915. .uaddr = MTD_UADDR_UNNECESSARY,
  916. .dev_size = SIZE_2MiB,
  917. .cmd_set = P_ID_INTEL_STD,
  918. .nr_regions = 2,
  919. .regions = {
  920. ERASEINFO(0x02000, 8),
  921. ERASEINFO(0x10000, 31),
  922. }
  923. }, {
  924. .mfr_id = MANUFACTURER_INTEL,
  925. .dev_id = I28F160B3T,
  926. .name = "Intel 28F160B3T",
  927. .devtypes = CFI_DEVICETYPE_X16,
  928. .uaddr = MTD_UADDR_UNNECESSARY,
  929. .dev_size = SIZE_2MiB,
  930. .cmd_set = P_ID_INTEL_STD,
  931. .nr_regions = 2,
  932. .regions = {
  933. ERASEINFO(0x10000, 31),
  934. ERASEINFO(0x02000, 8),
  935. }
  936. }, {
  937. .mfr_id = MANUFACTURER_INTEL,
  938. .dev_id = I28F320B3B,
  939. .name = "Intel 28F320B3B",
  940. .devtypes = CFI_DEVICETYPE_X16,
  941. .uaddr = MTD_UADDR_UNNECESSARY,
  942. .dev_size = SIZE_4MiB,
  943. .cmd_set = P_ID_INTEL_STD,
  944. .nr_regions = 2,
  945. .regions = {
  946. ERASEINFO(0x02000, 8),
  947. ERASEINFO(0x10000, 63),
  948. }
  949. }, {
  950. .mfr_id = MANUFACTURER_INTEL,
  951. .dev_id = I28F320B3T,
  952. .name = "Intel 28F320B3T",
  953. .devtypes = CFI_DEVICETYPE_X16,
  954. .uaddr = MTD_UADDR_UNNECESSARY,
  955. .dev_size = SIZE_4MiB,
  956. .cmd_set = P_ID_INTEL_STD,
  957. .nr_regions = 2,
  958. .regions = {
  959. ERASEINFO(0x10000, 63),
  960. ERASEINFO(0x02000, 8),
  961. }
  962. }, {
  963. .mfr_id = MANUFACTURER_INTEL,
  964. .dev_id = I28F640B3B,
  965. .name = "Intel 28F640B3B",
  966. .devtypes = CFI_DEVICETYPE_X16,
  967. .uaddr = MTD_UADDR_UNNECESSARY,
  968. .dev_size = SIZE_8MiB,
  969. .cmd_set = P_ID_INTEL_STD,
  970. .nr_regions = 2,
  971. .regions = {
  972. ERASEINFO(0x02000, 8),
  973. ERASEINFO(0x10000, 127),
  974. }
  975. }, {
  976. .mfr_id = MANUFACTURER_INTEL,
  977. .dev_id = I28F640B3T,
  978. .name = "Intel 28F640B3T",
  979. .devtypes = CFI_DEVICETYPE_X16,
  980. .uaddr = MTD_UADDR_UNNECESSARY,
  981. .dev_size = SIZE_8MiB,
  982. .cmd_set = P_ID_INTEL_STD,
  983. .nr_regions = 2,
  984. .regions = {
  985. ERASEINFO(0x10000, 127),
  986. ERASEINFO(0x02000, 8),
  987. }
  988. }, {
  989. .mfr_id = MANUFACTURER_INTEL,
  990. .dev_id = I82802AB,
  991. .name = "Intel 82802AB",
  992. .devtypes = CFI_DEVICETYPE_X8,
  993. .uaddr = MTD_UADDR_UNNECESSARY,
  994. .dev_size = SIZE_512KiB,
  995. .cmd_set = P_ID_INTEL_EXT,
  996. .nr_regions = 1,
  997. .regions = {
  998. ERASEINFO(0x10000,8),
  999. }
  1000. }, {
  1001. .mfr_id = MANUFACTURER_INTEL,
  1002. .dev_id = I82802AC,
  1003. .name = "Intel 82802AC",
  1004. .devtypes = CFI_DEVICETYPE_X8,
  1005. .uaddr = MTD_UADDR_UNNECESSARY,
  1006. .dev_size = SIZE_1MiB,
  1007. .cmd_set = P_ID_INTEL_EXT,
  1008. .nr_regions = 1,
  1009. .regions = {
  1010. ERASEINFO(0x10000,16),
  1011. }
  1012. }, {
  1013. .mfr_id = MANUFACTURER_MACRONIX,
  1014. .dev_id = MX29LV040C,
  1015. .name = "Macronix MX29LV040C",
  1016. .devtypes = CFI_DEVICETYPE_X8,
  1017. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1018. .dev_size = SIZE_512KiB,
  1019. .cmd_set = P_ID_AMD_STD,
  1020. .nr_regions = 1,
  1021. .regions = {
  1022. ERASEINFO(0x10000,8),
  1023. }
  1024. }, {
  1025. .mfr_id = MANUFACTURER_MACRONIX,
  1026. .dev_id = MX29LV160T,
  1027. .name = "MXIC MX29LV160T",
  1028. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1029. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1030. .dev_size = SIZE_2MiB,
  1031. .cmd_set = P_ID_AMD_STD,
  1032. .nr_regions = 4,
  1033. .regions = {
  1034. ERASEINFO(0x10000,31),
  1035. ERASEINFO(0x08000,1),
  1036. ERASEINFO(0x02000,2),
  1037. ERASEINFO(0x04000,1)
  1038. }
  1039. }, {
  1040. .mfr_id = MANUFACTURER_NEC,
  1041. .dev_id = UPD29F064115,
  1042. .name = "NEC uPD29F064115",
  1043. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1044. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1045. .dev_size = SIZE_8MiB,
  1046. .cmd_set = P_ID_AMD_STD,
  1047. .nr_regions = 3,
  1048. .regions = {
  1049. ERASEINFO(0x2000,8),
  1050. ERASEINFO(0x10000,126),
  1051. ERASEINFO(0x2000,8),
  1052. }
  1053. }, {
  1054. .mfr_id = MANUFACTURER_MACRONIX,
  1055. .dev_id = MX29LV160B,
  1056. .name = "MXIC MX29LV160B",
  1057. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1058. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1059. .dev_size = SIZE_2MiB,
  1060. .cmd_set = P_ID_AMD_STD,
  1061. .nr_regions = 4,
  1062. .regions = {
  1063. ERASEINFO(0x04000,1),
  1064. ERASEINFO(0x02000,2),
  1065. ERASEINFO(0x08000,1),
  1066. ERASEINFO(0x10000,31)
  1067. }
  1068. }, {
  1069. .mfr_id = MANUFACTURER_MACRONIX,
  1070. .dev_id = MX29F040,
  1071. .name = "Macronix MX29F040",
  1072. .devtypes = CFI_DEVICETYPE_X8,
  1073. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1074. .dev_size = SIZE_512KiB,
  1075. .cmd_set = P_ID_AMD_STD,
  1076. .nr_regions = 1,
  1077. .regions = {
  1078. ERASEINFO(0x10000,8),
  1079. }
  1080. }, {
  1081. .mfr_id = MANUFACTURER_MACRONIX,
  1082. .dev_id = MX29F016,
  1083. .name = "Macronix MX29F016",
  1084. .devtypes = CFI_DEVICETYPE_X8,
  1085. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1086. .dev_size = SIZE_2MiB,
  1087. .cmd_set = P_ID_AMD_STD,
  1088. .nr_regions = 1,
  1089. .regions = {
  1090. ERASEINFO(0x10000,32),
  1091. }
  1092. }, {
  1093. .mfr_id = MANUFACTURER_MACRONIX,
  1094. .dev_id = MX29F004T,
  1095. .name = "Macronix MX29F004T",
  1096. .devtypes = CFI_DEVICETYPE_X8,
  1097. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1098. .dev_size = SIZE_512KiB,
  1099. .cmd_set = P_ID_AMD_STD,
  1100. .nr_regions = 4,
  1101. .regions = {
  1102. ERASEINFO(0x10000,7),
  1103. ERASEINFO(0x08000,1),
  1104. ERASEINFO(0x02000,2),
  1105. ERASEINFO(0x04000,1),
  1106. }
  1107. }, {
  1108. .mfr_id = MANUFACTURER_MACRONIX,
  1109. .dev_id = MX29F004B,
  1110. .name = "Macronix MX29F004B",
  1111. .devtypes = CFI_DEVICETYPE_X8,
  1112. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1113. .dev_size = SIZE_512KiB,
  1114. .cmd_set = P_ID_AMD_STD,
  1115. .nr_regions = 4,
  1116. .regions = {
  1117. ERASEINFO(0x04000,1),
  1118. ERASEINFO(0x02000,2),
  1119. ERASEINFO(0x08000,1),
  1120. ERASEINFO(0x10000,7),
  1121. }
  1122. }, {
  1123. .mfr_id = MANUFACTURER_MACRONIX,
  1124. .dev_id = MX29F002T,
  1125. .name = "Macronix MX29F002T",
  1126. .devtypes = CFI_DEVICETYPE_X8,
  1127. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1128. .dev_size = SIZE_256KiB,
  1129. .cmd_set = P_ID_AMD_STD,
  1130. .nr_regions = 4,
  1131. .regions = {
  1132. ERASEINFO(0x10000,3),
  1133. ERASEINFO(0x08000,1),
  1134. ERASEINFO(0x02000,2),
  1135. ERASEINFO(0x04000,1),
  1136. }
  1137. }, {
  1138. .mfr_id = MANUFACTURER_PMC,
  1139. .dev_id = PM49FL002,
  1140. .name = "PMC Pm49FL002",
  1141. .devtypes = CFI_DEVICETYPE_X8,
  1142. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1143. .dev_size = SIZE_256KiB,
  1144. .cmd_set = P_ID_AMD_STD,
  1145. .nr_regions = 1,
  1146. .regions = {
  1147. ERASEINFO( 0x01000, 64 )
  1148. }
  1149. }, {
  1150. .mfr_id = MANUFACTURER_PMC,
  1151. .dev_id = PM49FL004,
  1152. .name = "PMC Pm49FL004",
  1153. .devtypes = CFI_DEVICETYPE_X8,
  1154. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1155. .dev_size = SIZE_512KiB,
  1156. .cmd_set = P_ID_AMD_STD,
  1157. .nr_regions = 1,
  1158. .regions = {
  1159. ERASEINFO( 0x01000, 128 )
  1160. }
  1161. }, {
  1162. .mfr_id = MANUFACTURER_PMC,
  1163. .dev_id = PM49FL008,
  1164. .name = "PMC Pm49FL008",
  1165. .devtypes = CFI_DEVICETYPE_X8,
  1166. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1167. .dev_size = SIZE_1MiB,
  1168. .cmd_set = P_ID_AMD_STD,
  1169. .nr_regions = 1,
  1170. .regions = {
  1171. ERASEINFO( 0x01000, 256 )
  1172. }
  1173. }, {
  1174. .mfr_id = MANUFACTURER_SHARP,
  1175. .dev_id = LH28F640BF,
  1176. .name = "LH28F640BF",
  1177. .devtypes = CFI_DEVICETYPE_X8,
  1178. .uaddr = MTD_UADDR_UNNECESSARY,
  1179. .dev_size = SIZE_4MiB,
  1180. .cmd_set = P_ID_INTEL_STD,
  1181. .nr_regions = 1,
  1182. .regions = {
  1183. ERASEINFO(0x40000,16),
  1184. }
  1185. }, {
  1186. .mfr_id = MANUFACTURER_SST,
  1187. .dev_id = SST39LF512,
  1188. .name = "SST 39LF512",
  1189. .devtypes = CFI_DEVICETYPE_X8,
  1190. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1191. .dev_size = SIZE_64KiB,
  1192. .cmd_set = P_ID_AMD_STD,
  1193. .nr_regions = 1,
  1194. .regions = {
  1195. ERASEINFO(0x01000,16),
  1196. }
  1197. }, {
  1198. .mfr_id = MANUFACTURER_SST,
  1199. .dev_id = SST39LF010,
  1200. .name = "SST 39LF010",
  1201. .devtypes = CFI_DEVICETYPE_X8,
  1202. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1203. .dev_size = SIZE_128KiB,
  1204. .cmd_set = P_ID_AMD_STD,
  1205. .nr_regions = 1,
  1206. .regions = {
  1207. ERASEINFO(0x01000,32),
  1208. }
  1209. }, {
  1210. .mfr_id = MANUFACTURER_SST,
  1211. .dev_id = SST29EE020,
  1212. .name = "SST 29EE020",
  1213. .devtypes = CFI_DEVICETYPE_X8,
  1214. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1215. .dev_size = SIZE_256KiB,
  1216. .cmd_set = P_ID_SST_PAGE,
  1217. .nr_regions = 1,
  1218. .regions = {ERASEINFO(0x01000,64),
  1219. }
  1220. }, {
  1221. .mfr_id = MANUFACTURER_SST,
  1222. .dev_id = SST29LE020,
  1223. .name = "SST 29LE020",
  1224. .devtypes = CFI_DEVICETYPE_X8,
  1225. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1226. .dev_size = SIZE_256KiB,
  1227. .cmd_set = P_ID_SST_PAGE,
  1228. .nr_regions = 1,
  1229. .regions = {ERASEINFO(0x01000,64),
  1230. }
  1231. }, {
  1232. .mfr_id = MANUFACTURER_SST,
  1233. .dev_id = SST39LF020,
  1234. .name = "SST 39LF020",
  1235. .devtypes = CFI_DEVICETYPE_X8,
  1236. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1237. .dev_size = SIZE_256KiB,
  1238. .cmd_set = P_ID_AMD_STD,
  1239. .nr_regions = 1,
  1240. .regions = {
  1241. ERASEINFO(0x01000,64),
  1242. }
  1243. }, {
  1244. .mfr_id = MANUFACTURER_SST,
  1245. .dev_id = SST39LF040,
  1246. .name = "SST 39LF040",
  1247. .devtypes = CFI_DEVICETYPE_X8,
  1248. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1249. .dev_size = SIZE_512KiB,
  1250. .cmd_set = P_ID_AMD_STD,
  1251. .nr_regions = 1,
  1252. .regions = {
  1253. ERASEINFO(0x01000,128),
  1254. }
  1255. }, {
  1256. .mfr_id = MANUFACTURER_SST,
  1257. .dev_id = SST39SF010A,
  1258. .name = "SST 39SF010A",
  1259. .devtypes = CFI_DEVICETYPE_X8,
  1260. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1261. .dev_size = SIZE_128KiB,
  1262. .cmd_set = P_ID_AMD_STD,
  1263. .nr_regions = 1,
  1264. .regions = {
  1265. ERASEINFO(0x01000,32),
  1266. }
  1267. }, {
  1268. .mfr_id = MANUFACTURER_SST,
  1269. .dev_id = SST39SF020A,
  1270. .name = "SST 39SF020A",
  1271. .devtypes = CFI_DEVICETYPE_X8,
  1272. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1273. .dev_size = SIZE_256KiB,
  1274. .cmd_set = P_ID_AMD_STD,
  1275. .nr_regions = 1,
  1276. .regions = {
  1277. ERASEINFO(0x01000,64),
  1278. }
  1279. }, {
  1280. .mfr_id = MANUFACTURER_SST,
  1281. .dev_id = SST49LF040B,
  1282. .name = "SST 49LF040B",
  1283. .devtypes = CFI_DEVICETYPE_X8,
  1284. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1285. .dev_size = SIZE_512KiB,
  1286. .cmd_set = P_ID_AMD_STD,
  1287. .nr_regions = 1,
  1288. .regions = {
  1289. ERASEINFO(0x01000,128),
  1290. }
  1291. }, {
  1292. .mfr_id = MANUFACTURER_SST,
  1293. .dev_id = SST49LF004B,
  1294. .name = "SST 49LF004B",
  1295. .devtypes = CFI_DEVICETYPE_X8,
  1296. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1297. .dev_size = SIZE_512KiB,
  1298. .cmd_set = P_ID_AMD_STD,
  1299. .nr_regions = 1,
  1300. .regions = {
  1301. ERASEINFO(0x01000,128),
  1302. }
  1303. }, {
  1304. .mfr_id = MANUFACTURER_SST,
  1305. .dev_id = SST49LF008A,
  1306. .name = "SST 49LF008A",
  1307. .devtypes = CFI_DEVICETYPE_X8,
  1308. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1309. .dev_size = SIZE_1MiB,
  1310. .cmd_set = P_ID_AMD_STD,
  1311. .nr_regions = 1,
  1312. .regions = {
  1313. ERASEINFO(0x01000,256),
  1314. }
  1315. }, {
  1316. .mfr_id = MANUFACTURER_SST,
  1317. .dev_id = SST49LF030A,
  1318. .name = "SST 49LF030A",
  1319. .devtypes = CFI_DEVICETYPE_X8,
  1320. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1321. .dev_size = SIZE_512KiB,
  1322. .cmd_set = P_ID_AMD_STD,
  1323. .nr_regions = 1,
  1324. .regions = {
  1325. ERASEINFO(0x01000,96),
  1326. }
  1327. }, {
  1328. .mfr_id = MANUFACTURER_SST,
  1329. .dev_id = SST49LF040A,
  1330. .name = "SST 49LF040A",
  1331. .devtypes = CFI_DEVICETYPE_X8,
  1332. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1333. .dev_size = SIZE_512KiB,
  1334. .cmd_set = P_ID_AMD_STD,
  1335. .nr_regions = 1,
  1336. .regions = {
  1337. ERASEINFO(0x01000,128),
  1338. }
  1339. }, {
  1340. .mfr_id = MANUFACTURER_SST,
  1341. .dev_id = SST49LF080A,
  1342. .name = "SST 49LF080A",
  1343. .devtypes = CFI_DEVICETYPE_X8,
  1344. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1345. .dev_size = SIZE_1MiB,
  1346. .cmd_set = P_ID_AMD_STD,
  1347. .nr_regions = 1,
  1348. .regions = {
  1349. ERASEINFO(0x01000,256),
  1350. }
  1351. }, {
  1352. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1353. .dev_id = SST39LF160,
  1354. .name = "SST 39LF160",
  1355. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1356. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1357. .dev_size = SIZE_2MiB,
  1358. .cmd_set = P_ID_AMD_STD,
  1359. .nr_regions = 2,
  1360. .regions = {
  1361. ERASEINFO(0x1000,256),
  1362. ERASEINFO(0x1000,256)
  1363. }
  1364. }, {
  1365. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1366. .dev_id = SST39VF1601,
  1367. .name = "SST 39VF1601",
  1368. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1369. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1370. .dev_size = SIZE_2MiB,
  1371. .cmd_set = P_ID_AMD_STD,
  1372. .nr_regions = 2,
  1373. .regions = {
  1374. ERASEINFO(0x1000,256),
  1375. ERASEINFO(0x1000,256)
  1376. }
  1377. }, {
  1378. .mfr_id = MANUFACTURER_ST,
  1379. .dev_id = M29F800AB,
  1380. .name = "ST M29F800AB",
  1381. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1382. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1383. .dev_size = SIZE_1MiB,
  1384. .cmd_set = P_ID_AMD_STD,
  1385. .nr_regions = 4,
  1386. .regions = {
  1387. ERASEINFO(0x04000,1),
  1388. ERASEINFO(0x02000,2),
  1389. ERASEINFO(0x08000,1),
  1390. ERASEINFO(0x10000,15),
  1391. }
  1392. }, {
  1393. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1394. .dev_id = M29W800DT,
  1395. .name = "ST M29W800DT",
  1396. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1397. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1398. .dev_size = SIZE_1MiB,
  1399. .cmd_set = P_ID_AMD_STD,
  1400. .nr_regions = 4,
  1401. .regions = {
  1402. ERASEINFO(0x10000,15),
  1403. ERASEINFO(0x08000,1),
  1404. ERASEINFO(0x02000,2),
  1405. ERASEINFO(0x04000,1)
  1406. }
  1407. }, {
  1408. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1409. .dev_id = M29W800DB,
  1410. .name = "ST M29W800DB",
  1411. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1412. .uaddr = MTD_UADDR_0x5555_0x2AAA, /* ???? */
  1413. .dev_size = SIZE_1MiB,
  1414. .cmd_set = P_ID_AMD_STD,
  1415. .nr_regions = 4,
  1416. .regions = {
  1417. ERASEINFO(0x04000,1),
  1418. ERASEINFO(0x02000,2),
  1419. ERASEINFO(0x08000,1),
  1420. ERASEINFO(0x10000,15)
  1421. }
  1422. }, {
  1423. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1424. .dev_id = M29W160DT,
  1425. .name = "ST M29W160DT",
  1426. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1427. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1428. .dev_size = SIZE_2MiB,
  1429. .cmd_set = P_ID_AMD_STD,
  1430. .nr_regions = 4,
  1431. .regions = {
  1432. ERASEINFO(0x10000,31),
  1433. ERASEINFO(0x08000,1),
  1434. ERASEINFO(0x02000,2),
  1435. ERASEINFO(0x04000,1)
  1436. }
  1437. }, {
  1438. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1439. .dev_id = M29W160DB,
  1440. .name = "ST M29W160DB",
  1441. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1442. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1443. .dev_size = SIZE_2MiB,
  1444. .cmd_set = P_ID_AMD_STD,
  1445. .nr_regions = 4,
  1446. .regions = {
  1447. ERASEINFO(0x04000,1),
  1448. ERASEINFO(0x02000,2),
  1449. ERASEINFO(0x08000,1),
  1450. ERASEINFO(0x10000,31)
  1451. }
  1452. }, {
  1453. .mfr_id = MANUFACTURER_ST,
  1454. .dev_id = M29W040B,
  1455. .name = "ST M29W040B",
  1456. .devtypes = CFI_DEVICETYPE_X8,
  1457. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1458. .dev_size = SIZE_512KiB,
  1459. .cmd_set = P_ID_AMD_STD,
  1460. .nr_regions = 1,
  1461. .regions = {
  1462. ERASEINFO(0x10000,8),
  1463. }
  1464. }, {
  1465. .mfr_id = MANUFACTURER_ST,
  1466. .dev_id = M50FW040,
  1467. .name = "ST M50FW040",
  1468. .devtypes = CFI_DEVICETYPE_X8,
  1469. .uaddr = MTD_UADDR_UNNECESSARY,
  1470. .dev_size = SIZE_512KiB,
  1471. .cmd_set = P_ID_INTEL_EXT,
  1472. .nr_regions = 1,
  1473. .regions = {
  1474. ERASEINFO(0x10000,8),
  1475. }
  1476. }, {
  1477. .mfr_id = MANUFACTURER_ST,
  1478. .dev_id = M50FW080,
  1479. .name = "ST M50FW080",
  1480. .devtypes = CFI_DEVICETYPE_X8,
  1481. .uaddr = MTD_UADDR_UNNECESSARY,
  1482. .dev_size = SIZE_1MiB,
  1483. .cmd_set = P_ID_INTEL_EXT,
  1484. .nr_regions = 1,
  1485. .regions = {
  1486. ERASEINFO(0x10000,16),
  1487. }
  1488. }, {
  1489. .mfr_id = MANUFACTURER_ST,
  1490. .dev_id = M50FW016,
  1491. .name = "ST M50FW016",
  1492. .devtypes = CFI_DEVICETYPE_X8,
  1493. .uaddr = MTD_UADDR_UNNECESSARY,
  1494. .dev_size = SIZE_2MiB,
  1495. .cmd_set = P_ID_INTEL_EXT,
  1496. .nr_regions = 1,
  1497. .regions = {
  1498. ERASEINFO(0x10000,32),
  1499. }
  1500. }, {
  1501. .mfr_id = MANUFACTURER_ST,
  1502. .dev_id = M50LPW080,
  1503. .name = "ST M50LPW080",
  1504. .devtypes = CFI_DEVICETYPE_X8,
  1505. .uaddr = MTD_UADDR_UNNECESSARY,
  1506. .dev_size = SIZE_1MiB,
  1507. .cmd_set = P_ID_INTEL_EXT,
  1508. .nr_regions = 1,
  1509. .regions = {
  1510. ERASEINFO(0x10000,16),
  1511. }
  1512. }, {
  1513. .mfr_id = MANUFACTURER_TOSHIBA,
  1514. .dev_id = TC58FVT160,
  1515. .name = "Toshiba TC58FVT160",
  1516. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1517. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1518. .dev_size = SIZE_2MiB,
  1519. .cmd_set = P_ID_AMD_STD,
  1520. .nr_regions = 4,
  1521. .regions = {
  1522. ERASEINFO(0x10000,31),
  1523. ERASEINFO(0x08000,1),
  1524. ERASEINFO(0x02000,2),
  1525. ERASEINFO(0x04000,1)
  1526. }
  1527. }, {
  1528. .mfr_id = MANUFACTURER_TOSHIBA,
  1529. .dev_id = TC58FVB160,
  1530. .name = "Toshiba TC58FVB160",
  1531. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1532. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1533. .dev_size = SIZE_2MiB,
  1534. .cmd_set = P_ID_AMD_STD,
  1535. .nr_regions = 4,
  1536. .regions = {
  1537. ERASEINFO(0x04000,1),
  1538. ERASEINFO(0x02000,2),
  1539. ERASEINFO(0x08000,1),
  1540. ERASEINFO(0x10000,31)
  1541. }
  1542. }, {
  1543. .mfr_id = MANUFACTURER_TOSHIBA,
  1544. .dev_id = TC58FVB321,
  1545. .name = "Toshiba TC58FVB321",
  1546. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1547. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1548. .dev_size = SIZE_4MiB,
  1549. .cmd_set = P_ID_AMD_STD,
  1550. .nr_regions = 2,
  1551. .regions = {
  1552. ERASEINFO(0x02000,8),
  1553. ERASEINFO(0x10000,63)
  1554. }
  1555. }, {
  1556. .mfr_id = MANUFACTURER_TOSHIBA,
  1557. .dev_id = TC58FVT321,
  1558. .name = "Toshiba TC58FVT321",
  1559. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1560. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1561. .dev_size = SIZE_4MiB,
  1562. .cmd_set = P_ID_AMD_STD,
  1563. .nr_regions = 2,
  1564. .regions = {
  1565. ERASEINFO(0x10000,63),
  1566. ERASEINFO(0x02000,8)
  1567. }
  1568. }, {
  1569. .mfr_id = MANUFACTURER_TOSHIBA,
  1570. .dev_id = TC58FVB641,
  1571. .name = "Toshiba TC58FVB641",
  1572. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1573. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1574. .dev_size = SIZE_8MiB,
  1575. .cmd_set = P_ID_AMD_STD,
  1576. .nr_regions = 2,
  1577. .regions = {
  1578. ERASEINFO(0x02000,8),
  1579. ERASEINFO(0x10000,127)
  1580. }
  1581. }, {
  1582. .mfr_id = MANUFACTURER_TOSHIBA,
  1583. .dev_id = TC58FVT641,
  1584. .name = "Toshiba TC58FVT641",
  1585. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1586. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1587. .dev_size = SIZE_8MiB,
  1588. .cmd_set = P_ID_AMD_STD,
  1589. .nr_regions = 2,
  1590. .regions = {
  1591. ERASEINFO(0x10000,127),
  1592. ERASEINFO(0x02000,8)
  1593. }
  1594. }, {
  1595. .mfr_id = MANUFACTURER_WINBOND,
  1596. .dev_id = W49V002A,
  1597. .name = "Winbond W49V002A",
  1598. .devtypes = CFI_DEVICETYPE_X8,
  1599. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1600. .dev_size = SIZE_256KiB,
  1601. .cmd_set = P_ID_AMD_STD,
  1602. .nr_regions = 4,
  1603. .regions = {
  1604. ERASEINFO(0x10000, 3),
  1605. ERASEINFO(0x08000, 1),
  1606. ERASEINFO(0x02000, 2),
  1607. ERASEINFO(0x04000, 1),
  1608. }
  1609. }
  1610. };
  1611. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1612. struct cfi_private *cfi)
  1613. {
  1614. map_word result;
  1615. unsigned long mask;
  1616. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1617. mask = (1 << (cfi->device_type * 8)) -1;
  1618. result = map_read(map, base + ofs);
  1619. return result.x[0] & mask;
  1620. }
  1621. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1622. struct cfi_private *cfi)
  1623. {
  1624. map_word result;
  1625. unsigned long mask;
  1626. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1627. mask = (1 << (cfi->device_type * 8)) -1;
  1628. result = map_read(map, base + ofs);
  1629. return result.x[0] & mask;
  1630. }
  1631. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1632. {
  1633. /* Reset */
  1634. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1635. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1636. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1637. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1638. * as they will ignore the writes and dont care what address
  1639. * the F0 is written to */
  1640. if (cfi->addr_unlock1) {
  1641. DEBUG( MTD_DEBUG_LEVEL3,
  1642. "reset unlock called %x %x \n",
  1643. cfi->addr_unlock1,cfi->addr_unlock2);
  1644. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1645. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1646. }
  1647. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1648. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1649. * so ensure we're in read mode. Send both the Intel and the AMD command
  1650. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1651. * this should be safe.
  1652. */
  1653. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1654. /* FIXME - should have reset delay before continuing */
  1655. }
  1656. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1657. {
  1658. int i,num_erase_regions;
  1659. uint8_t uaddr;
  1660. if (! (jedec_table[index].devtypes & p_cfi->device_type)) {
  1661. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1662. jedec_table[index].name, 4 * (1<<p_cfi->device_type));
  1663. return 0;
  1664. }
  1665. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1666. num_erase_regions = jedec_table[index].nr_regions;
  1667. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1668. if (!p_cfi->cfiq) {
  1669. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1670. return 0;
  1671. }
  1672. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1673. p_cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1674. p_cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1675. p_cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1676. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1677. for (i=0; i<num_erase_regions; i++){
  1678. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1679. }
  1680. p_cfi->cmdset_priv = NULL;
  1681. /* This may be redundant for some cases, but it doesn't hurt */
  1682. p_cfi->mfr = jedec_table[index].mfr_id;
  1683. p_cfi->id = jedec_table[index].dev_id;
  1684. uaddr = jedec_table[index].uaddr;
  1685. /* The table has unlock addresses in _bytes_, and we try not to let
  1686. our brains explode when we see the datasheets talking about address
  1687. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1688. in device-words according to the mode the device is connected in */
  1689. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / p_cfi->device_type;
  1690. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / p_cfi->device_type;
  1691. return 1; /* ok */
  1692. }
  1693. /*
  1694. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1695. * the mapped address, unlock addresses, and proper chip ID. This function
  1696. * attempts to minimize errors. It is doubtfull that this probe will ever
  1697. * be perfect - consequently there should be some module parameters that
  1698. * could be manually specified to force the chip info.
  1699. */
  1700. static inline int jedec_match( uint32_t base,
  1701. struct map_info *map,
  1702. struct cfi_private *cfi,
  1703. const struct amd_flash_info *finfo )
  1704. {
  1705. int rc = 0; /* failure until all tests pass */
  1706. u32 mfr, id;
  1707. uint8_t uaddr;
  1708. /*
  1709. * The IDs must match. For X16 and X32 devices operating in
  1710. * a lower width ( X8 or X16 ), the device ID's are usually just
  1711. * the lower byte(s) of the larger device ID for wider mode. If
  1712. * a part is found that doesn't fit this assumption (device id for
  1713. * smaller width mode is completely unrealated to full-width mode)
  1714. * then the jedec_table[] will have to be augmented with the IDs
  1715. * for different widths.
  1716. */
  1717. switch (cfi->device_type) {
  1718. case CFI_DEVICETYPE_X8:
  1719. mfr = (uint8_t)finfo->mfr_id;
  1720. id = (uint8_t)finfo->dev_id;
  1721. /* bjd: it seems that if we do this, we can end up
  1722. * detecting 16bit flashes as an 8bit device, even though
  1723. * there aren't.
  1724. */
  1725. if (finfo->dev_id > 0xff) {
  1726. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1727. __func__);
  1728. goto match_done;
  1729. }
  1730. break;
  1731. case CFI_DEVICETYPE_X16:
  1732. mfr = (uint16_t)finfo->mfr_id;
  1733. id = (uint16_t)finfo->dev_id;
  1734. break;
  1735. case CFI_DEVICETYPE_X32:
  1736. mfr = (uint16_t)finfo->mfr_id;
  1737. id = (uint32_t)finfo->dev_id;
  1738. break;
  1739. default:
  1740. printk(KERN_WARNING
  1741. "MTD %s(): Unsupported device type %d\n",
  1742. __func__, cfi->device_type);
  1743. goto match_done;
  1744. }
  1745. if ( cfi->mfr != mfr || cfi->id != id ) {
  1746. goto match_done;
  1747. }
  1748. /* the part size must fit in the memory window */
  1749. DEBUG( MTD_DEBUG_LEVEL3,
  1750. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1751. __func__, base, 1 << finfo->dev_size, base + (1 << finfo->dev_size) );
  1752. if ( base + cfi_interleave(cfi) * ( 1 << finfo->dev_size ) > map->size ) {
  1753. DEBUG( MTD_DEBUG_LEVEL3,
  1754. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1755. __func__, finfo->mfr_id, finfo->dev_id,
  1756. 1 << finfo->dev_size );
  1757. goto match_done;
  1758. }
  1759. if (! (finfo->devtypes & cfi->device_type))
  1760. goto match_done;
  1761. uaddr = finfo->uaddr;
  1762. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1763. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1764. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1765. && ( unlock_addrs[uaddr].addr1 / cfi->device_type != cfi->addr_unlock1 ||
  1766. unlock_addrs[uaddr].addr2 / cfi->device_type != cfi->addr_unlock2 ) ) {
  1767. DEBUG( MTD_DEBUG_LEVEL3,
  1768. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1769. __func__,
  1770. unlock_addrs[uaddr].addr1,
  1771. unlock_addrs[uaddr].addr2);
  1772. goto match_done;
  1773. }
  1774. /*
  1775. * Make sure the ID's dissappear when the device is taken out of
  1776. * ID mode. The only time this should fail when it should succeed
  1777. * is when the ID's are written as data to the same
  1778. * addresses. For this rare and unfortunate case the chip
  1779. * cannot be probed correctly.
  1780. * FIXME - write a driver that takes all of the chip info as
  1781. * module parameters, doesn't probe but forces a load.
  1782. */
  1783. DEBUG( MTD_DEBUG_LEVEL3,
  1784. "MTD %s(): check ID's disappear when not in ID mode\n",
  1785. __func__ );
  1786. jedec_reset( base, map, cfi );
  1787. mfr = jedec_read_mfr( map, base, cfi );
  1788. id = jedec_read_id( map, base, cfi );
  1789. if ( mfr == cfi->mfr && id == cfi->id ) {
  1790. DEBUG( MTD_DEBUG_LEVEL3,
  1791. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1792. "You might need to manually specify JEDEC parameters.\n",
  1793. __func__, cfi->mfr, cfi->id );
  1794. goto match_done;
  1795. }
  1796. /* all tests passed - mark as success */
  1797. rc = 1;
  1798. /*
  1799. * Put the device back in ID mode - only need to do this if we
  1800. * were truly frobbing a real device.
  1801. */
  1802. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1803. if (cfi->addr_unlock1) {
  1804. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1805. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1806. }
  1807. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1808. /* FIXME - should have a delay before continuing */
  1809. match_done:
  1810. return rc;
  1811. }
  1812. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1813. unsigned long *chip_map, struct cfi_private *cfi)
  1814. {
  1815. int i;
  1816. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1817. u32 probe_offset1, probe_offset2;
  1818. retry:
  1819. if (!cfi->numchips) {
  1820. uaddr_idx++;
  1821. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1822. return 0;
  1823. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1 / cfi->device_type;
  1824. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2 / cfi->device_type;
  1825. }
  1826. /* Make certain we aren't probing past the end of map */
  1827. if (base >= map->size) {
  1828. printk(KERN_NOTICE
  1829. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1830. base, map->size -1);
  1831. return 0;
  1832. }
  1833. /* Ensure the unlock addresses we try stay inside the map */
  1834. probe_offset1 = cfi_build_cmd_addr(cfi->addr_unlock1, cfi_interleave(cfi), cfi->device_type);
  1835. probe_offset2 = cfi_build_cmd_addr(cfi->addr_unlock2, cfi_interleave(cfi), cfi->device_type);
  1836. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1837. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1838. goto retry;
  1839. /* Reset */
  1840. jedec_reset(base, map, cfi);
  1841. /* Autoselect Mode */
  1842. if(cfi->addr_unlock1) {
  1843. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1844. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1845. }
  1846. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1847. /* FIXME - should have a delay before continuing */
  1848. if (!cfi->numchips) {
  1849. /* This is the first time we're called. Set up the CFI
  1850. stuff accordingly and return */
  1851. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1852. cfi->id = jedec_read_id(map, base, cfi);
  1853. DEBUG(MTD_DEBUG_LEVEL3,
  1854. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1855. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1856. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  1857. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1858. DEBUG( MTD_DEBUG_LEVEL3,
  1859. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1860. __func__, cfi->mfr, cfi->id,
  1861. cfi->addr_unlock1, cfi->addr_unlock2 );
  1862. if (!cfi_jedec_setup(cfi, i))
  1863. return 0;
  1864. goto ok_out;
  1865. }
  1866. }
  1867. goto retry;
  1868. } else {
  1869. uint16_t mfr;
  1870. uint16_t id;
  1871. /* Make sure it is a chip of the same manufacturer and id */
  1872. mfr = jedec_read_mfr(map, base, cfi);
  1873. id = jedec_read_id(map, base, cfi);
  1874. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  1875. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  1876. map->name, mfr, id, base);
  1877. jedec_reset(base, map, cfi);
  1878. return 0;
  1879. }
  1880. }
  1881. /* Check each previous chip locations to see if it's an alias */
  1882. for (i=0; i < (base >> cfi->chipshift); i++) {
  1883. unsigned long start;
  1884. if(!test_bit(i, chip_map)) {
  1885. continue; /* Skip location; no valid chip at this address */
  1886. }
  1887. start = i << cfi->chipshift;
  1888. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  1889. jedec_read_id(map, start, cfi) == cfi->id) {
  1890. /* Eep. This chip also looks like it's in autoselect mode.
  1891. Is it an alias for the new one? */
  1892. jedec_reset(start, map, cfi);
  1893. /* If the device IDs go away, it's an alias */
  1894. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  1895. jedec_read_id(map, base, cfi) != cfi->id) {
  1896. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1897. map->name, base, start);
  1898. return 0;
  1899. }
  1900. /* Yes, it's actually got the device IDs as data. Most
  1901. * unfortunate. Stick the new chip in read mode
  1902. * too and if it's the same, assume it's an alias. */
  1903. /* FIXME: Use other modes to do a proper check */
  1904. jedec_reset(base, map, cfi);
  1905. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  1906. jedec_read_id(map, base, cfi) == cfi->id) {
  1907. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  1908. map->name, base, start);
  1909. return 0;
  1910. }
  1911. }
  1912. }
  1913. /* OK, if we got to here, then none of the previous chips appear to
  1914. be aliases for the current one. */
  1915. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  1916. cfi->numchips++;
  1917. ok_out:
  1918. /* Put it back into Read Mode */
  1919. jedec_reset(base, map, cfi);
  1920. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  1921. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  1922. map->bankwidth*8);
  1923. return 1;
  1924. }
  1925. static struct chip_probe jedec_chip_probe = {
  1926. .name = "JEDEC",
  1927. .probe_chip = jedec_probe_chip
  1928. };
  1929. static struct mtd_info *jedec_probe(struct map_info *map)
  1930. {
  1931. /*
  1932. * Just use the generic probe stuff to call our CFI-specific
  1933. * chip_probe routine in all the possible permutations, etc.
  1934. */
  1935. return mtd_do_chip_probe(map, &jedec_chip_probe);
  1936. }
  1937. static struct mtd_chip_driver jedec_chipdrv = {
  1938. .probe = jedec_probe,
  1939. .name = "jedec_probe",
  1940. .module = THIS_MODULE
  1941. };
  1942. static int __init jedec_probe_init(void)
  1943. {
  1944. register_mtd_chip_driver(&jedec_chipdrv);
  1945. return 0;
  1946. }
  1947. static void __exit jedec_probe_exit(void)
  1948. {
  1949. unregister_mtd_chip_driver(&jedec_chipdrv);
  1950. }
  1951. module_init(jedec_probe_init);
  1952. module_exit(jedec_probe_exit);
  1953. MODULE_LICENSE("GPL");
  1954. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  1955. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");