svm.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "kvm_svm.h"
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/vmalloc.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <asm/desc.h>
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. #define IOPM_ALLOC_ORDER 2
  29. #define MSRPM_ALLOC_ORDER 1
  30. #define DB_VECTOR 1
  31. #define UD_VECTOR 6
  32. #define GP_VECTOR 13
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define SVM_FEATURE_NPT (1 << 0)
  38. #define SVM_FEATURE_LBRV (1 << 1)
  39. #define SVM_DEATURE_SVML (1 << 2)
  40. static void kvm_reput_irq(struct vcpu_svm *svm);
  41. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  42. {
  43. return container_of(vcpu, struct vcpu_svm, vcpu);
  44. }
  45. unsigned long iopm_base;
  46. unsigned long msrpm_base;
  47. struct kvm_ldttss_desc {
  48. u16 limit0;
  49. u16 base0;
  50. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  51. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  52. u32 base3;
  53. u32 zero1;
  54. } __attribute__((packed));
  55. struct svm_cpu_data {
  56. int cpu;
  57. u64 asid_generation;
  58. u32 max_asid;
  59. u32 next_asid;
  60. struct kvm_ldttss_desc *tss_desc;
  61. struct page *save_area;
  62. };
  63. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  64. static uint32_t svm_features;
  65. struct svm_init_data {
  66. int cpu;
  67. int r;
  68. };
  69. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  70. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  71. #define MSRS_RANGE_SIZE 2048
  72. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  73. #define MAX_INST_SIZE 15
  74. static inline u32 svm_has(u32 feat)
  75. {
  76. return svm_features & feat;
  77. }
  78. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  79. {
  80. int word_index = __ffs(vcpu->arch.irq_summary);
  81. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  82. int irq = word_index * BITS_PER_LONG + bit_index;
  83. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  84. if (!vcpu->arch.irq_pending[word_index])
  85. clear_bit(word_index, &vcpu->arch.irq_summary);
  86. return irq;
  87. }
  88. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  89. {
  90. set_bit(irq, vcpu->arch.irq_pending);
  91. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  92. }
  93. static inline void clgi(void)
  94. {
  95. asm volatile (SVM_CLGI);
  96. }
  97. static inline void stgi(void)
  98. {
  99. asm volatile (SVM_STGI);
  100. }
  101. static inline void invlpga(unsigned long addr, u32 asid)
  102. {
  103. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  104. }
  105. static inline unsigned long kvm_read_cr2(void)
  106. {
  107. unsigned long cr2;
  108. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  109. return cr2;
  110. }
  111. static inline void kvm_write_cr2(unsigned long val)
  112. {
  113. asm volatile ("mov %0, %%cr2" :: "r" (val));
  114. }
  115. static inline unsigned long read_dr6(void)
  116. {
  117. unsigned long dr6;
  118. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  119. return dr6;
  120. }
  121. static inline void write_dr6(unsigned long val)
  122. {
  123. asm volatile ("mov %0, %%dr6" :: "r" (val));
  124. }
  125. static inline unsigned long read_dr7(void)
  126. {
  127. unsigned long dr7;
  128. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  129. return dr7;
  130. }
  131. static inline void write_dr7(unsigned long val)
  132. {
  133. asm volatile ("mov %0, %%dr7" :: "r" (val));
  134. }
  135. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  136. {
  137. to_svm(vcpu)->asid_generation--;
  138. }
  139. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  140. {
  141. force_new_asid(vcpu);
  142. }
  143. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  144. {
  145. if (!(efer & EFER_LMA))
  146. efer &= ~EFER_LME;
  147. to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  148. vcpu->arch.shadow_efer = efer;
  149. }
  150. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  151. bool has_error_code, u32 error_code)
  152. {
  153. struct vcpu_svm *svm = to_svm(vcpu);
  154. svm->vmcb->control.event_inj = nr
  155. | SVM_EVTINJ_VALID
  156. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  157. | SVM_EVTINJ_TYPE_EXEPT;
  158. svm->vmcb->control.event_inj_err = error_code;
  159. }
  160. static bool svm_exception_injected(struct kvm_vcpu *vcpu)
  161. {
  162. struct vcpu_svm *svm = to_svm(vcpu);
  163. return !(svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID);
  164. }
  165. static int is_external_interrupt(u32 info)
  166. {
  167. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  168. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  169. }
  170. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  171. {
  172. struct vcpu_svm *svm = to_svm(vcpu);
  173. if (!svm->next_rip) {
  174. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  175. return;
  176. }
  177. if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE)
  178. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  179. __FUNCTION__,
  180. svm->vmcb->save.rip,
  181. svm->next_rip);
  182. vcpu->arch.rip = svm->vmcb->save.rip = svm->next_rip;
  183. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  184. vcpu->arch.interrupt_window_open = 1;
  185. }
  186. static int has_svm(void)
  187. {
  188. uint32_t eax, ebx, ecx, edx;
  189. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  190. printk(KERN_INFO "has_svm: not amd\n");
  191. return 0;
  192. }
  193. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  194. if (eax < SVM_CPUID_FUNC) {
  195. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  196. return 0;
  197. }
  198. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  199. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  200. printk(KERN_DEBUG "has_svm: svm not available\n");
  201. return 0;
  202. }
  203. return 1;
  204. }
  205. static void svm_hardware_disable(void *garbage)
  206. {
  207. struct svm_cpu_data *svm_data
  208. = per_cpu(svm_data, raw_smp_processor_id());
  209. if (svm_data) {
  210. uint64_t efer;
  211. wrmsrl(MSR_VM_HSAVE_PA, 0);
  212. rdmsrl(MSR_EFER, efer);
  213. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  214. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  215. __free_page(svm_data->save_area);
  216. kfree(svm_data);
  217. }
  218. }
  219. static void svm_hardware_enable(void *garbage)
  220. {
  221. struct svm_cpu_data *svm_data;
  222. uint64_t efer;
  223. #ifdef CONFIG_X86_64
  224. struct desc_ptr gdt_descr;
  225. #else
  226. struct desc_ptr gdt_descr;
  227. #endif
  228. struct desc_struct *gdt;
  229. int me = raw_smp_processor_id();
  230. if (!has_svm()) {
  231. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  232. return;
  233. }
  234. svm_data = per_cpu(svm_data, me);
  235. if (!svm_data) {
  236. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  237. me);
  238. return;
  239. }
  240. svm_data->asid_generation = 1;
  241. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  242. svm_data->next_asid = svm_data->max_asid + 1;
  243. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  244. asm volatile ("sgdt %0" : "=m"(gdt_descr));
  245. gdt = (struct desc_struct *)gdt_descr.address;
  246. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  247. rdmsrl(MSR_EFER, efer);
  248. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  249. wrmsrl(MSR_VM_HSAVE_PA,
  250. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  251. }
  252. static int svm_cpu_init(int cpu)
  253. {
  254. struct svm_cpu_data *svm_data;
  255. int r;
  256. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  257. if (!svm_data)
  258. return -ENOMEM;
  259. svm_data->cpu = cpu;
  260. svm_data->save_area = alloc_page(GFP_KERNEL);
  261. r = -ENOMEM;
  262. if (!svm_data->save_area)
  263. goto err_1;
  264. per_cpu(svm_data, cpu) = svm_data;
  265. return 0;
  266. err_1:
  267. kfree(svm_data);
  268. return r;
  269. }
  270. static void set_msr_interception(u32 *msrpm, unsigned msr,
  271. int read, int write)
  272. {
  273. int i;
  274. for (i = 0; i < NUM_MSR_MAPS; i++) {
  275. if (msr >= msrpm_ranges[i] &&
  276. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  277. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  278. msrpm_ranges[i]) * 2;
  279. u32 *base = msrpm + (msr_offset / 32);
  280. u32 msr_shift = msr_offset % 32;
  281. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  282. *base = (*base & ~(0x3 << msr_shift)) |
  283. (mask << msr_shift);
  284. return;
  285. }
  286. }
  287. BUG();
  288. }
  289. static __init int svm_hardware_setup(void)
  290. {
  291. int cpu;
  292. struct page *iopm_pages;
  293. struct page *msrpm_pages;
  294. void *iopm_va, *msrpm_va;
  295. int r;
  296. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  297. if (!iopm_pages)
  298. return -ENOMEM;
  299. iopm_va = page_address(iopm_pages);
  300. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  301. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  302. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  303. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  304. r = -ENOMEM;
  305. if (!msrpm_pages)
  306. goto err_1;
  307. msrpm_va = page_address(msrpm_pages);
  308. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  309. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  310. #ifdef CONFIG_X86_64
  311. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  312. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  313. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  314. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  315. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  316. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  317. #endif
  318. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  319. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  320. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  321. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  322. for_each_online_cpu(cpu) {
  323. r = svm_cpu_init(cpu);
  324. if (r)
  325. goto err_2;
  326. }
  327. return 0;
  328. err_2:
  329. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  330. msrpm_base = 0;
  331. err_1:
  332. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  333. iopm_base = 0;
  334. return r;
  335. }
  336. static __exit void svm_hardware_unsetup(void)
  337. {
  338. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  339. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  340. iopm_base = msrpm_base = 0;
  341. }
  342. static void init_seg(struct vmcb_seg *seg)
  343. {
  344. seg->selector = 0;
  345. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  346. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  347. seg->limit = 0xffff;
  348. seg->base = 0;
  349. }
  350. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  351. {
  352. seg->selector = 0;
  353. seg->attrib = SVM_SELECTOR_P_MASK | type;
  354. seg->limit = 0xffff;
  355. seg->base = 0;
  356. }
  357. static void init_vmcb(struct vmcb *vmcb)
  358. {
  359. struct vmcb_control_area *control = &vmcb->control;
  360. struct vmcb_save_area *save = &vmcb->save;
  361. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  362. INTERCEPT_CR3_MASK |
  363. INTERCEPT_CR4_MASK |
  364. INTERCEPT_CR8_MASK;
  365. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  366. INTERCEPT_CR3_MASK |
  367. INTERCEPT_CR4_MASK |
  368. INTERCEPT_CR8_MASK;
  369. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  370. INTERCEPT_DR1_MASK |
  371. INTERCEPT_DR2_MASK |
  372. INTERCEPT_DR3_MASK;
  373. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  374. INTERCEPT_DR1_MASK |
  375. INTERCEPT_DR2_MASK |
  376. INTERCEPT_DR3_MASK |
  377. INTERCEPT_DR5_MASK |
  378. INTERCEPT_DR7_MASK;
  379. control->intercept_exceptions = (1 << PF_VECTOR) |
  380. (1 << UD_VECTOR);
  381. control->intercept = (1ULL << INTERCEPT_INTR) |
  382. (1ULL << INTERCEPT_NMI) |
  383. (1ULL << INTERCEPT_SMI) |
  384. /*
  385. * selective cr0 intercept bug?
  386. * 0: 0f 22 d8 mov %eax,%cr3
  387. * 3: 0f 20 c0 mov %cr0,%eax
  388. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  389. * b: 0f 22 c0 mov %eax,%cr0
  390. * set cr3 ->interception
  391. * get cr0 ->interception
  392. * set cr0 -> no interception
  393. */
  394. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  395. (1ULL << INTERCEPT_CPUID) |
  396. (1ULL << INTERCEPT_INVD) |
  397. (1ULL << INTERCEPT_HLT) |
  398. (1ULL << INTERCEPT_INVLPGA) |
  399. (1ULL << INTERCEPT_IOIO_PROT) |
  400. (1ULL << INTERCEPT_MSR_PROT) |
  401. (1ULL << INTERCEPT_TASK_SWITCH) |
  402. (1ULL << INTERCEPT_SHUTDOWN) |
  403. (1ULL << INTERCEPT_VMRUN) |
  404. (1ULL << INTERCEPT_VMMCALL) |
  405. (1ULL << INTERCEPT_VMLOAD) |
  406. (1ULL << INTERCEPT_VMSAVE) |
  407. (1ULL << INTERCEPT_STGI) |
  408. (1ULL << INTERCEPT_CLGI) |
  409. (1ULL << INTERCEPT_SKINIT) |
  410. (1ULL << INTERCEPT_WBINVD) |
  411. (1ULL << INTERCEPT_MONITOR) |
  412. (1ULL << INTERCEPT_MWAIT);
  413. control->iopm_base_pa = iopm_base;
  414. control->msrpm_base_pa = msrpm_base;
  415. control->tsc_offset = 0;
  416. control->int_ctl = V_INTR_MASKING_MASK;
  417. init_seg(&save->es);
  418. init_seg(&save->ss);
  419. init_seg(&save->ds);
  420. init_seg(&save->fs);
  421. init_seg(&save->gs);
  422. save->cs.selector = 0xf000;
  423. /* Executable/Readable Code Segment */
  424. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  425. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  426. save->cs.limit = 0xffff;
  427. /*
  428. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  429. * be consistent with it.
  430. *
  431. * Replace when we have real mode working for vmx.
  432. */
  433. save->cs.base = 0xf0000;
  434. save->gdtr.limit = 0xffff;
  435. save->idtr.limit = 0xffff;
  436. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  437. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  438. save->efer = MSR_EFER_SVME_MASK;
  439. save->dr6 = 0xffff0ff0;
  440. save->dr7 = 0x400;
  441. save->rflags = 2;
  442. save->rip = 0x0000fff0;
  443. /*
  444. * cr0 val on cpu init should be 0x60000010, we enable cpu
  445. * cache by default. the orderly way is to enable cache in bios.
  446. */
  447. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  448. save->cr4 = X86_CR4_PAE;
  449. /* rdx = ?? */
  450. }
  451. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  452. {
  453. struct vcpu_svm *svm = to_svm(vcpu);
  454. init_vmcb(svm->vmcb);
  455. if (vcpu->vcpu_id != 0) {
  456. svm->vmcb->save.rip = 0;
  457. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  458. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  459. }
  460. return 0;
  461. }
  462. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  463. {
  464. struct vcpu_svm *svm;
  465. struct page *page;
  466. int err;
  467. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  468. if (!svm) {
  469. err = -ENOMEM;
  470. goto out;
  471. }
  472. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  473. if (err)
  474. goto free_svm;
  475. page = alloc_page(GFP_KERNEL);
  476. if (!page) {
  477. err = -ENOMEM;
  478. goto uninit;
  479. }
  480. svm->vmcb = page_address(page);
  481. clear_page(svm->vmcb);
  482. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  483. svm->asid_generation = 0;
  484. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  485. init_vmcb(svm->vmcb);
  486. fx_init(&svm->vcpu);
  487. svm->vcpu.fpu_active = 1;
  488. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  489. if (svm->vcpu.vcpu_id == 0)
  490. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  491. return &svm->vcpu;
  492. uninit:
  493. kvm_vcpu_uninit(&svm->vcpu);
  494. free_svm:
  495. kmem_cache_free(kvm_vcpu_cache, svm);
  496. out:
  497. return ERR_PTR(err);
  498. }
  499. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  500. {
  501. struct vcpu_svm *svm = to_svm(vcpu);
  502. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  503. kvm_vcpu_uninit(vcpu);
  504. kmem_cache_free(kvm_vcpu_cache, svm);
  505. }
  506. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  507. {
  508. struct vcpu_svm *svm = to_svm(vcpu);
  509. int i;
  510. if (unlikely(cpu != vcpu->cpu)) {
  511. u64 tsc_this, delta;
  512. /*
  513. * Make sure that the guest sees a monotonically
  514. * increasing TSC.
  515. */
  516. rdtscll(tsc_this);
  517. delta = vcpu->arch.host_tsc - tsc_this;
  518. svm->vmcb->control.tsc_offset += delta;
  519. vcpu->cpu = cpu;
  520. kvm_migrate_apic_timer(vcpu);
  521. }
  522. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  523. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  524. }
  525. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  526. {
  527. struct vcpu_svm *svm = to_svm(vcpu);
  528. int i;
  529. ++vcpu->stat.host_state_reload;
  530. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  531. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  532. rdtscll(vcpu->arch.host_tsc);
  533. }
  534. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  535. {
  536. }
  537. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  538. {
  539. struct vcpu_svm *svm = to_svm(vcpu);
  540. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  541. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  542. vcpu->arch.rip = svm->vmcb->save.rip;
  543. }
  544. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  545. {
  546. struct vcpu_svm *svm = to_svm(vcpu);
  547. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  548. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  549. svm->vmcb->save.rip = vcpu->arch.rip;
  550. }
  551. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  552. {
  553. return to_svm(vcpu)->vmcb->save.rflags;
  554. }
  555. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  556. {
  557. to_svm(vcpu)->vmcb->save.rflags = rflags;
  558. }
  559. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  560. {
  561. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  562. switch (seg) {
  563. case VCPU_SREG_CS: return &save->cs;
  564. case VCPU_SREG_DS: return &save->ds;
  565. case VCPU_SREG_ES: return &save->es;
  566. case VCPU_SREG_FS: return &save->fs;
  567. case VCPU_SREG_GS: return &save->gs;
  568. case VCPU_SREG_SS: return &save->ss;
  569. case VCPU_SREG_TR: return &save->tr;
  570. case VCPU_SREG_LDTR: return &save->ldtr;
  571. }
  572. BUG();
  573. return NULL;
  574. }
  575. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  576. {
  577. struct vmcb_seg *s = svm_seg(vcpu, seg);
  578. return s->base;
  579. }
  580. static void svm_get_segment(struct kvm_vcpu *vcpu,
  581. struct kvm_segment *var, int seg)
  582. {
  583. struct vmcb_seg *s = svm_seg(vcpu, seg);
  584. var->base = s->base;
  585. var->limit = s->limit;
  586. var->selector = s->selector;
  587. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  588. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  589. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  590. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  591. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  592. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  593. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  594. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  595. var->unusable = !var->present;
  596. }
  597. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  598. {
  599. struct vcpu_svm *svm = to_svm(vcpu);
  600. dt->limit = svm->vmcb->save.idtr.limit;
  601. dt->base = svm->vmcb->save.idtr.base;
  602. }
  603. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  604. {
  605. struct vcpu_svm *svm = to_svm(vcpu);
  606. svm->vmcb->save.idtr.limit = dt->limit;
  607. svm->vmcb->save.idtr.base = dt->base ;
  608. }
  609. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  610. {
  611. struct vcpu_svm *svm = to_svm(vcpu);
  612. dt->limit = svm->vmcb->save.gdtr.limit;
  613. dt->base = svm->vmcb->save.gdtr.base;
  614. }
  615. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  616. {
  617. struct vcpu_svm *svm = to_svm(vcpu);
  618. svm->vmcb->save.gdtr.limit = dt->limit;
  619. svm->vmcb->save.gdtr.base = dt->base ;
  620. }
  621. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  622. {
  623. }
  624. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  625. {
  626. struct vcpu_svm *svm = to_svm(vcpu);
  627. #ifdef CONFIG_X86_64
  628. if (vcpu->arch.shadow_efer & EFER_LME) {
  629. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  630. vcpu->arch.shadow_efer |= EFER_LMA;
  631. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  632. }
  633. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  634. vcpu->arch.shadow_efer &= ~EFER_LMA;
  635. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  636. }
  637. }
  638. #endif
  639. if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  640. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  641. vcpu->fpu_active = 1;
  642. }
  643. vcpu->arch.cr0 = cr0;
  644. cr0 |= X86_CR0_PG | X86_CR0_WP;
  645. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  646. if (!vcpu->fpu_active) {
  647. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  648. cr0 |= X86_CR0_TS;
  649. }
  650. svm->vmcb->save.cr0 = cr0;
  651. }
  652. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  653. {
  654. vcpu->arch.cr4 = cr4;
  655. to_svm(vcpu)->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  656. }
  657. static void svm_set_segment(struct kvm_vcpu *vcpu,
  658. struct kvm_segment *var, int seg)
  659. {
  660. struct vcpu_svm *svm = to_svm(vcpu);
  661. struct vmcb_seg *s = svm_seg(vcpu, seg);
  662. s->base = var->base;
  663. s->limit = var->limit;
  664. s->selector = var->selector;
  665. if (var->unusable)
  666. s->attrib = 0;
  667. else {
  668. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  669. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  670. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  671. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  672. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  673. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  674. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  675. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  676. }
  677. if (seg == VCPU_SREG_CS)
  678. svm->vmcb->save.cpl
  679. = (svm->vmcb->save.cs.attrib
  680. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  681. }
  682. /* FIXME:
  683. svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
  684. svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  685. */
  686. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  687. {
  688. return -EOPNOTSUPP;
  689. }
  690. static int svm_get_irq(struct kvm_vcpu *vcpu)
  691. {
  692. struct vcpu_svm *svm = to_svm(vcpu);
  693. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  694. if (is_external_interrupt(exit_int_info))
  695. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  696. return -1;
  697. }
  698. static void load_host_msrs(struct kvm_vcpu *vcpu)
  699. {
  700. #ifdef CONFIG_X86_64
  701. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  702. #endif
  703. }
  704. static void save_host_msrs(struct kvm_vcpu *vcpu)
  705. {
  706. #ifdef CONFIG_X86_64
  707. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  708. #endif
  709. }
  710. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  711. {
  712. if (svm_data->next_asid > svm_data->max_asid) {
  713. ++svm_data->asid_generation;
  714. svm_data->next_asid = 1;
  715. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  716. }
  717. svm->vcpu.cpu = svm_data->cpu;
  718. svm->asid_generation = svm_data->asid_generation;
  719. svm->vmcb->control.asid = svm_data->next_asid++;
  720. }
  721. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  722. {
  723. return to_svm(vcpu)->db_regs[dr];
  724. }
  725. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  726. int *exception)
  727. {
  728. struct vcpu_svm *svm = to_svm(vcpu);
  729. *exception = 0;
  730. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  731. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  732. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  733. *exception = DB_VECTOR;
  734. return;
  735. }
  736. switch (dr) {
  737. case 0 ... 3:
  738. svm->db_regs[dr] = value;
  739. return;
  740. case 4 ... 5:
  741. if (vcpu->arch.cr4 & X86_CR4_DE) {
  742. *exception = UD_VECTOR;
  743. return;
  744. }
  745. case 7: {
  746. if (value & ~((1ULL << 32) - 1)) {
  747. *exception = GP_VECTOR;
  748. return;
  749. }
  750. svm->vmcb->save.dr7 = value;
  751. return;
  752. }
  753. default:
  754. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  755. __FUNCTION__, dr);
  756. *exception = UD_VECTOR;
  757. return;
  758. }
  759. }
  760. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  761. {
  762. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  763. struct kvm *kvm = svm->vcpu.kvm;
  764. u64 fault_address;
  765. u32 error_code;
  766. if (!irqchip_in_kernel(kvm) &&
  767. is_external_interrupt(exit_int_info))
  768. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  769. fault_address = svm->vmcb->control.exit_info_2;
  770. error_code = svm->vmcb->control.exit_info_1;
  771. return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  772. }
  773. static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  774. {
  775. int er;
  776. er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  777. if (er != EMULATE_DONE)
  778. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  779. return 1;
  780. }
  781. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  782. {
  783. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  784. if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
  785. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  786. svm->vcpu.fpu_active = 1;
  787. return 1;
  788. }
  789. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  790. {
  791. /*
  792. * VMCB is undefined after a SHUTDOWN intercept
  793. * so reinitialize it.
  794. */
  795. clear_page(svm->vmcb);
  796. init_vmcb(svm->vmcb);
  797. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  798. return 0;
  799. }
  800. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  801. {
  802. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  803. int size, down, in, string, rep;
  804. unsigned port;
  805. ++svm->vcpu.stat.io_exits;
  806. svm->next_rip = svm->vmcb->control.exit_info_2;
  807. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  808. if (string) {
  809. if (emulate_instruction(&svm->vcpu,
  810. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  811. return 0;
  812. return 1;
  813. }
  814. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  815. port = io_info >> 16;
  816. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  817. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  818. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  819. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  820. }
  821. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  822. {
  823. return 1;
  824. }
  825. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  826. {
  827. svm->next_rip = svm->vmcb->save.rip + 1;
  828. skip_emulated_instruction(&svm->vcpu);
  829. return kvm_emulate_halt(&svm->vcpu);
  830. }
  831. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  832. {
  833. svm->next_rip = svm->vmcb->save.rip + 3;
  834. skip_emulated_instruction(&svm->vcpu);
  835. kvm_emulate_hypercall(&svm->vcpu);
  836. return 1;
  837. }
  838. static int invalid_op_interception(struct vcpu_svm *svm,
  839. struct kvm_run *kvm_run)
  840. {
  841. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  842. return 1;
  843. }
  844. static int task_switch_interception(struct vcpu_svm *svm,
  845. struct kvm_run *kvm_run)
  846. {
  847. pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
  848. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  849. return 0;
  850. }
  851. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  852. {
  853. svm->next_rip = svm->vmcb->save.rip + 2;
  854. kvm_emulate_cpuid(&svm->vcpu);
  855. return 1;
  856. }
  857. static int emulate_on_interception(struct vcpu_svm *svm,
  858. struct kvm_run *kvm_run)
  859. {
  860. if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
  861. pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
  862. return 1;
  863. }
  864. static int cr8_write_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  865. {
  866. emulate_instruction(&svm->vcpu, NULL, 0, 0, 0);
  867. if (irqchip_in_kernel(svm->vcpu.kvm))
  868. return 1;
  869. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  870. return 0;
  871. }
  872. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  873. {
  874. struct vcpu_svm *svm = to_svm(vcpu);
  875. switch (ecx) {
  876. case MSR_IA32_TIME_STAMP_COUNTER: {
  877. u64 tsc;
  878. rdtscll(tsc);
  879. *data = svm->vmcb->control.tsc_offset + tsc;
  880. break;
  881. }
  882. case MSR_K6_STAR:
  883. *data = svm->vmcb->save.star;
  884. break;
  885. #ifdef CONFIG_X86_64
  886. case MSR_LSTAR:
  887. *data = svm->vmcb->save.lstar;
  888. break;
  889. case MSR_CSTAR:
  890. *data = svm->vmcb->save.cstar;
  891. break;
  892. case MSR_KERNEL_GS_BASE:
  893. *data = svm->vmcb->save.kernel_gs_base;
  894. break;
  895. case MSR_SYSCALL_MASK:
  896. *data = svm->vmcb->save.sfmask;
  897. break;
  898. #endif
  899. case MSR_IA32_SYSENTER_CS:
  900. *data = svm->vmcb->save.sysenter_cs;
  901. break;
  902. case MSR_IA32_SYSENTER_EIP:
  903. *data = svm->vmcb->save.sysenter_eip;
  904. break;
  905. case MSR_IA32_SYSENTER_ESP:
  906. *data = svm->vmcb->save.sysenter_esp;
  907. break;
  908. /* Nobody will change the following 5 values in the VMCB so
  909. we can safely return them on rdmsr. They will always be 0
  910. until LBRV is implemented. */
  911. case MSR_IA32_DEBUGCTLMSR:
  912. *data = svm->vmcb->save.dbgctl;
  913. break;
  914. case MSR_IA32_LASTBRANCHFROMIP:
  915. *data = svm->vmcb->save.br_from;
  916. break;
  917. case MSR_IA32_LASTBRANCHTOIP:
  918. *data = svm->vmcb->save.br_to;
  919. break;
  920. case MSR_IA32_LASTINTFROMIP:
  921. *data = svm->vmcb->save.last_excp_from;
  922. break;
  923. case MSR_IA32_LASTINTTOIP:
  924. *data = svm->vmcb->save.last_excp_to;
  925. break;
  926. default:
  927. return kvm_get_msr_common(vcpu, ecx, data);
  928. }
  929. return 0;
  930. }
  931. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  932. {
  933. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  934. u64 data;
  935. if (svm_get_msr(&svm->vcpu, ecx, &data))
  936. kvm_inject_gp(&svm->vcpu, 0);
  937. else {
  938. svm->vmcb->save.rax = data & 0xffffffff;
  939. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  940. svm->next_rip = svm->vmcb->save.rip + 2;
  941. skip_emulated_instruction(&svm->vcpu);
  942. }
  943. return 1;
  944. }
  945. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  946. {
  947. struct vcpu_svm *svm = to_svm(vcpu);
  948. switch (ecx) {
  949. case MSR_IA32_TIME_STAMP_COUNTER: {
  950. u64 tsc;
  951. rdtscll(tsc);
  952. svm->vmcb->control.tsc_offset = data - tsc;
  953. break;
  954. }
  955. case MSR_K6_STAR:
  956. svm->vmcb->save.star = data;
  957. break;
  958. #ifdef CONFIG_X86_64
  959. case MSR_LSTAR:
  960. svm->vmcb->save.lstar = data;
  961. break;
  962. case MSR_CSTAR:
  963. svm->vmcb->save.cstar = data;
  964. break;
  965. case MSR_KERNEL_GS_BASE:
  966. svm->vmcb->save.kernel_gs_base = data;
  967. break;
  968. case MSR_SYSCALL_MASK:
  969. svm->vmcb->save.sfmask = data;
  970. break;
  971. #endif
  972. case MSR_IA32_SYSENTER_CS:
  973. svm->vmcb->save.sysenter_cs = data;
  974. break;
  975. case MSR_IA32_SYSENTER_EIP:
  976. svm->vmcb->save.sysenter_eip = data;
  977. break;
  978. case MSR_IA32_SYSENTER_ESP:
  979. svm->vmcb->save.sysenter_esp = data;
  980. break;
  981. case MSR_IA32_DEBUGCTLMSR:
  982. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  983. __FUNCTION__, data);
  984. break;
  985. case MSR_K7_EVNTSEL0:
  986. case MSR_K7_EVNTSEL1:
  987. case MSR_K7_EVNTSEL2:
  988. case MSR_K7_EVNTSEL3:
  989. /*
  990. * only support writing 0 to the performance counters for now
  991. * to make Windows happy. Should be replaced by a real
  992. * performance counter emulation later.
  993. */
  994. if (data != 0)
  995. goto unhandled;
  996. break;
  997. default:
  998. unhandled:
  999. return kvm_set_msr_common(vcpu, ecx, data);
  1000. }
  1001. return 0;
  1002. }
  1003. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1004. {
  1005. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1006. u64 data = (svm->vmcb->save.rax & -1u)
  1007. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  1008. svm->next_rip = svm->vmcb->save.rip + 2;
  1009. if (svm_set_msr(&svm->vcpu, ecx, data))
  1010. kvm_inject_gp(&svm->vcpu, 0);
  1011. else
  1012. skip_emulated_instruction(&svm->vcpu);
  1013. return 1;
  1014. }
  1015. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1016. {
  1017. if (svm->vmcb->control.exit_info_1)
  1018. return wrmsr_interception(svm, kvm_run);
  1019. else
  1020. return rdmsr_interception(svm, kvm_run);
  1021. }
  1022. static int interrupt_window_interception(struct vcpu_svm *svm,
  1023. struct kvm_run *kvm_run)
  1024. {
  1025. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  1026. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1027. /*
  1028. * If the user space waits to inject interrupts, exit as soon as
  1029. * possible
  1030. */
  1031. if (kvm_run->request_interrupt_window &&
  1032. !svm->vcpu.arch.irq_summary) {
  1033. ++svm->vcpu.stat.irq_window_exits;
  1034. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1035. return 0;
  1036. }
  1037. return 1;
  1038. }
  1039. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  1040. struct kvm_run *kvm_run) = {
  1041. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1042. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1043. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1044. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  1045. /* for now: */
  1046. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1047. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1048. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1049. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  1050. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1051. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1052. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1053. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1054. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1055. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1056. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1057. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1058. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1059. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1060. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  1061. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1062. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1063. [SVM_EXIT_INTR] = nop_on_interception,
  1064. [SVM_EXIT_NMI] = nop_on_interception,
  1065. [SVM_EXIT_SMI] = nop_on_interception,
  1066. [SVM_EXIT_INIT] = nop_on_interception,
  1067. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1068. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1069. [SVM_EXIT_CPUID] = cpuid_interception,
  1070. [SVM_EXIT_INVD] = emulate_on_interception,
  1071. [SVM_EXIT_HLT] = halt_interception,
  1072. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1073. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1074. [SVM_EXIT_IOIO] = io_interception,
  1075. [SVM_EXIT_MSR] = msr_interception,
  1076. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1077. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1078. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1079. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1080. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1081. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1082. [SVM_EXIT_STGI] = invalid_op_interception,
  1083. [SVM_EXIT_CLGI] = invalid_op_interception,
  1084. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1085. [SVM_EXIT_WBINVD] = emulate_on_interception,
  1086. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1087. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1088. };
  1089. static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1090. {
  1091. struct vcpu_svm *svm = to_svm(vcpu);
  1092. u32 exit_code = svm->vmcb->control.exit_code;
  1093. kvm_reput_irq(svm);
  1094. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1095. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1096. kvm_run->fail_entry.hardware_entry_failure_reason
  1097. = svm->vmcb->control.exit_code;
  1098. return 0;
  1099. }
  1100. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1101. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1102. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1103. "exit_code 0x%x\n",
  1104. __FUNCTION__, svm->vmcb->control.exit_int_info,
  1105. exit_code);
  1106. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1107. || !svm_exit_handlers[exit_code]) {
  1108. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1109. kvm_run->hw.hardware_exit_reason = exit_code;
  1110. return 0;
  1111. }
  1112. return svm_exit_handlers[exit_code](svm, kvm_run);
  1113. }
  1114. static void reload_tss(struct kvm_vcpu *vcpu)
  1115. {
  1116. int cpu = raw_smp_processor_id();
  1117. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1118. svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
  1119. load_TR_desc();
  1120. }
  1121. static void pre_svm_run(struct vcpu_svm *svm)
  1122. {
  1123. int cpu = raw_smp_processor_id();
  1124. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1125. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1126. if (svm->vcpu.cpu != cpu ||
  1127. svm->asid_generation != svm_data->asid_generation)
  1128. new_asid(svm, svm_data);
  1129. }
  1130. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1131. {
  1132. struct vmcb_control_area *control;
  1133. control = &svm->vmcb->control;
  1134. control->int_vector = irq;
  1135. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1136. control->int_ctl |= V_IRQ_MASK |
  1137. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1138. }
  1139. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1140. {
  1141. struct vcpu_svm *svm = to_svm(vcpu);
  1142. svm_inject_irq(svm, irq);
  1143. }
  1144. static void svm_intr_assist(struct kvm_vcpu *vcpu)
  1145. {
  1146. struct vcpu_svm *svm = to_svm(vcpu);
  1147. struct vmcb *vmcb = svm->vmcb;
  1148. int intr_vector = -1;
  1149. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1150. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1151. intr_vector = vmcb->control.exit_int_info &
  1152. SVM_EVTINJ_VEC_MASK;
  1153. vmcb->control.exit_int_info = 0;
  1154. svm_inject_irq(svm, intr_vector);
  1155. return;
  1156. }
  1157. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1158. return;
  1159. if (!kvm_cpu_has_interrupt(vcpu))
  1160. return;
  1161. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1162. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1163. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1164. /* unable to deliver irq, set pending irq */
  1165. vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
  1166. svm_inject_irq(svm, 0x0);
  1167. return;
  1168. }
  1169. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1170. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1171. svm_inject_irq(svm, intr_vector);
  1172. kvm_timer_intr_post(vcpu, intr_vector);
  1173. }
  1174. static void kvm_reput_irq(struct vcpu_svm *svm)
  1175. {
  1176. struct vmcb_control_area *control = &svm->vmcb->control;
  1177. if ((control->int_ctl & V_IRQ_MASK)
  1178. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1179. control->int_ctl &= ~V_IRQ_MASK;
  1180. push_irq(&svm->vcpu, control->int_vector);
  1181. }
  1182. svm->vcpu.arch.interrupt_window_open =
  1183. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1184. }
  1185. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1186. {
  1187. struct kvm_vcpu *vcpu = &svm->vcpu;
  1188. int word_index = __ffs(vcpu->arch.irq_summary);
  1189. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1190. int irq = word_index * BITS_PER_LONG + bit_index;
  1191. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1192. if (!vcpu->arch.irq_pending[word_index])
  1193. clear_bit(word_index, &vcpu->arch.irq_summary);
  1194. svm_inject_irq(svm, irq);
  1195. }
  1196. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1197. struct kvm_run *kvm_run)
  1198. {
  1199. struct vcpu_svm *svm = to_svm(vcpu);
  1200. struct vmcb_control_area *control = &svm->vmcb->control;
  1201. svm->vcpu.arch.interrupt_window_open =
  1202. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1203. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1204. if (svm->vcpu.arch.interrupt_window_open && svm->vcpu.arch.irq_summary)
  1205. /*
  1206. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1207. */
  1208. svm_do_inject_vector(svm);
  1209. /*
  1210. * Interrupts blocked. Wait for unblock.
  1211. */
  1212. if (!svm->vcpu.arch.interrupt_window_open &&
  1213. (svm->vcpu.arch.irq_summary || kvm_run->request_interrupt_window))
  1214. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1215. else
  1216. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1217. }
  1218. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1219. {
  1220. return 0;
  1221. }
  1222. static void save_db_regs(unsigned long *db_regs)
  1223. {
  1224. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1225. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1226. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1227. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1228. }
  1229. static void load_db_regs(unsigned long *db_regs)
  1230. {
  1231. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1232. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1233. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1234. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1235. }
  1236. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1237. {
  1238. force_new_asid(vcpu);
  1239. }
  1240. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  1241. {
  1242. }
  1243. static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1244. {
  1245. struct vcpu_svm *svm = to_svm(vcpu);
  1246. u16 fs_selector;
  1247. u16 gs_selector;
  1248. u16 ldt_selector;
  1249. pre_svm_run(svm);
  1250. save_host_msrs(vcpu);
  1251. fs_selector = read_fs();
  1252. gs_selector = read_gs();
  1253. ldt_selector = read_ldt();
  1254. svm->host_cr2 = kvm_read_cr2();
  1255. svm->host_dr6 = read_dr6();
  1256. svm->host_dr7 = read_dr7();
  1257. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  1258. if (svm->vmcb->save.dr7 & 0xff) {
  1259. write_dr7(0);
  1260. save_db_regs(svm->host_db_regs);
  1261. load_db_regs(svm->db_regs);
  1262. }
  1263. clgi();
  1264. local_irq_enable();
  1265. asm volatile (
  1266. #ifdef CONFIG_X86_64
  1267. "push %%rbp; \n\t"
  1268. #else
  1269. "push %%ebp; \n\t"
  1270. #endif
  1271. #ifdef CONFIG_X86_64
  1272. "mov %c[rbx](%[svm]), %%rbx \n\t"
  1273. "mov %c[rcx](%[svm]), %%rcx \n\t"
  1274. "mov %c[rdx](%[svm]), %%rdx \n\t"
  1275. "mov %c[rsi](%[svm]), %%rsi \n\t"
  1276. "mov %c[rdi](%[svm]), %%rdi \n\t"
  1277. "mov %c[rbp](%[svm]), %%rbp \n\t"
  1278. "mov %c[r8](%[svm]), %%r8 \n\t"
  1279. "mov %c[r9](%[svm]), %%r9 \n\t"
  1280. "mov %c[r10](%[svm]), %%r10 \n\t"
  1281. "mov %c[r11](%[svm]), %%r11 \n\t"
  1282. "mov %c[r12](%[svm]), %%r12 \n\t"
  1283. "mov %c[r13](%[svm]), %%r13 \n\t"
  1284. "mov %c[r14](%[svm]), %%r14 \n\t"
  1285. "mov %c[r15](%[svm]), %%r15 \n\t"
  1286. #else
  1287. "mov %c[rbx](%[svm]), %%ebx \n\t"
  1288. "mov %c[rcx](%[svm]), %%ecx \n\t"
  1289. "mov %c[rdx](%[svm]), %%edx \n\t"
  1290. "mov %c[rsi](%[svm]), %%esi \n\t"
  1291. "mov %c[rdi](%[svm]), %%edi \n\t"
  1292. "mov %c[rbp](%[svm]), %%ebp \n\t"
  1293. #endif
  1294. #ifdef CONFIG_X86_64
  1295. /* Enter guest mode */
  1296. "push %%rax \n\t"
  1297. "mov %c[vmcb](%[svm]), %%rax \n\t"
  1298. SVM_VMLOAD "\n\t"
  1299. SVM_VMRUN "\n\t"
  1300. SVM_VMSAVE "\n\t"
  1301. "pop %%rax \n\t"
  1302. #else
  1303. /* Enter guest mode */
  1304. "push %%eax \n\t"
  1305. "mov %c[vmcb](%[svm]), %%eax \n\t"
  1306. SVM_VMLOAD "\n\t"
  1307. SVM_VMRUN "\n\t"
  1308. SVM_VMSAVE "\n\t"
  1309. "pop %%eax \n\t"
  1310. #endif
  1311. /* Save guest registers, load host registers */
  1312. #ifdef CONFIG_X86_64
  1313. "mov %%rbx, %c[rbx](%[svm]) \n\t"
  1314. "mov %%rcx, %c[rcx](%[svm]) \n\t"
  1315. "mov %%rdx, %c[rdx](%[svm]) \n\t"
  1316. "mov %%rsi, %c[rsi](%[svm]) \n\t"
  1317. "mov %%rdi, %c[rdi](%[svm]) \n\t"
  1318. "mov %%rbp, %c[rbp](%[svm]) \n\t"
  1319. "mov %%r8, %c[r8](%[svm]) \n\t"
  1320. "mov %%r9, %c[r9](%[svm]) \n\t"
  1321. "mov %%r10, %c[r10](%[svm]) \n\t"
  1322. "mov %%r11, %c[r11](%[svm]) \n\t"
  1323. "mov %%r12, %c[r12](%[svm]) \n\t"
  1324. "mov %%r13, %c[r13](%[svm]) \n\t"
  1325. "mov %%r14, %c[r14](%[svm]) \n\t"
  1326. "mov %%r15, %c[r15](%[svm]) \n\t"
  1327. "pop %%rbp; \n\t"
  1328. #else
  1329. "mov %%ebx, %c[rbx](%[svm]) \n\t"
  1330. "mov %%ecx, %c[rcx](%[svm]) \n\t"
  1331. "mov %%edx, %c[rdx](%[svm]) \n\t"
  1332. "mov %%esi, %c[rsi](%[svm]) \n\t"
  1333. "mov %%edi, %c[rdi](%[svm]) \n\t"
  1334. "mov %%ebp, %c[rbp](%[svm]) \n\t"
  1335. "pop %%ebp; \n\t"
  1336. #endif
  1337. :
  1338. : [svm]"a"(svm),
  1339. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1340. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  1341. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  1342. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  1343. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  1344. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  1345. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  1346. #ifdef CONFIG_X86_64
  1347. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  1348. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  1349. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  1350. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  1351. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  1352. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  1353. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  1354. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  1355. #endif
  1356. : "cc", "memory"
  1357. #ifdef CONFIG_X86_64
  1358. , "rbx", "rcx", "rdx", "rsi", "rdi"
  1359. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  1360. #else
  1361. , "ebx", "ecx", "edx" , "esi", "edi"
  1362. #endif
  1363. );
  1364. if ((svm->vmcb->save.dr7 & 0xff))
  1365. load_db_regs(svm->host_db_regs);
  1366. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  1367. write_dr6(svm->host_dr6);
  1368. write_dr7(svm->host_dr7);
  1369. kvm_write_cr2(svm->host_cr2);
  1370. load_fs(fs_selector);
  1371. load_gs(gs_selector);
  1372. load_ldt(ldt_selector);
  1373. load_host_msrs(vcpu);
  1374. reload_tss(vcpu);
  1375. local_irq_disable();
  1376. stgi();
  1377. svm->next_rip = 0;
  1378. }
  1379. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1380. {
  1381. struct vcpu_svm *svm = to_svm(vcpu);
  1382. svm->vmcb->save.cr3 = root;
  1383. force_new_asid(vcpu);
  1384. if (vcpu->fpu_active) {
  1385. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1386. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1387. vcpu->fpu_active = 0;
  1388. }
  1389. }
  1390. static int is_disabled(void)
  1391. {
  1392. u64 vm_cr;
  1393. rdmsrl(MSR_VM_CR, vm_cr);
  1394. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1395. return 1;
  1396. return 0;
  1397. }
  1398. static void
  1399. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1400. {
  1401. /*
  1402. * Patch in the VMMCALL instruction:
  1403. */
  1404. hypercall[0] = 0x0f;
  1405. hypercall[1] = 0x01;
  1406. hypercall[2] = 0xd9;
  1407. }
  1408. static void svm_check_processor_compat(void *rtn)
  1409. {
  1410. *(int *)rtn = 0;
  1411. }
  1412. static bool svm_cpu_has_accelerated_tpr(void)
  1413. {
  1414. return false;
  1415. }
  1416. static struct kvm_x86_ops svm_x86_ops = {
  1417. .cpu_has_kvm_support = has_svm,
  1418. .disabled_by_bios = is_disabled,
  1419. .hardware_setup = svm_hardware_setup,
  1420. .hardware_unsetup = svm_hardware_unsetup,
  1421. .check_processor_compatibility = svm_check_processor_compat,
  1422. .hardware_enable = svm_hardware_enable,
  1423. .hardware_disable = svm_hardware_disable,
  1424. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  1425. .vcpu_create = svm_create_vcpu,
  1426. .vcpu_free = svm_free_vcpu,
  1427. .vcpu_reset = svm_vcpu_reset,
  1428. .prepare_guest_switch = svm_prepare_guest_switch,
  1429. .vcpu_load = svm_vcpu_load,
  1430. .vcpu_put = svm_vcpu_put,
  1431. .vcpu_decache = svm_vcpu_decache,
  1432. .set_guest_debug = svm_guest_debug,
  1433. .get_msr = svm_get_msr,
  1434. .set_msr = svm_set_msr,
  1435. .get_segment_base = svm_get_segment_base,
  1436. .get_segment = svm_get_segment,
  1437. .set_segment = svm_set_segment,
  1438. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  1439. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1440. .set_cr0 = svm_set_cr0,
  1441. .set_cr3 = svm_set_cr3,
  1442. .set_cr4 = svm_set_cr4,
  1443. .set_efer = svm_set_efer,
  1444. .get_idt = svm_get_idt,
  1445. .set_idt = svm_set_idt,
  1446. .get_gdt = svm_get_gdt,
  1447. .set_gdt = svm_set_gdt,
  1448. .get_dr = svm_get_dr,
  1449. .set_dr = svm_set_dr,
  1450. .cache_regs = svm_cache_regs,
  1451. .decache_regs = svm_decache_regs,
  1452. .get_rflags = svm_get_rflags,
  1453. .set_rflags = svm_set_rflags,
  1454. .tlb_flush = svm_flush_tlb,
  1455. .run = svm_vcpu_run,
  1456. .handle_exit = handle_exit,
  1457. .skip_emulated_instruction = skip_emulated_instruction,
  1458. .patch_hypercall = svm_patch_hypercall,
  1459. .get_irq = svm_get_irq,
  1460. .set_irq = svm_set_irq,
  1461. .queue_exception = svm_queue_exception,
  1462. .exception_injected = svm_exception_injected,
  1463. .inject_pending_irq = svm_intr_assist,
  1464. .inject_pending_vectors = do_interrupt_requests,
  1465. .set_tss_addr = svm_set_tss_addr,
  1466. };
  1467. static int __init svm_init(void)
  1468. {
  1469. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  1470. THIS_MODULE);
  1471. }
  1472. static void __exit svm_exit(void)
  1473. {
  1474. kvm_exit();
  1475. }
  1476. module_init(svm_init)
  1477. module_exit(svm_exit)